# MOS INTEGRATED CIRCUIT $\mu PD16602$ #### 312-OUTPUT TFT-LCD FULL COLOR DRIVER The $\mu$ PD16602 is a TFT-LCD source driver with full color display capability. It is ideal for 1024 $\times$ 768 pixel (XGA) class high definition displays. The internal circuit consists of 12 channels (4 $\times$ 3) of analog input pins, 12 channels of 16-bit shift registers and 312 channels of sample & hold circuits (2 latch type). Analog display signals are sampled in 12 channels simultaneously by the sample & hold circuits and they are output in the next line. The output voltage of the sample & hold circuits is as great as 10.5 VP-P and maintains high accuracy with an output deviation of $\pm 20$ mVMAX. Inputting analog display signals that been $\gamma$ -processed in the previous stage signal processing circuit allows realization of a high definition 256-gray-scale-equivalent full color display without requiring line inversion. #### **FEATURES** - 4 × 3 (RGB)-channel analog input allows display signal input wiring to be reduced. - High dynamic range (10.0 VP-PMIN. VDD2 = 11.0 V) - High accuracy sample & hold circuits (output deviation; ±20 mV<sub>MAX.</sub>, ±5.0 mV<sub>TYP.</sub>) - High-speed sampling frequency (for both analog and digital; fmax. = 20 MHzmin.) - Low power control (reduction of output buffer bias current) function on chip (operating power consumption; 82 mW<sub>TYP</sub>., V<sub>DD2</sub> = 12.5 V) - Bi-directional data store function on chip - Corresponding to high-density mounting (slim TCP) #### ORDERING INFORMATION | Part Number | Package | |--------------------------------|---------| | $\mu$ PD16602N- $\times\times$ | TCP | #### 1. BLOCK DIAGRAM #### SAMPLE & HOLD + OUTPUT BUFFER CIRCUIT 1 # SAMPLE & HOLD + OUTPUT BUFFER CIRCUIT 2 #### 2. PIN CONFIGURATION # 3. PIN DESCRIPTION | Pin Symbol | Pin Name | Description | |------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S1 to S312 | Driver outputs | Output pins for sampled analog image signals. When driven with $V_{DD2} = 12.5 \text{ V}$ , a 11.5 $V_{P-P}$ analog voltage whose input/output characteristic is gain 1 is output. | | CLK | Clock input | This pin reads the start pulse at the rising of CLK and starts sampling of analog display signals in 12 channels simultaneously. The active edges of CLK are all rising edges. | | D <sub>R0</sub> to D <sub>R3</sub> | Analog display | Analog image signal input pins. Please input analog display signals by inverting the | | Dgo to Dg3 | signal inputs | polarity for each display line. | | D <sub>B0</sub> to D <sub>B3</sub> | | | | $R/\overline{L}$ | Shift direction | The shift direction of the shift register is as follows. | | | switching input | $R/\overline{L} = H$ (right shift); SPR input, $S_1 \rightarrow S_{312}$ , SPL output $R/\overline{L} = L$ (left shift); SPL input, $S_{312} \rightarrow S_1$ , SPR output | | SPR | Start pulse input/ | $R/\overline{L} = H$ (right shift); start pulse input pin | | | output | $R/\overline{L} = L$ (left shift) ; start pulse output pin | | SPL | Start pulse input/<br>output | $R/\overline{L} = H$ (right shift); start pulse output pin $R/\overline{L} = L$ (left shift); start pulse input pin | | PL/NL Note | Polarity inversion input | S/D = L; When PL/NL = H, Both odd number pin and even number pin samples negative analog display signals and outputs positive analog signals from the driver output. When PL/NL = L, Both odd number pin and even number pin samples positive analog display signals and outputs negative analog signals from the driver output. S/D = H; When PL/NL = H, Odd number pin samples negative analog display signals and outputs positive analog signals from the driver output. Even number pin | | | | samples positive analog display signals and outputs negative analog signals from the driver output. When PL/NL = L, Odd number pin samples positive analog display signals and outputs negative analog signals from the driver output. Even number pin samples negative analog display signals and outputs positive analog signals from the driver output. | | S/D̄ | Arrangement switching input | $S/\overline{D} = H$ ; Complying with one side arrangement dot inverting. $S/\overline{D} = L$ ; Complying with both sides arrangement dot inverting. | | HS <sup>Note</sup> | Horizontal synchronous input | This pin shuts off the output at the falling edge and then outputs analog display signals at the rising. When $\overline{HS} = L$ , after the driver output pin goes to high impedance this pin switches $PL/\overline{NL}$ and resets the internal hold capacity and output buffer to the $V_{COM}$ level. | | LPC | Low power control input | This pin shuts off the output buffer low current supply and increases the output impedance. The LPC = "H" mode allows the static current consumption to be reduced by approximately 20 %. | | BIAS <sub>1</sub> | Bias voltage inputs | These pins control the current consumption of the output buffer by applying a stabilized external power supply. | | V <sub>DD1</sub> | Logic power supply | 3.3 V ±0.3 V | | VDD2(D) | Driver power supply | 13.5 VMAX. | | VDD2(A) | Driver power supply | 13.5 VMAX. | | Vсом | Common power | This pin applies the intermediate voltage of a stable LCD drive voltage from a voltage | | | supply | follower, etc. | | Vss1 | Logic ground | Logic ground | | Vss2(D) | Driver ground | High voltage block (level shifter) | | Vss2(A) | Driver ground | High voltage block (output buffer) | | VSS2(C) | Driver ground | High voltage block (sample & hold) | | TEST | Test pin | "L" or left open | **Note** Sample & hold operation and reset operation of the output buffer capacitance and $V_{COM}$ level are performed by the PL/ $\overline{NL}$ and $\overline{HS}$ logic. #### 4. NOTES ON USE (1) In order to prevent latch up breakdown, power should be applied in the order of: $V_{DD1} \rightarrow logic \ input \rightarrow V_{DD2(D), \ (A)} \rightarrow V_{BIAS1,2}, \ V_{COM} \rightarrow analog \ display \ signal \ input, \ and \ turned \ off \ in \ the \ reverse \ order.$ This order should also be observed in transition periods. (2) Vss1, Vss2(D), Vss2(A) and Vss2(C) are connected in the diffusion layer, but also be sure to connect them externally. Do not share the sample & hold ground Vss<sub>2</sub>(c) with other ground wiring on the mount board, but connect it to the edge to the signal board. There is a possibility of high-voltage or logic type noise being superimposed onto the sample & hold circuit, damaging the analog characteristics (output deviation, etc.). - (3) Likewise, to prevent the sample & hold characteristics from deteriorating, insert a bypass capacitor of 0.1 $\mu$ F between V<sub>DD2</sub>(D), (A) and V<sub>SS2</sub>(D), (A). An unstable power supply may cause a driver through current, preventing the output range of the output buffer from being sufficiently secured. Therefore, determine the capacitance of the bypass capacitor after a thorough evaluation. - (4) When LPC = "H", stable current supply of the output buffer may be shut off, which will impede normal negative feedback, and when the LCD panel load is small, the output voltage may become abnormal. Normal operation is assured with approximately 10 k $\Omega$ + 50 pF, but when the time constant is smaller than this, please set LPC = "L". #### (5) Data input/output relationship As shown below, irrespective of right shift and left shift. | Output | S <sub>1</sub> | S <sub>2</sub> | S₃ | S <sub>4</sub> | S <sub>5</sub> | S <sub>6</sub> | S309 | <b>S</b> 310 | S311 | <b>S</b> 312 | |--------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-----------------| | Data | DRO | Dво | D <sub>G0</sub> | D <sub>R1</sub> | D <sub>B1</sub> | D <sub>G1</sub> | D <sub>G2</sub> | D <sub>R3</sub> | Dвз | D <sub>G3</sub> | #### (6) Bias control method Externally applying a voltage to pins BIAS<sub>1</sub> and BIAS<sub>2</sub> can control the output buffer current consumption. In this case, the analog characteristics (output deviation, driving capability, response speed, etc.) will not change. Please refer to the configuration in the figure below for the actual circuit. Also refer to the same configuration for the VCOM voltage input circuit. Current per driver IC is as follws. #### 5. FUNCTIONAL DESCRIPTION # (1) Input Specification of the analog display signal (n = 0 to 25, $R/\overline{L}$ = "H" or "L") | | | | Display signal input terminal/Output terminal | | | | | | | | | | |-----|-------|-----------------------------------------|-----------------------------------------------|-----------------------------------------|-----------------------------------------|--|-----------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|--|--| | S/D | PL/NL | D <sub>R0</sub><br>S <sub>12n</sub> + 1 | D <sub>B0</sub><br>S <sub>12n</sub> + 2 | D <sub>G0</sub><br>S <sub>12n</sub> + 3 | D <sub>R1</sub><br>S <sub>12n</sub> + 4 | | D <sub>G2</sub><br>S <sub>12n</sub> + 9 | D <sub>R3</sub><br>S <sub>12n</sub> + 10 | D <sub>B3</sub><br>S <sub>12n</sub> + 11 | D <sub>G3</sub><br>S <sub>12n</sub> + 12 | | | | Н | Н | (-) | (+) | (-) | (+) | | (-) | (+) | (-) | (+) | | | | | L | (+) | (-) | (+) | (-) | | (+) | (-) | (+) | (-) | | | | L | Н | (–) | (-) | (-) | (-) | | (-) | (-) | (-) | (-) | | | | | L | (+) | (+) | (+) | (+) | | (+) | (+) | (+) | (+) | | | (+) : Please input the positive analog input signal. (-) : Please input the negative analog input signal. #### (2) Output Specification of the analog display signal • Single Bank Arrangement for dot inversion (S/ $\overline{D}$ = "H") Polarity of the output voltage | Line No. | PL/NL | S <sub>1</sub> (D <sub>R0</sub> ) | S <sub>2</sub> (D <sub>R0</sub> ) | S <sub>3</sub> (D <sub>G0</sub> ) | S4 (D <sub>R1</sub> ) | S <sub>5</sub> (D <sub>B1</sub> ) | S <sub>6</sub> (D <sub>G1</sub> ) | S <sub>7</sub> (D <sub>R2</sub> ) | | |----------|-------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------------------------|-----------------------------------|-----------------------------------|--| | 1 | Н | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | | 2 | L | (-) | (+) | (-) | (+) | (-) | (+) | (–) | | | 3 | Н | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | | 4 | L | (-) | (+) | (-) | (+) | (-) | (+) | (-) | | | 5 | Н | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | (+) : Positive analog output (Negative line sampling), (-) : Negative analog output (Positive line sampling) Dual Bank Arrangement for dot inversion (S/D = "L") Polarity of the each output voltage | | Input sign | al polarity | Output Polarity of the upper driver IC's | | | | | | | | |----------|------------|-------------|------------------------------------------|--------------------|---------------------|-----------------|---------------------|--------------------|---------------------|-------| | Line No. | PL | /NL | S <sub>1</sub> | | S <sub>2</sub> | | S <sub>3</sub> | | S <sub>4</sub> | | | | Upper side | Lower side | (D <sub>R0</sub> ) | | (D <sub>B0</sub> ) | | (D <sub>G0</sub> ) | | (D <sub>R1</sub> ) | | | 1 | Н | L | (+) | (-) | (+) | (–) | (+) | (-) | (+) | (-) | | 2 | L | Н | (-) | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | 3 | Н | L | (+) | (-) | (+) | (-) | (+) | (-) | (+) | (-) | | 4 | L | Н | (-) | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | | | | | | | | - | | | | | 767 | Н | L | (+) | (-) | (+) | (–) | (+) | (-) | (+) | (-) | | 768 | L | Н | (-) | (+) | (-) | (+) | (-) | (+) | (-) | (+) | | | | | | S <sub>312</sub> ' | | S311' | | S <sub>310</sub> ' | | S309' | | | | | (D <sub>G3</sub> ) | | (D <sub>B3</sub> ') | | (D <sub>R3</sub> ') | | (D <sub>G2</sub> ') | | | | | | | | Output p | oolarity of the | he lower dr | iver IC's | | | $S_n$ : Output voltage of the upper side driver, $S_{n'}$ : Output voltage of the lower side driver, (+) : Positive output of the upper side driver(-) : Negative output of the lower side driver # (3) Sampling and hold timing $(R/\overline{L} = "L")$ S/ $\overline{D} = "L"$ (Dual Bank Arrangement) **Note** $PL/\overline{NL} = H$ ; input negative analog display signal. $PL/\overline{NL} = L$ ; input positive analog display signal. # $S/\overline{D} = "H"$ (Single Bank Arrangement) **Note** Odd number pin $PL/\overline{NL} = H$ ; input negative analog display signal. $PL/\overline{NL} = L$ ; input positive analog display signal. Even number pin $PL/\overline{NL} = H$ ; input positive analog display signal. $PL/\overline{NL} = L$ ; input negative analog display signal. # (4) Relatonship with HS and PL/NL Caution HS and PL/NL edges have no relationship with clock timing. | Timing Item | Symbol | Description | |---------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Horizontal synchronization setup time | ths-setup | Setup time of PL/NL signal with respect to HS. Secure 50 nsmin. at least. | | Horizontal synchronization hold time | ths-hold | PL/NL hold time. Secure 250 ns <sub>MN</sub> . at least. The hold capacitance at this time is at common potential V <sub>COM</sub> , but the output buffer does not reach V <sub>COM</sub> , and therefore sampling is not possible. | | Sampling start time | t⊞s-sp | Time for the output buffer to reach Vcom (reset level). Secure 1.0 $\mu$ smin at least. Sampling is possible at this time. Input the start pulse at this time. | These characteristics are specified by load constants of 50 k $\Omega$ + 100 pF. #### (5) Internal sampling delay | Timing Duration | Symbol | Description | |--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK-sampling pulse delay | t <sub>d1</sub> | Delay time between CLK signal and rising edge of internal sampling pulse SPn. Input an analog image signal with a timing difference of ta1 in order to secure a sufficient sampling period. | | Sampling pulse-CLK delay | <b>t</b> d2 | Delay time between CLK signal and falling edge of internal sampling pulse. | $t_{d1}$ is 22 ±5 ns and $t_{d2}$ is 14 ±5 ns (these are not guaranteed values). #### (6) Cascade timing $R/\overline{L} = H$ (right shift) $R/\overline{L} = L$ (left shift) #### **6. ELECTRIC SPECIFICATION** # ABSOLUTE MAXIMUM RATINGS (TA = $25^{\circ}$ C, Vss(D), (A), (C) = 0 V) | Item | Symbol | Rating | Unit | |------------------------------|---------------------------|-------------------------------|------| | Logic supply voltage | V <sub>DD1</sub> | -0.5 to +6.5 | V | | Logic input voltage | Vin | -0.5 to V <sub>DD1</sub> +0.5 | V | | Logic output voltage | V <sub>O1</sub> | -0.5 to V <sub>DD1</sub> +0.5 | V | | Driver supply voltage | V <sub>DD2</sub> (D), (A) | -0.5 to +15 | V | | Display signal input voltage | VIN (A) | -0.5 to VDD2 +0.5 | V | | Driver output voltage | V <sub>O2</sub> | -0.5 to V <sub>DD2</sub> +0.5 | V | | Driver output current | l <sub>O2</sub> | ±10 | mA | | Operating temperature range | TA | -10 to +75 | °C | | Storage temperature range | Tstg | -40 to +125 | °C | # RECOMMENDED OPERATING RANGE ( $T_A = -10 \text{ to } 75^{\circ}\text{C}, V_{SS} = 0 \text{ V}$ ) | Item | Symbol | MIN. | TYP. | MAX. | Unit | |--------------------------|--------------------|-----------------------|-----------------------|-----------------------|------| | Logic supply voltage | V <sub>DD1</sub> | 3.0 | 3.3 | 3.6 | V | | High-level input voltage | VIH | 0.7 VDD1 | | | V | | Low-level input voltage | VIL | | | 0.3 V <sub>DD1</sub> | V | | Driver supply voltage | V <sub>DD2</sub> | 11.0 | 12.5 | 13.5 | V | | Display signal input | VIN (A) | Vss +0.5 | | V <sub>DD2</sub> -0.5 | V | | Driver output voltage | Vo | Vss +0.5 | | VDD2 -0.5 | V | | Bias current | BIAS1, 2 | 100 | | | μΑ | | Bias voltage | V <sub>BIAS1</sub> | Vss +4.5 | Vss +5.0 | Vss +5.5 | V | | | V <sub>BIAS2</sub> | V <sub>DD2</sub> -7.5 | V <sub>DD2</sub> -7.0 | V <sub>DD2</sub> -6.5 | V | # ELECTRICAL SPECIFICATIONS (TA = -10 to 75°C, $V_{DD1}$ = 3.3 V ±0.3 V, $V_{DD2}$ =12.5 $^{+1.0}_{-1.5}$ V, $V_{SS}$ = 0 V) | Item | Symbol | Cond | dition | MIN. | TYP. | MAX. | Unit | |-------------------------------------|-------------------|-----------------------------------------------------------------|------------------------------|------|------|------|------| | High-level output voltage | Vон | Logic, Iон1 = 0 mA | V <sub>DD1</sub> -0.1 | | | V | | | Low-level output voltage | Vol | Logic, IoL1 = 0 mA | | | | 0.1 | V | | Input leakage current | liL | Vi = VDD1, VSS1 | | | | ±10 | μΑ | | Driver output current (black level) | [ОН11 | $PL/\overline{NL} = H$ (source) | VR = VG = VB = 11 V | | | -0.3 | mA | | Driver output current (white level) | IOH12 | Vo = 3.0 V | $V_R = V_G = V_B = 7 V$ | | | -0.3 | mA | | Driver output current (white level) | <b>І</b> ОН21 | $PL/\overline{NL} = L \text{ (sink)}$ | $V_R = V_G = V_B = 5 V$ | 0.3 | | | mA | | Driver output current (black level) | <b>І</b> ОН22 | Vo = 9.0 V | $V_R = V_G = V_B = 1 V$ | 0.3 | | | mA | | Output off leakage current | loff | Vo2 = Vdd2, Vss | | | | ±1 | μΑ | | Dynamic current consumption | DD12 | VDD1, fCLK = 20 MHz | | | 0.3 | 0.8 | mA | | | I <sub>DD22</sub> | VDD2, fHS = 66 kHz, LP0 | C = L, No load | | 9.5 | 15 | mA | | | | V <sub>DD2</sub> , f <del>HS</del> = 66 kHz, LP0 | C = H, No load | | 6.5 | 13 | mA | | Static current consumption | IDD21 | V <sub>DD2</sub> , No load<br>fਜs = 66 kHz, LPC = L | | | 9.0 | 14 | mA | | | | V <sub>DD2</sub> , No load<br>f <del>HS</del> = 66 kHz, LPC = H | | | 6.0 | 12 | mA | | Note Output deviation | ∆Vo | VR = VG = VB = 7 to 11 | V, PL/NL = H | | ±5.0 | ±20 | mV | | | | $V_R = V_G = V_B = 1 \text{ to } 5 \text{ V}$ | $V$ , $PL/\overline{NL} = L$ | | ±5.0 | ±20 | mV | **Note** The "deviation" indicates the minimum and maximum values in the driver output voltage distribution in the chip. # SWITCHING CHARACTERISTICS (T<sub>A</sub> = -10 to +75°C, V<sub>DD1</sub> = 3.3 V $\pm$ 0.3 V, V<sub>DD2</sub> =12.5 $^{+1.0}_{-1.5}$ V, Vss = 0 V) | Item | Symbol | Condition | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------------------|-----------------------------------------------|------|------|------|------| | Start pulse output delay time | t <sub>PLH1</sub> | C <sub>L</sub> = 20 pF | 12 | 20 | 40 | ns | | Driver output delay time | tPHL2 | $C_L = 50 \text{ pF}, R = 50 \text{ k}\Omega$ | | 6.75 | 11 | μs | | | tphL3 | | | 13.5 | 17 | μs | | | tPLH2 | | | 6.75 | 11 | μs | | | t <sub>PLH3</sub> | | | 13.5 | 17 | μs | | Input capacitance | Ci1 | Logic except for SPR (SPL), TA = 25°C | | 7 | 10 | pF | | | Ci2 | SPR (SPL), T <sub>A</sub> = 25°C | | 10 | 15 | pF | | | Сіз | Display signal input pin | | 20 | | pF | | Maximum clock frequency | f <sub>max</sub> . | | 20 | | | MHz | # TIMING REQUIREMENT (TA = -10 to +75°C, VDD1 = 3.3 V $\pm 0.3$ V, Vss = 0 V, tr = tr = 5 ns) | Item | Symbol | Condition | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|-----------------------|-------------|------|------|------|------| | Clock pulse width | PWclk | Duty = 50 % | 25 | | | ns | | Horizontal synchronous signal pulse width | PWHS | | 300 | | | ns | | Start pulse setup time | tsetup | | 10 | | | ns | | CLK-sampling pulse delay time | <b>t</b> d1 | | | 15 | | ns | | Sampling pulse-CLK delay time | t <sub>d2</sub> | | | 15 | | ns | | Horizontal synchronous signal setup time | tHS-SETUP | | 50 | | | ns | | Horizontal synchronous signal hold time | t <del>HS</del> -HOLD | | 250 | | | ns | | HS-start pulse time | t <del>HS</del> -SP | | 1.0 | | | μs | | Start pulse-HS time | tsp-HS | | 10 | | | ns | # SWITCHING CHARACTERISTICS $(R/\overline{L} = H)$ Items in ( ) apply when $R/\overline{L} = L$ . Unless otherwise specified, the input levels are all set to $0.5\ V_{DD1}$ Vx refers to the final output voltage, tplh2 and tphl2 refer to the time required to an output precision level of 10 % (0.1 Vx); and tplh3 and tphl3 refer to the time required to reach an output precision level of 6 bits. #### RECOMMENDED MOUNTING CONDITIONS When mounting this product, please make sure that the following recommended conditions are satisfied. For packaging methods and conditions other than those recommended below, please contact NEC sales personnel. | Mounting Condition | Mounting Method | Condition | |--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Thermocompression | Soldering | Heating tool 300 to 350°C, heating for 2 to 3 seconds; pressure 100 g (per solder) | | | ACF (Adhesive Conductive Film) | Temporary bonding 70 to 100°C; pressure 3 to 8 kg/cm²; time 3 to 5 secs. Real bonding 165 to 180°C; pressure 25 to 45 kg/cm², time 30 to 40 secs. (When using the anisotropic conductive film SUMIZAC1003 of Sumitomo Bakelite, Ltd.) | Caution To find out the detailed conditions for packaging the ACF part, please contact the ACF manufacturing company. Be sure to avoid using two or more packaging methods at a time. #### Reference NEC Semiconductor Device Reliability/Quality Control System (IEI-1212) Quality Grades on NEC Semiconductor Devices (C11531E) No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product.