# +3.0V to +5.5V RS-232 Driver/Receiver Pair - Meets True RS-232 Protocol Operation From A +3.0V to +5.5V Power Supply - Minimum 120 Kbps Data Rate Under Full Load - 1µA Low-Power Shutdown With Receivers Active - Interoperable With RS-232 Down To +2.7V Power Source - Pin-Compatible With The MAX3221E Device Without The AUTO ON-LINE® Feature - Enhanced ESD Specifications: ±15kV Human Body Model ±15kV IEC1000-4-2 Air Discharge ±8kV IEC1000-4-2 Contact Discharge ## **DESCRIPTION** The **SP3220E** device is an RS-232 driver/receiver solution intended for portable or hand-held applications such as notebook or palmtop computers. The **SP3220E** device has a high-efficiency, charge-pump power supply that requires only $0.1\mu F$ capacitors in 3.3V operation. This charge pump allows the **SP3220E** device to deliver true RS-232 performance from a single power supply ranging from +3.3V to +5.0V. The ESD tolerance of the **SP3220E** device is over $\pm 15kV$ for both Human Body Model and IEC1000-4-2 Air discharge test methods. The **SP3220E** device has a low-power shutdown mode where the driver outputs and charge pumps are disabled. During shutdown, the supply current falls to less than $1\mu A$ . ## **ABSOLUTE MAXIMUM RATINGS** These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability and cause permanent damage to the device. | V <sub>CC</sub> | 0.3V to +6.0V | |-----------------------------------------------------|----------------| | V+(NOTE 1) | 0.3V to +7.0V | | V-(NOTE 1) | | | V++ V- (NOTE 1) | +13V | | , , , , | | | I <sub>CC</sub> (DC V <sub>CC</sub> or GND current) | <u>±</u> 100mA | | Input Voltages | |------------------------------------------------------| | TxIN, EN0.3V to +6.0V | | RxIN <u>+</u> 15V | | Output Voltages | | TxOUT <u>±</u> 15.0V | | RxOUT0.3V to +6.0V | | Short-Circuit Duration | | TxOUT Continuous | | Storage Temperature65°C to +150°C | | Power Dissipation Per Package | | 16-pin SSOP (derate 9.69mW/°Cabove+70°C) 775mW | | 16-pin TSSOP (derate 10.5mW/°C above +70°C) 840mW | | 16-pin Wide SOIC (derate 11.2mW/°C above+70°C) 900mW | NOTE 1: V+ and V- can have maximum magnitudes of 7V, but their absolute difference cannot exceed 13V. ## **SPECIFICATIONS** Unless otherwise noted, the following specifications apply for $V_{\rm CC}$ = +3.0V to +5.0V with $T_{\rm AMB}$ = $T_{\rm MIN}$ to $T_{\rm MAX}$ . Typical Values apply at $V_{\rm CC}$ = +3.3V or +5.0V and $T_{\rm AMB}$ = 25°C. | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |------------------------------|-----------------------------------|----------------------|-------------|----------|---------------------------------------------------------------------------------------------------------------| | DC CHARACTERISTICS | | | | | | | Supply Current | | 0.3 | 1.0 | mA | no load, $T_{AMB} = +25$ °C, $V_{CC} = 3.3$ V | | Shutdown Supply Current | | 1.0 | 10 | μА | $\overline{\text{SHDN}} = \text{GND}, \ T_{\text{AMB}} = +25^{\circ}\text{C}, \ V_{\text{CC}} = +3.3\text{V}$ | | LOGIC INPUTS AND RECEIVE | LOGIC INPUTS AND RECEIVER OUTPUTS | | | | | | Input Logic Threshold LOW | | | 0.8 | V | TxIN, EN, SHDN, Note 2 | | Input Logic Threshold HIGH | 2.0<br>2.4 | | | V | V <sub>cc</sub> = 3.3V, Note 2<br>V <sub>cc</sub> = 5.0V, Note 2 | | Input Leakage Current | | ±0.01 | ±1.0 | μА | TxIN, EN, SHDN, T <sub>AMB</sub> = +25°C | | Output Leakage Current | | ±0.05 | ±10 | μА | receivers disabled | | Output Voltage LOW | | | 0.4 | V | I <sub>OUT</sub> = 1.6mA | | Output Voltage HIGH | V <sub>cc</sub> -0.6 | V <sub>cc</sub> -0.1 | | V | I <sub>OUT</sub> = -1.0mA | | DRIVER OUTPUTS | | | | | | | Output Voltage Swing | ±5.0 | ±5.4 | | V | $3k\Omega$ load to ground at all driver outputs, $T_{\text{AMB}}$ = +25°C | | Output Resistance | 300 | | | Ω | $V_{CC} = V + = V - = 0V, T_{OUT} = \pm 2V$ | | Output Short-Circuit Current | | ±35<br>±70 | ±60<br>±100 | mA<br>mA | $V_{OUT} = 0V$<br>$V_{OUT} = \pm 15V$ | | Output Leakage Current | | | ±25 | μΑ | $V_{OUT} = \pm 12V, V_{CC} = 0V \text{ to } 5.5V, drivers disabled}$ | ## **SPECIFICATIONS** (continued) Unless otherwise noted, the following specifications apply for $V_{CC} = +3.0 V$ to +5.0 V with $T_{AMB} = T_{MIN}$ to $T_{MAX}$ . Typical Values apply at $V_{CC} = +3.3 V$ or +5.0 V and $T_{AMB} = 25 ^{\circ} C$ . | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |------------------------------|------------|------------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RECEIVER INPUTS | | | | | | | Input Voltage Range | -15 | | +15 | V | | | Input Threshold LOW | 0.6<br>0.8 | 1.2<br>1.5 | | V | V <sub>cc</sub> =3.3V<br>V <sub>cc</sub> =5.0V | | Input Threshold HIGH | | 1.5<br>1.8 | 2.4<br>2.4 | V | V <sub>cc</sub> =3.3V<br>V <sub>cc</sub> =5.0V | | Input Hysteresis | | 0.3 | | V | | | Input Resistance | 3 | 5 | 7 | kΩ | | | TIMING CHARACTERISTICS | | | | | | | Maximum Data Rate | 120 | 235 | | kbps | $R_L$ =3k $\Omega$ , $C_L$ =1000pF, one driver switching | | Driver Propagation Delay | | 1.0<br>1.0 | | μs<br>μs | $\begin{aligned} & t_{\text{pHL}}, \ R_{\text{L}} = 3\text{K}\Omega, \ C_{\text{L}} = 1000\text{pF} \\ & t_{\text{pLH}}, \ R_{\text{L}} = 3\text{K}\Omega, \ C_{\text{L}} = 1000\text{pF} \end{aligned}$ | | Receiver Propagation Delay | | 0.3<br>0.3 | | μs | $t_{\rm phL}$ , RxIN to RxOUT, $C_{\rm L}$ =150pF $t_{\rm pLH}$ , RxIN to RxOUT, $C_{\rm L}$ =150pF | | Receiver Output Enable Time | | 200 | | ns | | | Receiver Output Disable Time | | 200 | | ns | | | Driver Skew | | 100 | 500 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> , T <sub>AMB</sub> = 25°C | | Receiver Skew | | 200 | 1000 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> | | Transition-Region Slew Rate | | | 30 | V/µs | $V_{\text{CC}} = 3.3 \text{V}, \text{R}_{\text{L}} = 3 \text{K}\Omega, \text{T}_{\text{AMB}} = 25^{\circ}\text{C},$ measurements taken from -3.0V to +3.0V or +3.0V to -3.0V | **NOTE 2:** Driver input hysteresis is typically 250mV. ## TYPICAL PERFORMANCE CHARACTERISTICS Unless otherwise noted, the following performance characteristics apply for $V_{CC}$ = +3.3V, 120kbps data rates, all drivers loaded with 3k $\Omega$ , 0.1 $\mu$ F charge pump capacitors, and $T_{AMB}$ = +25°C. Figure 1. Transmitter Output Voltage VS. Load Capacitance for the SP3220E Figure 2. Slew Rate VS. Load Capacitance for the SP3220E Figure 3. Supply Current VS. Load Capacitance when Transmitting Data for the SP3220E | NAME | FUNCTION | PIN NUMBER | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | EN | Receiver Enable Control. Drive LOW for normal operation. Drive HIGH to Tri-State the receiver outputs (high-Z state). | 1 | | C1+ | Positive terminal of the voltage doubler charge-pump capacitor. | 2 | | V+ | +5.5V generated by the charge pump. | 3 | | C1- | Negative terminal of the voltage doubler charge-pump capacitor. | 4 | | C2+ | Positive terminal of the inverting charge-pump capacitor. | 5 | | C2- | Negative terminal of the inverting charge-pump capacitor. | 6 | | V- | -5.5V generated by the charge pump. | 7 | | R1IN | RS-232 receiver input. | 8 | | R1OUT | TTL/CMOS reciever output. | 9 | | N.C. | No Connect. | 10, 12 | | T1IN | TTL/CMOS driver input. | 11 | | T1OUT | RS-232 driver output. | 13 | | GND | Ground. | 14 | | V <sub>cc</sub> | +3.0V to +5.5V supply voltage | 15 | | SHDN | Shutdown Control Input. Drive HIGH for normal device operation. Drive LOW to shutdown the drivers (high-Z output) and the on-board charge pump power supply. | 16 | Table 1. Device Pin Description Figure 4. Pinout Configurations for the SP3220E Figure 5. SP3220E Typical Operating Circuits #### DESCRIPTION The **SP3220E** device meets the EIA/TIA-232 and V.28/V.24 communication protocols and can be implemented in battery-powered, portable, or hand-held applications such as notebook or palmtop computers. The **SP3220E** device features **Sipex's** proprietary on-board charge pump circuitry that generates 2 x V<sub>CC</sub> for RS-232 voltage levels from a single +3.0V to +5.5V power supply. This series is ideal for +3.3V-only systems, mixed +3.0V to +5.5V systems, or +5.0V-only systems that require true RS-232 performance. The **SP3220E** device has a driver that operates at a typical data rate of 235Kbps fully loaded. The **SP3220E** is a 1-driver/1-receiver device ideal for portable or hand-held applications. The **SP3220E** features a 1μA shutdown mode that reduces power consumption and extends battery life in portable systems. Its receivers remain active in shutdown mode, allowing external devices such as modems to be monitored using only 1μA supply current. #### THEORY OF OPERATION The **SP3220E** device is made up of three basic circuit blocks: 1. Drivers, 2. Receivers, and 3. the Sipex proprietary charge pump. #### **Drivers** The drivers are inverting level transmitters that convert TTL or CMOS logic levels to $\pm 5.0$ V EIA/TIA-232 levels inverted relative to the input logic levels. Typically, the RS-232 output voltage swing is $\pm 5.5$ V with no load and at least $\pm 5$ V minimum fully loaded. The driver outputs are protected against infinite short-circuits to ground without degradation in reliability. Driver outputs will meet EIA/TIA-562 levels of $\pm 3.7$ V with supply voltages as low as 2.7V. The drivers typically can operate at a data rate of 235Kbps. The drivers can guarantee a data rate of 120Kbps fully loaded with $3K\Omega$ in parallel with 1000pF, ensuring compatibility with PC-to-PC communication software. The slew rate of the driver output is internally limited to a maximum of $30V/\mu s$ in order to meet the EIA standards (EIA RS-232D 2.1.7, Paragraph 5). The transition of the loaded output from HIGH to LOW also meets the monotonicity requirements of the standard. The **SP3220E** driver can maintain high data rates up to 235Kbps fully loaded. *Figure* 6 shows a loopback test circuit used to test the RS-232 driver. *Figure* 7 shows the test results of the loopback circuit with the driver active at 120Kbps with an RS-232 load in parallel with a 1000pF capacitor. *Figure* 8 shows the test results where the driver was active at 235Kbps and loaded with an RS-232 receiver in parallel with a 1000pF capacitor. A solid RS-232 data transmission rate of 120Kbps provides compatibility with many designs in personal computer peripherals and LAN applications. The **SP3220E** driver's output stage is turned off (high-Z) when the device is in shutdown mode. When the power is off, the **SP3220E** device permits the outputs to be driven up to $\pm 12$ V. The driver's input does not have pull-up resistors. Designers should connect an unused input to $V_{CC}$ or GND. In the shutdown mode, the supply current falls to less than $1\mu A$ , where $\overline{SHDN}=LOW$ . When the SP3220E device is shut down, the device's driver output is disabled (high-Z) and the charge pump is turned off with V+ pulled down to $V_{cc}$ and V- pulled to GND. The time required to exit shutdown is typically $100\mu s$ . Connect $\overline{SHDN}$ to $V_{cc}$ if the shutdown mode is not used. $\overline{SHDN}$ has no effect on RxOUT. Note that the driver is enabled only when the magnitude of V- exceeds approximately 3V. Figure 6. SP3220E Driver Loopback Test Circuit Figure 7. Driver Loopback Test Results at 120kbps Figure 8. Driver Loopback Test Results at 235kbps #### Receivers The receiver converts EIA/TIA-232 levels to TTL or CMOS logic output levels. The receiver has an inverting high-impedance output. This receiver output (RxOUT) is at high-impedance when the enable control $\overline{\rm EN}$ = HIGH. In the shutdown mode, the receiver can be active or inactive. $\overline{\rm EN}$ has no effect on TxOUT. The truth table logic of the **SP3220E** driver and receiver outputs can be found in *Table 2*. Since receiver input is usually from a transmission line where long cable lengths and system interference can degrade the signal, the inputs have a typical hysteresis margin of 300mV. This ensures that the receiver is virtually immune to noisy transmission lines. Should an input be left unconnected, a $5k\Omega$ pulldown resistor to ground will commit the output of the receiver to a HIGH state. ## Charge Pump The charge pump is a **Sipex**–patented design (U.S. 5,306,954) and uses a unique approach compared to older less–efficient designs. The charge pump still requires four external capacitors, but uses a four–phase voltage shifting technique to attain symmetrical 5.5V power supplies. The internal power supply consists of a regulated dual charge pump that provides output voltages 5.5V regardless of the input voltage ( $V_{CC}$ ) over the +3.0V to +5.5V range. | SHDN | EN | TxOUT | RxOUT | |------|----|-----------|-----------| | 0 | 0 | Tri-state | Active | | 0 | 1 | Tri-state | Tri-state | | 1 | 0 | Active | Active | | 1 | 1 | Active | Tri-state | Table 2. Truth Table Logic for Shutdown and Enable Control In most circumstances, decoupling the power supply can be achieved adequately using a $0.1\mu F$ bypass capacitor at C5 (refer to *Figures 5*). In applications that are sensitive to power-supply noise, decouple $V_{CC}$ to ground with a capacitor of the same value as charge-pump capacitor C1. Physically connect bypass capacitors as close to the IC as possible. The charge pumps operate in a discontinuous mode using an internal oscillator. If the output voltages are less than a magnitude of 5.5V, the charge pumps are enabled. If the output voltage exceed a magnitude of 5.5V, the charge pumps are disabled. This oscillator controls the four phases of the voltage shifting. A description of each phase follows. ## Phase 1 — $V_{SS}$ charge storage — During this phase of the clock cycle, the positive side of capacitors $C_1$ and $C_2$ are initially charged to $V_{CC}$ . $C_1^+$ is then switched to GND and the charge in $C_1^-$ is transferred to $C_2^-$ . Since $C_2^+$ is connected to $V_{CC}$ , the voltage potential across capacitor $C_2$ is now 2 times $V_{CC}$ . ## Phase 2 — $V_{SS}$ transfer — Phase two of the clock connects the negative terminal of $C_2$ to the $V_{SS}$ storage capacitor and the positive terminal of $C_2$ to GND. This transfers a negative generated voltage to $C_3$ . This generated voltage is regulated to a minimum voltage of -5.5V. Simultaneous with the transfer of the voltage to $C_3$ , the positive side of capacitor $C_1$ is switched to $V_{CC}$ and the negative side is connected to GND. ## Phase 3 — $V_{DD}$ charge storage — The third phase of the clock is identical to the first phase — the charge transferred in $C_1$ produces $-V_{CC}$ in the negative terminal of $C_1$ , which is applied to the negative side of capacitor $C_2$ . Since $C_2^+$ is at $V_{CC}$ , the voltage potential across $C_2$ is 2 times $V_{CC}$ . #### Phase 4 — $V_{\rm DD}$ transfer — The fourth phase of the clock connects the negative terminal of $C_2$ to GND, and transfers this positive generated voltage across $C_2$ to $C_4$ , the $V_{\rm DD}$ storage capacitor. This voltage is regulated to +5.5V. At this voltage, the internal oscillator is disabled. Simultaneous with the transfer of the voltage to $C_4$ , the positive side of capacitor $C_1$ is switched to $V_{\rm CC}$ and the negative side is connected to GND, allowing the charge pump cycle to begin again. The charge pump cycle will continue as long as the operational conditions for the internal oscillator are present. Since both $V^+$ and $V^-$ are separately generated from $V_{cc}$ ; in a no–load condition $V^+$ and $V^-$ will be symmetrical. Older charge pump approaches that generate $V^-$ from $V^+$ will show a decrease in the magnitude of $V^-$ compared to $V^+$ due to the inherent inefficiencies in the design. The clock rate for the charge pump typically operates at 250 kHz. The external capacitors can be as low as $0.1 \mu F$ with a 16V breakdown voltage rating. #### **ESD Tolerance** The **SP3220E** device incorporates ruggedized ESD cells on all driver output and receiver input pins. The ESD structure is improved over our previous family for more rugged applications and environments sensitive to electro-static discharges and associated transients. The improved ESD tolerance is at least $\pm 15 \mathrm{kV}$ without damage nor latch-up. There are different methods of ESD testing applied: - a) MIL-STD-883, Method 3015.7 - b) IEC1000-4-2 Air-Discharge - c) IEC1000-4-2 Direct Contact The Human Body Model has been the generally accepted ESD testing method for semiconductors. This method is also specified in MIL-STD-883, Method 3015.7 for ESD testing. The premise of this ESD test is to simulate the human body's potential to store electro-static energy and discharge it to an integrated circuit. The simulation is performed by using a test model as shown in *Figure 14*. This method will test the IC's capability to withstand an ESD transient during normal handling such as in manufacturing areas where the ICs tend to be handled frequently. The IEC-1000-4-2, formerly IEC801-2, is generally used for testing ESD on equipment and systems. For system manufacturers, they must guarantee a certain amount of ESD protection since the system itself is exposed to the outside environment and human presence. The premise with IEC1000-4-2 is that the system is required to withstand an amount of static electricity when ESD is applied to points and surfaces of the equipment that are accessible to personnel during normal usage. The transceiver IC receives most of the ESD current when the ESD source is applied to the connector pins. The test circuit for IEC1000-4-2 is shown on Figure 15. There are two methods within IEC1000-4-2, the Air Discharge method and the Contact Discharge method. With the Air Discharge Method, an ESD voltage is applied to the equipment under test (EUT) through air. This simulates an electrically charged person ready to connect a cable onto the rear of the system only to find an unpleasant zap just before the person touches the back panel. The high energy potential on the person discharges through an arcing path to the rear panel of the system before he or she even touches the system. This energy, whether discharged directly or through air, is predominantly a function of the discharge current rather than the discharge voltage. Variables with an air discharge such as approach speed of the object carrying the ESD potential to the system and humidity will tend to change the discharge current. For example, the rise time of the discharge current varies with the approach speed. Figure 9. Charge Pump — Phase 1 Figure 10. Charge Pump — Phase 2 Figure 11. Charge Pump Waveforms Figure 12. Charge Pump — Phase 3 Figure 13. Charge Pump — Phase 4 Figure 14. ESD Test Circuit for Human Body Model The Contact Discharge Method applies the ESD current directly to the EUT. This method was devised to reduce the unpredictability of the ESD arc. The discharge current rise time is constant since the energy is directly transferred without the air-gap arc. In situations such as hand held systems, the ESD charge can be directly discharged to the equipment from a person already holding the equipment. The current is transferred on to the keypad or the serial port of the equipment directly and then travels through the PCB and finally to the IC. The circuit models in *Figures 14* and *15* represent the typical ESD testing circuits used for all three methods. The C<sub>S</sub> is initially charged with the DC power supply when the first switch (SW1) is on. Now that the capacitor is charged, the second switch (SW2) is on while SW1 switches off. The voltage stored in the capacitor is then applied through R<sub>S</sub>, the current limiting resistor, onto the device under test (DUT). In ESD tests, the SW2 switch is pulsed so that the device under test receives a duration of voltage. Figure 15. ESD Test Circuit for IEC1000-4-2 For the Human Body Model, the current limiting resistor ( $R_s$ ) and the source capacitor ( $C_s$ ) are 1.5k $\Omega$ an 100pF, respectively. For IEC-1000-4-2, the current limiting resistor ( $R_s$ ) and the source capacitor ( $C_s$ ) are 330 $\Omega$ an 150pF, respectively. The higher $C_s$ value and lower $R_s$ value in the IEC1000-4-2 model are more stringent than the Human Body Model. The larger storage capacitor injects a higher voltage to the test point when SW2 is switched on. The lower current limiting resistor increases the current charge onto the test point. Figure 16. ESD Test Waveform for IEC1000-4-2 | Device Pin | Human Body | IEC1000-4-2 | | | |-----------------------------------|----------------|----------------|------------------------------|--------| | Tested | Model | Air Discharge | Direct Contact | Level | | Driver Outputs<br>Receiver Inputs | ±15kV<br>±15kV | ±15kV<br>±15kV | <u>+</u> 8kV<br><u>+</u> 8kV | 4<br>4 | Table 3. Transceiver ESD Tolerance Levels ## ORDERING INFORMATION | SP3220ECT | Temperature Range<br>0°C to +70°C | 16-Pin Wide SOIC | |-----------|-----------------------------------|------------------| | SP3220EET | -40°C to +85°C | 16-Pin Wide SOIC | SIGNAL PROCESSING EXCELLENCE ## **Sipex Corporation** Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sales Office 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.