

PRELIMINARY CUSTOMER PROCUREMENT SPECIFICATION

# **Z86228** LINE 21 CLOSED CAPTION CONTROLLER (L21C)

### **GENERAL DESCRIPTION**

The Z86228 (Line 21 Closed-Caption Controller) is a single I.C. designed to provide the functional performance of a L21C Decoder module. This Superintegration<sup>™</sup> VLSI device is completely self contained requiring only composite video, a horizontal timing signal as input and an external keyer (i.e., video switch between TV video and Closed-Caption video) to produce captioned video. The Z86228 uses a wired logic approach to perform the functions selected through its input control signals. It is fabricated using standard CMOS technology and designed to achieve the lowest possible cost.

The Z86228 is intended for use in a set-top decoder or in any television receiver conforming to the NTSC standard. It is capable of processing and displaying all standard L21C format transmissions including the codes specified by the FCC "Report and Order" on GEN Docket No. 91-1, dated April 12, 1991. In addition, the device conforms to the Electronic Industry Association's Recomended Practice 608, which provides supplemental guidelines for the transmission of captions, text, and Extended Data Services (EDS) on NTSC Field 2. Extended Data Services (EDS) packets encoded on Field 2, may be displayed in either of two screen formats. If and when PAL and SECAM TV standards define a protocol using the Line 21 format, this design will be readily convertible to that standard.

#### The Line 21 Closed Captioning System

The L21C system provides for the transmission of CAPTION information and other TEXT material as an encoded composite data signal. This is during the unblanked portion of Line 21, field 1, of the standard NTSC video signal. The video signal conforms to the Standard Synchronizing Waveform for Color Transmission given in Sub-part E, Part 73 of the FCC Rules and Regulations.

## **PIN DESCRIPTION**



## 18-Pin DIP Package Diagram

| Pin No. | Signal Description                                                                                                                                                                                                            | Pin No. | Signal Description                                                                                                                                                                             |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11      | Composite Video Input (CVI)<br>Composite NTSC video, nominally 1.0V p-p,.<br>band limited to 600 kHz. Circuit operates with<br>signal variations between 0.7-1.4V p-p. It is<br>recommended that this signal pin be driven by | 2       | NRESET<br>Master reset for the I.C. and must be used in the<br>Parallel Control Mode. It may be tied High in the<br>Serial Mode if reset is to be performed through<br>the serial data stream. |
| 12      | an emitter follower through a 0.1 µF capacitor.<br>Sync Slice Level (SSL)<br>Capacitor (0.1µF) to store sync slice level                                                                                                      | 18      | LAG/SCK Input (control)<br>In Parallel Mode this input selects the Data<br>Channel to be processed (along with CT). CMOS                                                                       |
|         | voltage.                                                                                                                                                                                                                      |         | input High=LANGUAGE I, Low=LANGUAGE II.<br>In Serial Mode this input is Serial Clock In.                                                                                                       |
| 8       | H Flyback Input (HFI)<br>Horizontal sync input at CMOS levels, polarity<br>independent. Typically derived from the H<br>Flyback pulse or any other horizontal timing                                                          | 3       | Box Output (Box)<br>Active High, CMOS level "black box" keying<br>signal for Caption/Text display area.                                                                                        |
|         | signal.                                                                                                                                                                                                                       | 4       | Luminance Output (LUM)                                                                                                                                                                         |
| 13      | H Loop Filter (HLF)<br>Value to be specified                                                                                                                                                                                  |         | Active High, CMOS level signal.<br>Character video luminance signal.                                                                                                                           |
| 9       | V <sub>ss</sub> (Digital) Digital Ground<br>Connect to system ground                                                                                                                                                          | 5, 6, 7 | Color signals, RGB Outputs<br>Active High, CMOS level color character video<br>for color receiver use.                                                                                         |
| 1       | DONF/SEN Input (control)<br>In Parallel Mode this input controls the Decoder                                                                                                                                                  | 15      | V <sub>pp</sub> <b>Digital Power pin</b> . Connect to +5V source.                                                                                                                              |
|         | On/Off function CMOS input with High = On,<br>Low = Off. In Serial Mode this input is the Enable                                                                                                                              | 14      | V <sub>DD</sub> Analog                                                                                                                                                                         |
|         | for serial data input.                                                                                                                                                                                                        | 10      | V <sub>ss</sub> Analog. Analog Ground. Connect to                                                                                                                                              |
| 17      | CT/SDA Input (control)                                                                                                                                                                                                        |         | system ground.                                                                                                                                                                                 |
|         | In Parallel Mode this input selects the Data<br>Channel to be processed (along with LNG).<br>CMOS input with High=CAPTIONS, Low =TEXT.<br>In Serial mode this input is serial data input.                                     | 16      | (NSIN) Input (Control)<br>Selects the mode to be used in interpreting the<br>signals on the three Control pins. High = Parallel<br>Mode, Low = Serial Mode.                                    |

## Horizontal Timing

The timing of the output signals; Box, Luminance, and RGB is set so that the start of the leading box preceding the first displayable character cell will occur at  $13.6^*\mu$ s. (\*Value may be altered by a Mask change - consult factory.) This is after the midpoint of the leading edge of the horizontal sync pulse of the composite video signal measured at pin 11 of the Z86228. It is assumed that the delay through the low pass filter will be 220 ns (reference Figure).

There are two ways to execute a FULL RESET of the Z86228:

1. Hold NRESET Low for 100 ns. This stops all internal circuits. The part is static and the 100 ns is the worst case time for the NRESET signal to propagate through the various gates.

2. Send NRESET command through the serial interface. The result is the same as in number 1.

FULL RESET is useful during power-up. A FULL RESET of the part during normal operation is not necessary.

A partial reset may also be executed through the serial interface only. This is the COMMAND PROCESSOR RESET. Basically, all internal timing circuits continue to operate, but the caption display is removed from the screen and the Z86228 waits for new line 21 data. This is useful for situations such as channel change.

#### **ABSOLUTE MAXIMUM RATINGS**

| Sym              | Description       | Min   | Max   | Units |
|------------------|-------------------|-------|-------|-------|
| V <sub>cc</sub>  | Supply Voltage*   | 0.0   | +7.0  | V     |
| T <sub>stg</sub> | Storage Temp      | –65°C | +150° | С     |
| T <sub>A</sub>   | Oper Ambient Temp | 0°    | 70°   | С     |

Notes:

\* Voltages on all pins with respect to GND.

Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability.

## STANDARD TEST CONDITIONS

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin in Standard Test Load.



**Standard Test Load** 

## DC CHARACTERISTICS

 $T_A = 0^{\circ}C$  to +70°C;  $V_{CC} = +4.75V$  to +5.25V

| Sym             | Parameter           | Min                         | Max                | Units | Conditions                          |
|-----------------|---------------------|-----------------------------|--------------------|-------|-------------------------------------|
| V,              | Input Voltage Low   | 0                           | 0.2V <sub>cc</sub> | V     |                                     |
| V <sub>IH</sub> | Input Voltage High  | $0.7V_{cc}$                 | V <sub>cc</sub>    | V     |                                     |
| V <sub>OL</sub> | Output Voltage Low  | 00                          | 0.4                | V     | I <sub>oL</sub> = 1.00 mA           |
| OL              | . 2                 |                             | 1                  | V     | $I_{a} = 50 \mu A [1]$              |
| V <sub>OH</sub> | Output Voltage High | V <sub>cc</sub> –0.4        |                    | V     | $I_{OH}^{OL} = 0.75 \text{ mA} [2]$ |
|                 | Input Leakage       | V <sub>cc</sub> –0.4<br>–.0 | 3.0                | μA    | OV, V <sub>CC</sub>                 |
|                 | Supply Current      |                             | 25                 | mA    | [3]                                 |

Notes:

[1] Pin 13 (HLF)

[2] Pin 17 (CT/SDA) is Open-Drain.

[3]  $V_{_{DD}}$  Digital +  $V_{_{DD}}$  Analog combined.

#### AC AND TIMING CHARACTERISTICS\* (Reference Line 21 AC/DC Timing)

#### Composite Video Input

| Amplitude: | 1.0 V p-p, ±3 dB   |
|------------|--------------------|
| Polarity:  | Sync tips negative |
| Bandwidth  | 600 kHz            |

#### Horizontal Signal Input (preferably H Flyback)

#### Line 21<sup>1</sup> Input Parameters (at 1.0 V p-p)

| Code Level:           | 50 IRE ± 10 IRE |
|-----------------------|-----------------|
| Clock Run-in Start 2: | 10.5 μs, ±0.5μs |

#### Input Signal-to-Random Noise Performance

Unit will function down to a 25 dB ratio (CCIR weighted) with one error per row or better at that level.

#### Internal Sync Circuits

The internal sync circuits will lock to all 525 line signals having a vertical sync pulse that meets the following conditions:

- It is at least 2.5H long.
- It starts at the proper 2H boundary for its field.
- If equalizing pulse serrations are present they must be less than 0.125H in width.

#### **Timing Signals**

| Dot Clock:            | 768 x FH = 12.0839 MHz |
|-----------------------|------------------------|
|                       |                        |
| Dot Period:           | 82.75 nsec             |
| Character Cell Width: | 1.324 µsec             |
| Width of Row (Box):   | 45.018 µsec            |
| Width of Row (Char):  | 42.370 µsec            |
|                       |                        |

\*All values are nominal and not fully characterized.



#### AC/DC TIMING Line 21



Line 21 AC/DC Timing

AC CHARACTERISTICS  $T_A = 0^{\circ}C$  to + 70°C;  $V_{CC} = +4.75V$  to +5.25V



#### Serial Mode Timing Diagram

| Symbol                              | Description                                               | Min. | Max. | Units |
|-------------------------------------|-----------------------------------------------------------|------|------|-------|
| T <sub>OUT</sub>                    | Output enable time, ENA rising edge to Data Out           |      | 200  | ns    |
|                                     | Output disable time, CLK or ENA falling edge to Data Hi-Z |      | 100  | ns    |
| T                                   | Data read time, ENA rising edge to CLK low                | 200  |      | ns    |
|                                     | CLK low time                                              | 200  |      | ns    |
| Т                                   | CLK high time                                             | 200  |      | ns    |
| T <sub>DSU</sub>                    | Data set-up time                                          | 100  |      | ns    |
| T                                   | Data hold time                                            | 100  |      | ms    |
| T <sub>dh</sub><br>T <sub>eni</sub> | ENA low time                                              | 200  |      | ns    |
|                                     | A0 set-up time                                            | 100  |      | ns    |
| T <sub>AH</sub>                     | A0 hold time                                              | 100  |      | ns    |



#### Low Margin:

Customer is advised that this product does not meet Zilog's internal guardbanded test policies for the specification requested and is supplied on an exception basis. Customer is cautioned that delivery may be uncertain and that, in addition to all other limitations on Zilog liability

#### **Pre-Characterization Product:**

The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or nonstated on the front and back of the slaes order acknowledgement, Zilog makes no claim as to quality and reliability under the CPS. The product remains subject to standard warranty for replacement due to defects in materials and workmanship.

conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues.

© 1994 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056