# **AN8725FH** ## Semiconductor laser power control IC #### ■ Overview The AN8725FH is a laser driver IC that can set a laser emitting level to a maximum precision in recording and playback of an optical recording equipment such as PD, and can modulate a laser light in tune with the external signal. #### ■ Features - Digital setting of playback current, peak current, bias current and abnormal light emitting level - Peak current and bias current can be modulated by the external signal. - Driving current set-up (digital set-up) For playback: 8-bit + 4-bit (0 mA to 80 mA) 5-bit + 4-bit (0 mA to 150 mA) For peak: 4-bit + 8-bit (0 mA to 150 mA) For bias: 4-bit + 8-bit (0 mA to 150 mA) - Laser output light monitoring circuit built-in - Abnormal light emitting detecting function built-in: Possible to set up excessive and insufficient light emitting levels with 4-bit DAC for playback and recording, respectively. - Supply voltage abnormality detection: Voltage down (3.9 V or less), voltage up (6.1 V or more) #### Applications • Optical disk drive #### ■ Block Diagram #### ■ Pin Descriptions Note) Description on notations of "Category" in the following list: $$\begin{split} &\text{IND: Input pin (pull-down with 100 k}\Omega) & &PS &: Power supply/GND pin \\ &\text{INU: Input pin (pull-up with 100 k}\Omega) & &MSC: Parts connecting pin, etc. \end{split}$$ OUT: Output pin A: Analog function D: Digital function | 71. 71110 | C | | | D. Digital function | |-----------|------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Symbol | Cate | gory | Description | | 1 | SGND | PS | D | Pin connected to the chip substrate. Must be used in the same potential as other GND pins. | | 2 | DGND | PS | D | GND pin exclusive for a logic circuit. | | 3 | DGND | PS | D | Must be used in the same potential as other GND pins. | | 4 | PKMD | IND | D | Peak current modulation signal input pin. In high-level, the current set up with DAC2 is superimposed on LD. | | 5 | BIMD | IND | D | Bias current modulation signal input pin. In high-level, the current set up with DAC3 is superimposed on LD. | | 6 | RPHOLD | IND | D | Record gate signal input pin. Inputs a low-level in playback and a high-level in recording. Switches an amp. of light monitoring signal, abnormally emitted light detection level and on/off of HF module. | | 7 | XWR | INU | D | Register writing signal pin. Selects a register specified by address in a fall edge and writes a bus data on the register of the address specified in the rise edge. | | 8 | XRD | INU | D | Register read-out signal pin. Register data of the address specified in low appears on the bus. | | 9 | DV <sub>CC</sub> | PS | D | Power supply pin exclusive for a logic circuit. Must be used in the same potential as other power supply pins. | | 10 | DGND | PS | D | GND pin exclusive for a logic circuit. Must be used in the same potential as other GND pins. | | 11 | AD0 | IND | D | 4-bit address pin for registers. | | 12 | AD1 | IND | D | Selects the register to be accessed. | | 13 | AD2 | IND | D | | | 14 | AD3 | IND | D | | | 15 | DT0 | I/O | D | Data I/O 8-bit bus pin. | | 16 | DT1 | I/O | D | The bus to set the data to be written on a register and to read out the data | | 17 | DT2 | I/O | D | of a register. | | 18 | DT3 | I/O | D | | | 19 | DGND | PS | D | GND pin exclusive for a logic circuit. Must be used in the same potential as other GND pins. | | Pin No. | Symbol | Cate | gory | Description | |---------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | SGND | PS | D | Pin connected to the chip substrate. | | 21 | SGND | PS | D | Must be used in the same potential as other GND pins. | | 22 | DT 4 | I/O | D | Data I/O 8-bit bus pin. | | 23 | DT 5 | I/O | D | The bus to set the data to be written on a register and to read out the data | | 24 | DT 6 | I/O | D | of a register. | | 25 | DT 7 | I/O | D | | | 26 | XLDEN | INU | D | LD enable input pin. In a high-level or open mode, LD becomes off and open. This state is suited to check the LD characteristics in keeping a connection to the IC. At the time power off, both ends of LD are short-circuited by the IC for protection. In the low-level, it returns to a normal operation. | | 27 | XCLR | IND | D | Clear signal input pin. Sets an LDDENB register to "0" in the low-level and presets the status of each DAC and each switch to an initial state as defined separately. But six registers for an abnormal detection are not cleared. In this state, each output of a current amplification 1, 2, 3 are in the off state and a shunt circuit becomes on to continue to protect LD. Setting this pin to the high-level and the LDDENB register to "1", it returns to a normal operation. | | 28 | DGND | PS | D | GND pin exclusive for a logic circuit. Must be used in the same potential as other GND pins. | | 29 | XLDERR | OUT | D | Laser abnormality detection output pin. When a supply voltage or a laser light emission exceeds a fixed range, it goes to low-level. A supply voltage abnormality is detected for the voltage drop (3.9 V or less) or voltage rise (6.1 V or more). And an abnormal light emission is detected for an excessive or weaker light emission set up by 4-bit DAC5 and DAC6. This abnormality detection is latched so as to prevent it from being reset until ERRCLR register is set to "1". Further, each DAC output of a playback current, a peak current and a biast current can be set to off, a shunt circuit be set to on and LD between anode and GND be short-circuited by $100~\Omega$ so that LD can be protected. This protection function is latched to keep it from being reset until ERRCLR is set to "1". Selection of either operation or non-operation for this operation can be made by an STPMSK register. | | 30 | PWMSK | MSC | D | The pin to set up the mask time for a transitional response output that comes out at switching a detection level of excessive or insufficient light emission by RPHOLD. Set a mask time by an external capacitor between PWMSK and DGND and the resistor ( $10~\text{k}\Omega$ ) inside the IC. This pin is for a schmitt-trigger input. | | Pin No. | Symbol | Cate | gory | Description | |---------|------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | ERFIL | MSC | D | Filter setting pin to avoid a detection error of laser abnormality caused by noise. Connect an external capacitor between ERFIL and DGND, and set a filter together with a resistor ( $10~\text{k}\Omega$ ) inside the IC. This pin is for schmitt-trigger input. | | 32 | XHFON | OUT | D | HF module on/off control signal output pin. High corresponds to off and low to on. | | 33 | DGND | PS | D | GND pin exclusive to a logic circuit. Must be used in the same potential as other GND pins. | | 34 | DV <sub>CC</sub> | PS | D | Power supply pin exclusive to a logic circuit. Must be used in the same potential as other power supply pins. | | 35 | AGND | PS | A | GND pin exclusive to a analog circuit. Must be used in the same potential as other GND pins. | | 36 | VC | MSC | A | Output pin for reference voltage (1.25 V). Connects a capacitor C between this pin and AGND for de-coupling. | | 37 | RREF | MSC | A | Reference resistor connecting pin to determine an output current for each DAC. Connect a resistor of 10 k $\Omega$ between RREF and AGND. | | 38 | LPF11 | MSC | A | LPF characteristic setting pin for DAC1 and DAC8. | | 39 | LPF12 | MSC | A | Connect an external resistor between LPF11 and LPF12, and then capacitor between LPF12 and IGND to set up a cutoff frequency. | | 40 | IGND | PS | A | GND pin for playback power supply setting DAC1, DAC9 and disturbance reduction LPF. Must be used in the same potential as other GND pins. | | 41 | SGND | PS | D | Pin connected to the chip substrate. | | 42 | SGND | PS | D | Must be used in the same potential as other GND pins. | | 43 | LPF91 | MSC | A | LPF characteristic setting pin for DAC9 and DAC7. | | 44 | LPF92 | MSC | A | Connect an external resistor between LPF91 and LPF92 and then capacitor between LPF92 and IGND to set a cutoff frequency. | | 45 | AV <sub>CC</sub> | PS | A | Power supply pin for an analog circuit, a reference supply voltage circuit, et Must be used in the same potential as other power supply pins. | | 46 | DETMONI | OUT | A | Pin to monitor a signal for detecting abnormally emitted light. In a playback mode, the signal output is five times that in recording (ten times is posisible by a register setting). Has offset to VNR due to being outputted through a buffer of transistors. | | 47 | PWRMONI | OUT | A | Laser emitting light monitor signal. In a low-level of RPHOLD, the amplifier output has 10 times gain compared with recording, and is equipped with AFF. | | Pin No. | Symbol | Cate | gory | Description | | | | | |---------|------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 48 | AAF | MSC | A | AAF characteristic setting pin for optical monitor circuit. Connect an external resistor, capacitor between AAF and IVOUT and se up a cutoff frequency. | | | | | | 49 | IVOUT | OUT | A | I to V conversion signal output pin. Connect an external variable resistor between IVIN and IVOUT. | | | | | | 50 | IVIN | MSC | A | I to V conversion resistor connection pin. Connect an external variable resistor between IVIN and IVOUT. | | | | | | 51 | IPD | MSC | A | Pin photo diode (PD) connection pin. Connect a pin photo diode for detecting a semiconductor laser emitting light. Connect anode to this pin. Applicable to a source-type PD which has a typical value of 40 µA to 160 µA output in object lens output power of 1 mW. | | | | | | 52 | CGND | PS | A | GND pin in an optical monitor circuit. Must be used in the same potential as other GND pins. | | | | | | 53 | CV <sub>CC</sub> | PS | A | Power supply pin in an optical monitor circuit. Must be used in the same potential as other power supply pins. | | | | | | 54 | AGND | PS | A | GND pin exclusive to a analog circuit. Must be used in the same potential as other GND pins. | | | | | | 55 | ERREF | IN | A | Abnormally emitting light detecting range setting pin. Sets a full scale voltage of DAC5 and DAC6. A setting range is VNR or more and input range of an external ADC or less. | | | | | | 56 | VNR | IN | A | Reference level input pin for PWRMONI output. Input a reference voltage of 1.25 V of an external ADC. | | | | | | 57 | DACMONI | OUT | A | DAC5, DAC6 monitor pin. DAC5 voltage is outputted when DAC56 SW register is low, DAC6 voltage is outputted when DAC6 voltage is high. | | | | | | 58 | AV <sub>CC</sub> | PS | A | Power supply pin for an analog circuit, a reference supply voltage circuit, etc. Must be used in the same potential as other power supply pins. | | | | | | 59 | SGND | PS | D | Pin connected to the chip substrate. | | | | | | 60 | SGND | PS | D | Must be used in the same potential as other GND pins. | | | | | | 61 | SGND | PS | D | | | | | | | 62 | RGND | PS | A | GND pin for the lead current setting DAC7 and DAC8. Must be used in the same potential as other GND pins. | | | | | | 63 | RDCP1 | MSC | A | Pin to connect a de-coupling capacitor to protect the output current of DAC7, the read current setting circuit, from disturbance by a switching noise such as peak current. (Connects a capacitor between RDCP1 and RGND.) | | | | | | Pin No. | Symbol | Cate | gory | Description | |---------|-------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 64 | RDCP2 | MSC | A | Pin to connect a de-coupling capacitor to protect the output current of DAC7, the read current setting circuit, from disturbance by a switching noise such as peak current. (Connects a capacitor between RDCP2 and RGND.) | | 65 | LDRP | OUT | A | Source type read current (DAC1, DAC7, DAC8, DAC9) output pin. Possible to set up the range of 0 mA to 150 mA in the precision of 8-bit + 4-bit + 5-bit + 4-bit. Output voltage range is 1.0 V to 3.5 V. | | 66 | N.C. | _ | _ | N.C. pin. | | 67 | N.C. | _ | _ | Open the pin or connect to GND. | | 68 | RV <sub>CC</sub> | PS | A | Power supply pin for read current setting DAC7, DAC8. Consumes approximately a quarter of the necessary read current. Must be used in the same potential as other power supply pins. | | 69 | LDPK | OUT | A | Source-type peak current (DAC2) output pin. Possible to set the range of 0 mA to 150 mA in the accuracy of 8-bit. The output voltage range is 1.0 V to 3.2 V. | | 70 | XLDPK | IN | A | Sink-type peak current output pin. Approximately three fourths of LDRK output current are outputted from this pin. | | 71 | PKGND | PS | A | GND pin of DAC2 in the peak current setting circuit. Must be used in the same potential as other GND pins. | | 72 | PKV <sub>CC</sub> | PS | A | DAC2 power supply pin in the peak current setting circuit. Consumes approximately a quarter of the setting current. Must be used in the same potential as other power supply pins. | | 73 | PKDCP | MSC | A | Pin to connect a de-coupling capacitor to avoid the output current disturbance, which is caused by a switching noise such as peak current, in peak current setting circuit DAC2. (Connects a capacitor between PKDCP and PKGND.) | | 74 | LDBI | OUT | A | Source-type bias current (DAC3) output pin. Possible to set the range of 0 mA to 150 mA in the accuracy of 8-bit. Output voltage range is 1.0 V to 3.2 V. | | 75 | XLDBI | IN | A | Sink-type peak current output pin. Approximately three fourths of LDBI output current are outputted from this pin. | | 76 | BIGND | PS | A | GND pin of a bias current setting circuit DAC3. Must be used in the same potential as other GND pins. | | 77 | BIV <sub>CC</sub> | PS | A | Power supply pin of a bias current setting circuit DAC3. Consumes approximately one fourth of a setting current. Must be used in the same potential as other power supply pins. | 7 | Pin No. | Symbol | Cate | gory | Description | | |---------|--------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 78 | BIDCP | MSC | A | Pin to connect a de-coupling capacitor to avoid the output current disturbance, which is caused by a switching noise such as bias current, of a bias current setting circuit DAC3. (Connects a capacitor between BIDCP and BIGND.) | | | 79 | SGND | PS | D | Pin connected to the chip substrate. | | | 80 | SGND | PS | D | Must be used in the same potential as other GND pins. | | #### ■ Absolute Maximum Ratings | Parameter | Symbol | Rating | Unit | |----------------------------------|--------------------|-------------------------------|------| | Supply voltage | $V_{CC}$ | 7.0 | V | | Input voltage | V <sub>IN</sub> | - 0.4 to V <sub>CC</sub> +0.4 | V | | Outoput voltage | V <sub>OUT</sub> | - 0.4 to V <sub>CC</sub> +0.4 | V | | Parts connecting pin voltage | V <sub>MSC</sub> | - 0.4 to V <sub>CC</sub> +0.4 | V | | Supply current | $I_{CC}$ | 80 | mA | | Pin current | I <sub>PIN</sub> | -100 to +100 | mA | | Power dissipation *2 | $P_{\mathrm{D}}$ | 600 | mW | | Operating ambient temperature *1 | $T_{\mathrm{opr}}$ | -20 to +75 | °C | | Storage temperature *1 | $T_{stg}$ | -55 to +150 | °C | Note) \*1: Except for the operating ambient temperature and storage temperature, all ratings are for $T_a = 25$ °C. Refer to " $\blacksquare$ Application Notes, 1. $P_D - T_a$ curves of QFP080-P-1212". #### ■ Recommended Operating Range | Parameter | Symbol | Range | Unit | | |----------------|----------|--------------|------|--| | Supply voltage | $V_{CC}$ | 4.50 to 5.50 | V | | ## $\blacksquare$ Electrical Characteristics at $V_{CC} = 5.0 \text{ V}, \, T_a = 25^{\circ}\text{C}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | |-----------------------------|-------------------------|--------------------------------------------------------------------------------------------|------|------|------|------|--|--| | Supply current | | | | | - | | | | | Supply current | I <sub>CC</sub> | $XCLR = low$ , digital I/O pin = open, $I_{PD} = 0 \mu A$ | _ | 20 | 30 | mA | | | | Sleep mode supply current | $I_{SLP}$ | Sleep = 1, $I_{PD} = 0 \mu A$ | _ | 3 | 4 | mA | | | | Reference voltage block | Reference voltage block | | | | | | | | | Reference voltage output | V <sub>REF</sub> | | 1.20 | 1.25 | 1.30 | V | | | | Reference voltage variation | $\Delta V_{REF}$ | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}, I_{REF} = 0 \text{ mA}$ | _ | _ | ± 15 | mV | | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$<br>$I_{REF} = -1 \text{ mA to } + 1 \text{ mA}$ | | _ | ± 20 | | | | | Maximum output current | $\Delta V_{OM}$ | $I_{REF} = -1.5 \text{ mA},$<br>difference from $I_{REF} = 0 \text{ mA}$ | _ | _ | ± 50 | mV | | | <sup>\*2:</sup> The power dissipation shown is for the IC package in single unit at $T_a = 75$ °C. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|---------------------|-------| | Digital block | | | | | | | | High-level input voltage | V <sub>IH</sub> | To be applied to a digital input pin | $0.8 \times V_{CC}$ | _ | _ | V | | Low-level input voltage | V <sub>IL</sub> | To be applied to a digital input pin | _ | _ | $0.2 \times V_{CC}$ | V | | High-level input voltage (Schmitt-trigger input) | V <sub>IHSHC</sub> | To be applied to PWMSK, ERFIL pin | $0.8 \times V_{CC}$ | _ | _ | V | | Low-level input voltage (Schmitt-trigger input) | V <sub>ILSHC</sub> | To be applied to PWMSK, ERFIL pin | _ | _ | $0.2 \times V_{CC}$ | V | | High-level output voltage | V <sub>OH</sub> | $I_{OH} = -2 \text{ mA}$ | $0.8 \times V_{CC}$ | | _ | V | | Low-level output voltage | V <sub>OL1</sub> | $I_{OL} = +2 \text{ mA}$ | | _ | $0.2 \times V_{CC}$ | V | | | V <sub>OL2</sub> | $I_{OL} = +0.5 \text{ mA}$ | _ | _ | 0.4 | | | Input pull-up, pull-down resistance | R <sub>PD</sub> | Pull-up: $V_{IL} = 0 V$<br>Pull-down: $V_{IH} = 5.0 V$ | 75 | 100 | 125 | kΩ | | Input leak | $I_{LKH}$ | To be applied to a digital input pin, $V_{OH} = 5.25 \text{ V}$ | _ | | 80 | μА | | | I <sub>LKL</sub> | To be applied to a digital input pin, $V_{OL} = 0 V$ | _ | _ | 10 | | | Entire optical monitor | | | | | | | | Offset voltage at playback | V <sub>PMOFR</sub> | $VR1 = 1 \text{ k}\Omega, I_{PD} = 0 \text{ mA}$ | -15 | _ | 15 | mV | | | | $VR1$ = 1 $k\Omega,$ difference from an ideal value at $I_{PD}$ = 100 $\mu A$ to 200 $\mu A$ | -40 | 0 | 40 | | | Offset voltage at recording | $V_{PMOFW}$ | $VR1 = 1 \text{ k}\Omega, \ I_{PD} = 0 \text{ mA}$ | -15 | _ | 15 | mV | | | | $VR1 = 1 \ k\Omega, \ difference \ from \ an \ ideal$ value at $I_{PD} = 100 \ \mu A \ to \ 2 \ 000 \ \mu A$ | -20 | 0 | 20 | | | Gain ratio | GR | $\begin{aligned} G_{PMR} / G_{PMW} \; , \\ output = VNR \; + & 0.6 \; V \; to \; 2.0 \; V \end{aligned} \label{eq:GPMR}$ | 9.0 | 10.0 | 11.0 | times | | Maximum output voltage | V <sub>PM max</sub> | | $V_{\rm CC} \times 0.73$ | $V_{\rm CC} \times 0.78$ | _ | V | | Minimum output voltage | V <sub>PM min</sub> | | _ | _ | VNR-<br>0.015 | V | | f characteristics at playback | f <sub>PMR AAF</sub><br>OFF | AAF-off VR1 = 1 kΩ,<br>$-3$ dB, $I_{PD}$ = 100 μA to 200 μA | 4 | 6 | | MHz | | f characteristics at recording | $f_{PMW}$ | VR1 = 1 kΩ,<br>-3 dB, $I_{PD}$ = 100 μA to 2 000 μA | 6 | 7.5 | _ | MHz | | Settling time at playback | t <sub>PMSETR</sub> | $VR1 = 1 \text{ k}\Omega$ , error $\pm 0.5\%$ , output variation: Range of 0 V to 2 V | _ | 200 | 400 | ns | | Settling time at recording | t <sub>PMSETW</sub> | $VR1 = 1 \text{ k}\Omega$ , error $\pm 0.5\%$ , output variation: Range of 0 V to 2 V | _ | 200 | 400 | ns | Panasonic 9 | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|------|------|-------| | Current amplification change | jeover | | | | | | | Gain at playback | G <sub>IPDR</sub> | Reg7 = "80h", $I_{PD}$ = 40 $\mu A$ to 240 $\mu A$ | 9.0 | 10.0 | 11.0 | times | | Gain at recording | $G_{IPDW}$ | Reg7 = "C0h", $I_{PD}$ = 200 $\mu A$ to 3 200 $\mu A$ | 0.9 | 1.0 | 1.1 | times | | Gain ratio | GR <sub>IPD</sub> | $G_{IPDR}/G_{IPDW}$ | 9.0 | 10.0 | 11.0 | times | | I to V conversion block | | | | ' | | | | Offset voltage | V <sub>IVOF</sub> | $VR1 = 0 \Omega, I_{PD} = 0 mA$ | -15 | _ | 15 | mV | | DAC1 block | | | | | | | | Resolution | RES1 | | _ | 8 | _ | bit | | Integral linearity error | EL1 | | -1.0 | _ | 10.0 | LSB | | Differential linearity error | ED1 | | -1.0 | _ | 1.5 | LSB | | Maximum output current | I <sub>1max</sub> | DAC1 = "FFh", DAC8 [Fh],<br>DAC7 [0h], DAC9 [00h] | 70 | 80 | 90 | mA | | Offset current | I <sub>1OF1</sub> | "00h" LPF-on, DAC8 [Fh],<br>DAC7 [0h], DAC9 [00h],<br>DAC7, DAC8 characteristics included | -1 | _ | 1 | mA | | | I <sub>1OF2</sub> | "00h" LPF-off, DAC8 [Fh],<br>DAC7 [0h], DAC9 [00h] | -250 | _ | 250 | μА | | LPF on/off gain ratio | $GR_{DAL}$ | $G_{LPFON}$ / $G_{LPFOFF}$ , input amplitude 0 V to 2 V | 0.95 | 1 | 1.05 | times | | Settling time | t <sub>SDA1</sub> | XWR ↑ to DAC1 [10h to 8Fh],<br>±2 LSB range, DAC7 [0h], DAC8 [Fh],<br>DAC9 [00h] LPF-off,<br>LPF11 pin open,<br>RDCP2 pin open | | 400 | 800 | ns | | DAC7 block | | T T | | | | | | Resolution | RES7 | | _ | 4 | _ | bit | | Integral linearity error | EL7 | | -1.0 | _ | 1.0 | LSB | | Differential linearity error | ED7 | | - 0.5 | _ | 0.5 | LSB | | Maximum output current | I <sub>7max</sub> | Set to DAC7 = "Fh",<br>DAC9 [1Fh], DAC1 [00h], DAC8 [0h] | 133 | 150 | 170 | mA | | Minimum output current | I <sub>7min</sub> | Set to DAC7 = "0h",<br>DAC9 [1Fh], DAC1 [00h], DAC8 [0h] | - 0.1 | 0 | 0.1 | mA | | Settling time | t <sub>SDA7</sub> | XWR ↑ to DAC7 [0h to Fh],<br>DAC9 [1Fh], ±0.5 LSB,<br>DAC1 [00h], DAC8 [0h] | _ | 50 | 500 | ns | | DAC8 block | 1 | | | | | | | Resolution | RES8 | | _ | 4 | _ | bit | | Integral linearity error | EL8 | | -1.0 | _ | 1.0 | LSB | | Differential linearity error | ED8 | | - 0.5 | _ | 0.5 | LSB | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------|-----------------------------------------------------------------------------|-------|-----|-----|------| | DAC8 block (continued) | | | | | | | | Maximum output current | I <sub>8max</sub> | Set to DAC8 = "Fh",<br>DAC1 [FFh], DAC9 [1Fh], DAC7 [0h] | 70 | 80 | 90 | mA | | Minimum output current | $I_{8min}$ | Set to DAC8 = "0h",<br>DAC1 [FFh], DAC9 [1Fh], DAC7 [0h] | 4 | 5 | 6 | mA | | Settling time | t <sub>SDA8</sub> | XWR ↑ to DAC8 [0h to Fh],<br>DAC1 [80h], ±0.5 LSB,<br>DAC9 [00h], DAC7 [0h] | | 50 | 250 | ns | | DAC2 block | | | | • | | | | Resolution | RES2 | | _ | 8 | _ | bit | | Integral linearity error | EL2 | | -1.0 | _ | 5.0 | LSB | | Differential linearity error | ED2 | | -1.0 | _ | 1.0 | LSB | | Maximum output current | I <sub>2max</sub> | DAC2 = "FFh", DAC4 [Fh] | 133 | 150 | 170 | mA | | Offset current | I <sub>2OF</sub> | DAC2 = "00h", DAC4 [Fh] | - 0.1 | _ | 0.1 | mA | | Settling time | t <sub>SDA2</sub> | XWR ↑ to DAC2 [10h to FFh],<br>±2.0 LSB, DAC4 [Fh] | — | 100 | 250 | ns | | DAC3 block | ' | | | | | | | Resolution | RES3 | | _ | 8 | _ | bit | | Integral linearity error | EL3 | | -1.0 | _ | 5.0 | LSB | | Differential linearity error | ED3 | | -1.0 | _ | 1.0 | LSB | | Maximum output current | I <sub>3max</sub> | DAC3 = "FFh", DAC4 [Fh] | 133 | 150 | 170 | mA | | Offset current | I <sub>3OF</sub> | DAC3 = "00h", DAC4 [Fh] | - 0.1 | _ | 0.1 | mA | | Settling time | t <sub>SDA3</sub> | XWR ↑ to DAC3 [10h to FFh],<br>±2.0 LSB, DAC4 [Fh] | | 200 | 450 | ns | | DAC4 block | ' | | | | | | | Resolution | RES4 | | _ | 4 | _ | bit | | Integral linearity error | EL4 | | -1.0 | _ | 1.0 | LSB | | Differential linearity error | ED4 | | -1.0 | _ | 1.0 | LSB | | Maximum output current | $I_{4max}$ | DAC2 = "FFh", DAC4 [Fh] | 133 | 150 | 170 | mA | | Offset current | I <sub>4OF</sub> | DAC2 = "00h", DAC4 [Fh] | - 0.1 | _ | 0.1 | mA | | Settling time | t <sub>SDA4</sub> | XWR ↑ to DAC4 [0h to Fh],<br>±0.5 LSB, DAC2 [FFh] | _ | 300 | 600 | ns | | DAC9 block | l | | | | 1 | | | Resolution | RES9 | | _ | 5 | _ | bit | | Integral linearity error | EL9 | | -1.0 | _ | 1.0 | LSB | | Differential linearity error | ED9 | | -1.0 | _ | 1.0 | LSB | | Maximum output current | I <sub>9max</sub> | DAC9 = "1Fh", DAC7 [Fh],<br>DAC1 [00h], DAC8 [0h] | 133 | 150 | 170 | mA | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|--------|-----|------|-------| | DAC9 block (continued) | | | | | | | | Offset current | I <sub>9OF1</sub> | "00h" LPF-on, DAC7 [Fh],<br>DAC8 [0h], DAC1 [00h],<br>DAC7, DAC8 characteristics included | -2.0 | _ | 2.0 | mA | | | I <sub>9OF2</sub> | "00h" LPF-off, DAC7 [Fh],<br>DAC8 [0h], DAC9 [00h],<br>DAC7, DAC8 characteristics included | - 0.85 | _ | 0.85 | | | LPF on/off gain ratio | GR <sub>DA9</sub> | $G_{LPFON}/G_{LPFOFF}$ , input amplitude 0 V to 2 V | 0.95 | 1 | 1.05 | times | | Settling time | t <sub>SDA9</sub> | XWR ↑ to DAC9 [00h to 1Fh]<br>±2 LSB range,<br>DAC7[Fh], DAC8 [0h],<br>LPF9-off,<br>LPF91 pin open,<br>RDCP1 pin open | | 400 | 800 | ns | | Supply voltage monitoring b | lock | | | | | | | Abnormality release supply | V <sub>PSDL</sub> | Sweep V <sub>CC</sub> from low to high | 3.9 | 4.2 | 4.5 | V | | voltage | V <sub>PSOL</sub> | Sweep V <sub>CC</sub> from high to low | 5.5 | 5.8 | 6.1 | | | Abnormality supply voltage | V <sub>PSDH</sub> | Sweep V <sub>CC</sub> from high to low | 3.6 | 3.9 | 4.2 | V | | | V <sub>PSOH</sub> | Sweep V <sub>CC</sub> from low to high | 5.8 | 6.1 | 6.4 | | | Abnormally emitted light det | ection DA0 | C5 | | | | | | Resolution | RES5 | | | 4 | _ | bit | | Integral linearity error | EL5 | | - 0.5 | _ | 0.5 | LSB | | Differential linearity error | ED5 | | - 0.5 | _ | 0.5 | LSB | | Offset voltage | V <sub>5OF1</sub> | DAC5 = set to "Fh" and difference to ERREF pin | -20 | _ | 20 | mV | | | V <sub>5OF2</sub> | DAC5 = set to "0h" and difference to VNR pin, at ERREF – VNR = 2.0 V | 105 | 125 | 145 | | | Settling time | t <sub>SDA5</sub> | XWR ↑ to DAC5 [0h to Fh],<br>±0.5 LSB | _ | 0.5 | 1.5 | μs | | Abnormally emitted light det | ection DAG | C6 | | | | | | Resolution | RES6 | | _ | 4 | _ | bit | | Integral linearity error | EL6 | | - 0.5 | _ | 0.5 | LSB | | Differential linearity error | ED6 | | - 0.5 | _ | 0.5 | LSB | | Offset voltage | V <sub>6OF1</sub> | DAC6 = set to "Fh" and difference to ERREF pin | -20 | _ | 20 | mV | | | V <sub>6OF2</sub> | DAC6 = set to "0h" and difference to VNR pin, at ERREF – VNR = 2.0 V | 105 | 125 | 145 | | | Settling time | t <sub>SDA6</sub> | XWR ↑ to DAC6 [0h to Fh]<br>±0.5 LSB | | 0.5 | 1.5 | μs | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------------|-------------------------------------------------------------------------------|-----|------|------|-------| | Abnormally emitted light dete | ction opti | cal monitor block | | | | | | Offset voltage | V <sub>EROFR</sub> | In playback, DETMONI pin, $I_{PD} = 0 \; \mu A \label{eq:pd}$ | -40 | _ | 60 | mV | | | V <sub>EROFW</sub> | In recording, DETMONI pin, $I_{PD} = 0 \; \mu A \label{eq:pd}$ | -50 | _ | 50 | | | Gain | G <sub>ERR1</sub> | In playback, addr. "9": D4 = "0", $I_{PD} = 100~\mu A \text{ to } 200~\mu A$ | 9.0 | 10.0 | 11.0 | times | | | G <sub>ERR2</sub> | In playback, addr. "9": D4 = "1", $I_{PD} = 100~\mu A$ to $200~\mu A$ | 4.5 | 5.0 | 5.5 | | | | G <sub>ERW</sub> | In recording, DETMONI pin, $I_{PD} = 100~\mu A \ to \ 2~000~\mu A$ | 0.9 | 1.0 | 1.1 | | | Gain ratio | $\frac{G_{ERR1}}{G_{ERW}}$ | | 9.0 | 10.0 | 11.0 | times | | | $\frac{G_{ERR2}}{G_{ERW}}$ | | 4.5 | 5.0 | 5.5 | | | f characteristics at playback | $f_{ERR}$ | VR1 = 1 k $\Omega$ , -3 dB,<br>I <sub>PD</sub> = 100 $\mu$ A to 200 $\mu$ A | 2.5 | | | MHz | | f characteristics at recording | f <sub>ERW</sub> | VR1 = 1 k $\Omega$ , -3 dB,<br>I <sub>PD</sub> = 100 $\mu$ A to 2 000 $\mu$ A | 5.0 | _ | | MHz | | Control operation response | | | | | | | | Data write to XLDERR ↓ | t <sub>203</sub> | XWR ↑ to XLDERR ↓ | _ | 20 | 60 | ns | | Data write to XLDERR ↑ | t <sub>204</sub> | XWR ↑ to XLDERR ↑ | _ | 25 | 60 | ns | | Data write to sleep mode | t <sub>205</sub> | XWR ↑ to sleep mode | _ | 4 | 9 | μs | | Data write to normal mode | t <sub>206</sub> | XWR ↑ to normal mode | _ | 3 | 8 | μs | | RPHOLD $\uparrow$ to DAC5 R $\rightarrow$ W | t <sub>39</sub> | RPHOLD ↑ to DAC5 W, at having reached ±0.5 LSB | _ | 0.40 | 2.5 | μs | | RPHOLD $\downarrow$ to DAC5 W $\rightarrow$ R | t <sub>40</sub> | RPHOLD ↓ to DAC5 R,<br>at having reached ±0.5 LSB | _ | 0.40 | 2.5 | μs | | RPHOLD $\uparrow$ to DAC6 R $\rightarrow$ W | t <sub>41</sub> | RPHOLD ↑ to DAC6 W, at having reached ±0.5 LSB | _ | 0.40 | 2.5 | μs | | $RPHOLD \downarrow to\:DAC6\:W \to R$ | t <sub>42</sub> | RPHOLD ↓ to DAC6 R,<br>at having reached ±0.5 LSB | | 0.40 | 2.5 | μs | | RPHOLD ↑ to HF module signal | t <sub>43</sub> | RPHOLD ↑ to XHFON ↑ | _ | 18 | 30 | ns | | RPHOLD ↓ to HF module signal | t <sub>44</sub> | RPHOLD ↓ to XHFON ↓ | _ | 17 | 30 | ns | #### ■ Electrical Characteristics at V<sub>CC</sub> = 5.0 V, T<sub>a</sub> = 25°C (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------|------------------|------------------------------------------------|---------------|---------------------|---------------------|------| | Recording Modulation | | | | | | | | Peak modulation signal response *1 | t <sub>113</sub> | PKMD ↑ to LDPK ↑ 50% delay | _ | 18 | 30 | ns | | | t <sub>114</sub> | PKMD ↓ to LDPK ↓ 50% delay | _ | 17 | 30 | | | | t <sub>115</sub> | LDPK ↑ 50% to LDPK ↓ 50% | $t_{112} - 3$ | t <sub>112</sub> -1 | t <sub>112</sub> +1 | | | | t <sub>116</sub> | LDPK ↑ 10% to LDPK ↑ 90% | _ | 6 | 9 | | | | t <sub>117</sub> | LDPK $\downarrow$ 90% to LDPK $\downarrow$ 10% | _ | 4 | 6 | | | Bias modulation signal response *1 | t <sub>123</sub> | BIMD ↑ to LDBI ↑ 50% delay | _ | 18 | 30 | ns | | | t <sub>124</sub> | BIMD ↓ to LDBI ↓ 50% delay | _ | 17 | 30 | | | | t <sub>125</sub> | LDBI ↑ 50% to LDBI ↓ 50% | $t_{122} - 3$ | t <sub>122</sub> -1 | t <sub>122</sub> +1 | | | | t <sub>126</sub> | LDBI ↑ 10% to LDBI ↑ 90% | _ | 6 | 9 | | | | t <sub>127</sub> | LDBI ↓ 90% to LDBI ↓ 10% | _ | 5 | 8 | | Note) \*1: Resistive load (at 15 $\Omega$ ) Conditions of $t_{113}$ to $t_{117}$ Measure at approximately 1.75 V of LDPK pin voltage. DAC1 [FFh], DAC8 [7h] DAC9 [1Fh], DAC7 [7h], DAC4 [Fh] DAC2 [00h to 80f] Conditions of $t_{123}$ to $t_{127}$ Measure at approximately 1.75 V of LDPK pin voltage. DAC1 [FFh], DAC8 [7h] DAC9 [1Fh], DAC7 [7h], DAC4 [Fh] DAC3 [00h to 80f] #### • Design reference data Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------| | Reference voltage block | | | | | | | | Reference voltage temperature characteristics *2 | $\Delta V_{TEM}$ | $V_{REF} = 0 \text{ V}, T_a = -20^{\circ}\text{C to } +75^{\circ}\text{C}$ | _ | _ | ±30 | mV | | Digital block | | | | | | | | Low → high input hysteresis (Schmidt trigger input) | V <sub>LHHYS</sub> | To be applied to PWMSK, ERFIL pin | | 1.0 | _ | V | | High → low input hysteresis (Schmidt trigger input) | V <sub>HLHYS</sub> | To be applied to PWMSK, ERFIL pin | _ | 1.0 | _ | V | | Entire optical monitor | | | | | | | | Offset voltage temperature variation | $\frac{\Delta V_{PMOFR}}{\Delta T}$ | In playback, VR1 = 1 k $\Omega$<br>$I_{PD}$ = 10 $\mu$ A to 200 $\mu$ A<br>$T_a$ = -20°C to +75°C | _ | 55 | 200 | <u>μV</u><br>°C | | | $\frac{\Delta V_{PMOFW}}{\Delta T}$ | In recording, VR1 = 1 k $\Omega$<br>$I_{PD}$ = 100 $\mu A$ to 2 000 $\mu A$<br>$T_a$ = -20°C to +75°C | _ | 30 | 150 | | Note) \*2: Difference between $V_{REF}$ min. and $V_{REF}$ max. within the range of $T_a = -20^{\circ}$ C to +75°C. ## $\blacksquare$ Electrical Characteristics at V<sub>CC</sub> = 5.0 V, T<sub>a</sub> = 25 $^{\circ}$ C (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|----------| | Entire optical monitor (contin | ued) | | | | | | | Gain ratio variation to temperature | $d\frac{G_{PMR}}{G_{PMW}}$ | $T_a = -20^{\circ}C \text{ to } +75^{\circ}C$ | -3 | _ | 3 | % | | Slew rate | S1 <sub>PMR</sub> | In playback, AAF-off rise | 13 | 18 | _ | V/µs | | | S1 <sub>PMW</sub> | In recording, rise | 35 | 45 | _ | | | Signal changeover response | t <sub>PMSW1</sub> | $\times$ 10 $\rightarrow$ × 1, at having reached ±0.5% | _ | 100 | 300 | ns | | | $t_{PMSW2}$ | $\times$ 1 $\rightarrow$ $\times$ 10, at having reached $\pm$ 0.5% | _ | 200 | 500 | | | f characteristics | f <sub>PMROF</sub> | In playback, $-3$ dB, VR1 = 1 k $\Omega$ , AAF filter on, I <sub>PD</sub> 100 $\mu$ A to 200 $\mu$ A | _ | 40.8 | _ | kHz | | Current amplification block | • | | | | | | | Gain variation to temperature | dG <sub>IPDR</sub> | In playback, $I_{PD}$ = 60 $\mu A$ to 240 $\mu A$ , $T_a$ = -20°C to +75°C | -3 | _ | 3 | % | | | dG <sub>IPDW</sub> | In recording, $I_{PD} = 0.2$ mA to 3.2 mA,<br>$T_a = -20$ °C to +75°C | -3 | _ | 3 | | | Gain ratio variation to temperature | $d\frac{G_{IPDR}}{G_{PMW}}$ | In playback, $I_{PD}=60~\mu A$ to 240 $\mu A$ , In recording, $I_{PD}=0.2~m A$ to 3.2 mA, $T_a=-20^{\circ}C$ to $+75^{\circ}C$ | -3 | _ | 3 | % | | Signal changeover response | t <sub>IPDSW1</sub> | $\times$ 10 $\rightarrow$ × 1,<br>at having reached ±0.5% | _ | 100 | 300 | ns | | | t <sub>IPDSW2</sub> | $\times$ 1 $\rightarrow$ × 10,<br>at having reached ±0.5% | _ | 200 | 500 | | | I to V conversion | 1 | | | | | | | Offset voltage variation to temperature | $\frac{dV_{IVOF}}{dT}$ | $VR1 = 0$ Ω, $I_{PD} = 0$ μA,<br>$T_a = -20$ °C to +75°C | _ | 10 | 50 | μV<br>°C | | Slew rate | Sl <sub>IV</sub> | | 20 | 34 | _ | V/µs | | Open loop gain | $G_{IV}$ | | _ | 50 | _ | dB | | Zero-cross frequency | f <sub>0IV</sub> | Output amplitude at 1 V[p-p] | _ | 8 | _ | MHz | | Settling time | t <sub>IVSET</sub> | Error ±0.5%, output variation: within the range of 0 V to 2 V | _ | 100 | 200 | ns | | AAF analog SW | 1 | | | | | | | On resistance at playback | R <sub>AFR</sub> | $0\Omega$ between $I_{VOUT}$ and $I_{VIN}$ | _ | 175 | 250 | Ω | | On resistance at recording | R <sub>AFW</sub> | | _ | 200 | 300 | Ω | | DAC1 | • | | | • | • | | | f characteristics | f <sub>DAC1</sub> | Sine wave signal equivalent to 40 mA[p-p] of current amplitude at LPF12 pin, DAC7 [0h], DAC8 [Fh], DAC9 [00h], RDCP2 pin = 1 000 pF | _ | 1 | _ | MHz | ## $\blacksquare$ Electrical Characteristics at V<sub>CC</sub> = 5.0 V, T<sub>a</sub> = 25 $^{\circ}$ C (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----------| | DAC1 (continued) | | | | | | | | Driving current temperature characteristics | Err <sub>DA1</sub> | Including DAC8 when setting at "FFh", DAC7 [0h], DAC8 [Fh], $T_a = 0$ °C to +75°C | _ | 7 | 10 | % | | Offset current variation to temperature | $\frac{dI_{1ON}}{dT}$ | "00h", LPF-on, including DAC7, DAC8, DAC7 [0h], DAC8 [Fh], T <sub>a</sub> = -25°C to +75°C | _ | 2 | 10 | μA<br>°C | | | $\frac{dI_{1OF}}{dT}$ | "00h", LPF-off, including DAC7, DAC8, DAC7 [0h], DAC8 [Fh], T <sub>a</sub> = -25°C to +75°C | _ | 0.5 | 10 | | | DAC9 | | | | | | | | f characteristics | f <sub>DAC9</sub> | Sine wave signal equivalent to 40 mA[p-p] of current amplitude at LPF22 pin, DAC7 [Fh], DAC8 [0h], DAC1 [00h], RDCP1 pin = 1 000 pF | | 1 | _ | MHz | | Driving current temperature characteristics | Err <sub>DA9</sub> | Including DAC8 at setting at "1Fh", DAC7 [Fh], DAC8 [0h], $T_a = 0^{\circ}\text{C} \sim +75^{\circ}\text{C}$ | _ | 7 | 10 | % | | Offset current variation to temperature | $\frac{dI_{9ON}}{dT}$ | "00h", LPF-on, including DAC7, DAC8, DAC7 [Fh], DAC8 [0h],<br>T <sub>a</sub> = -25°C ~ +75°C | _ | 2 | 10 | μA<br>°C | | | dI <sub>9OF</sub><br>dT | "00h", LPF-off, including DAC7, DAC8, DAC7 [Fh], DAC8 [0h], $T_a = -25^{\circ}\text{C to } +75^{\circ}\text{C}$ | _ | 0.5 | 10 | | | DAC7 | | | | | | | | Driving current temperature characteristics | Err <sub>DA7</sub> | DAC7 [Fh], DAC8 [0h],<br>DAC9 [1Fh], DAC1 [00h],<br>T <sub>a</sub> = -20°C to +75°C | 0 | 8 | 15 | % | | Offset current temperature characteristics | dI <sub>DA7OF</sub><br>dT | DAC7 [0h], DAC8 [0h],<br>DAC9 [1Fh], DAC1 [00h],<br>T <sub>a</sub> = -20°C to +75°C | _ | 0.2 | 10 | μA<br>°C | | DAC8 | | | | | | | | Driving current temperature characteristics | Err <sub>DA8</sub> | DAC8 [Fh], DAC7 [0h],<br>DAC1 [FFh], DAC9 [00h],<br>T <sub>a</sub> = -20°C to +75°C | 0 | 8 | 15 | % | | Offset current temperature characteristics | $\frac{dI_{DA8OF}}{dT}$ | DAC8 [0h], DAC7 [0h], DAC1 [FFh], DAC9 [00h], T <sub>a</sub> = -20°C to +75°C | | 0.2 | 10 | μA<br>°C | ## $\blacksquare$ Electrical Characteristics at V<sub>CC</sub> = 5.0 V, T<sub>a</sub> = 25 $^{\circ}$ C (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|----------| | DAC2 | | | | | | | | Offset current temperature characteristics | $\frac{dI_{DA2OF}}{dT}$ | | _ | _ | 10 | μA<br>°C | | Driving current temperature characteristics | Err <sub>DA2</sub> | DAC3 = "FFh", set to DAC4 = "Fh",<br>$T_a = -20$ °C to +75°C | _ | 6 | 10 | % | | Settling time | t <sub>SDA2A</sub> | XWR ↑ to<br>DAC2 [Δ4: 10 h to 14h],<br>±0.5 LSB DAC4 [Fh] | _ | 40 | 100 | ns | | | $t_{\rm SDA2B}$ | XWR ↑ to<br>DAC2 [Δ7F: 10 h to 8 Fh],<br>±1.0 LSB DAC4 [Fh] | _ | 80 | 200 | | | DAC3 | | | | | | | | Offset current temperature characteristics | $\frac{dI_{DA3OF}}{dT}$ | | _ | _ | 10 | μA<br>°C | | Driving current temperature characteristics | Err <sub>DA3</sub> | DAC3 = "FFh", set to DAC4 = "Fh",<br>$T_a = -20$ °C to +75°C | _ | 6 | 10 | % | | Settling time | t <sub>SDA3A</sub> | XWR ↑ to<br>DAC3 [Δ4: 10 h to 14h],<br>±0.5 LSB DAC4 [Fh] | _ | 40 | 100 | ns | | | t <sub>SDA3B</sub> | XWR ↑ to<br>DAC3 [Δ7F: 10 h to 8Fh],<br>±1.0 LSB DAC4 [Fh] | _ | 80 | 200 | | | DAC4 | - | | | | | | | Offset current temperature characteristics | $\frac{dI_{DA4OF}}{dT}$ | | _ | _ | 10 | μA<br>°C | | Driving current temperature characteristics | Err <sub>DA4</sub> | DAC4 = "Fh", set to DAC2 = "FFh",<br>$T_a = -20$ °C to +75°C | _ | 6 | 10 | % | | Supply voltage monitoring b | lock | | | | | | | Abnormal supply voltage detection hysteresis | V <sub>PSDHYS</sub> | Voltage difference between abnormality detection and release of supply voltage drop, $V_{PSD1}$ $-V_{PSDH}$ | _ | 300 | | mV | | | V <sub>PSOHYS</sub> | Voltage difference between abnormality detection and release of supply voltage drop, $V_{PSOH}$ – $V_{PSOL}$ | _ | 300 | | | | Comparator in abnormally e | mitted ligh | t detection block | | | | | | Input offset voltage | V <sub>PDCOF</sub> | Insufficiently emitted light detection | -5 | _ | 5 | mV | | | V <sub>POCOF</sub> | Excessively emitted light detection | -5 | _ | 5 | | • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------------|--------------------------------------------------------------------------------|-----|-----|-------|----------| | Comparator in abnormally er | nitted ligh | t detection block (continued) | | | | | | Input offset voltage variation to temperature | $\frac{dV_{PDCOF}}{dT}$ | Insufficiently emitted light detection | _ | _ | 20 | μV<br>°C | | | dV <sub>POCOF</sub><br>dT | Excessively emitted light detection | _ | _ | 20 | | | Abnormally emitted light | t <sub>PWDNF</sub> | Insufficiently emitted light detection | _ | 150 | 300 | ns | | detection response | t <sub>PWOVF</sub> | Excessively emitted light detection | _ | 150 | 300 | | | Abnormally emitted light | t <sub>PWDR</sub> | Insufficiently emitted light detection | | 150 | 300 | ns | | release response | t <sub>PWOVF</sub> | Excessively emitted light detection | _ | 150 | 300 | | | DAC5 block | | | | | | | | Offset voltage variation to temperature | $\frac{dV_{DA5OF}}{dT}$ | Set to "Fh" | _ | -10 | 80 | μV<br>°C | | DAC6 block | | | | | | | | Offset voltage variation to temperature | $\frac{dV_{DA50F}}{dT}$ | Set to "Fh" | _ | -10 | 80 | μV<br>°C | | Optical monitor for abnormal | y emitted | light detection | | ' | ' | | | Offset voltage variation to temperature | $\frac{dV_{EROFR}}{dT}$ | In playback, $I_{PD} = 0 \; \mu A$ | _ | -20 | 210 | μV<br>°C | | | dV <sub>EROFW</sub> | In recording, $I_{PD} = 0 \; \mu A$ | _ | -20 | 200 | | | Gain variation to temperature | dG <sub>ERR1</sub> | In playback, $I_{PD}$ = 100 $\mu A$ to 200 $\mu A$ , $T_a$ = -20°C to +75°C | -3 | 0.5 | 3 | % | | | dG <sub>ERR2</sub> | In playback, $I_{PD}$ = 100 $\mu A$ to 200 $\mu A$ , $T_a$ = -20°C to +75°C | -3 | 0.5 | 3 | | | | dG <sub>ERW</sub> | In recording, $I_{PD}$ = 100 $\mu A$ to 2 000 $\mu A$ , $T_a$ = -20°C to +75°C | -3 | 0.5 | 3 | | | Gain ratio variation to temperature | $d\frac{G_{ERR}}{G_{ERW}}$ | $T_a = -20$ °C to +75°C | -3 | 0.5 | 3 | % | | Settling time | t <sub>ERR</sub> | In playback, error: ±0.5%, current variation 100 μA to 200 μA | _ | 250 | 400 | ns | | | t <sub>ERW</sub> | In playback, error: ±0.5%, current variation 100 μA to 2 000 μA | _ | 100 | 200 | | | Signal changeover response (× 10 mode) | t <sub>ERSW1A</sub> | Playback $\rightarrow$ recording $\pm 0.5\%$<br>addr "9": D4 = "0" × 10 | | 170 | 400 | ns | | | t <sub>ERSW2A</sub> | Recording $\rightarrow$ playback $\pm 0.5\%$ addr "9": D4 = "0" $\times$ 10 | _ | 550 | 1 000 | | ## ■ Electrical Characteristics at $V_{CC} = 5.0 \text{ V}$ , $T_a = 25^{\circ}\text{C}$ (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------|------------------------------------------------------------------------------|-----|-----|-----|------| | Optical monitor for abnormal | ly emitted | light detection (continued) | | | | | | Signal changeover response × 5 mode | t <sub>ERSW1B</sub> | Playback $\rightarrow$ recording $\pm 0.5\%$ , addr "9": D4 = "1" $\times$ 5 | _ | 200 | 400 | ns | | | t <sub>ERSW2B</sub> | Recording $\rightarrow$ playback ±0.5%, addr "9": D4 = "1" × 5 | _ | 250 | 500 | | | Control operation response | Regis | ter setting → output | | | | | | Data writing to LPF-off | t <sub>87</sub> | XWR ↑ to LPF "off" | _ | 0.8 | 2.0 | μs | | Data writing to LPF-on | t <sub>88</sub> | XWR ↑ to LPF "on" | _ | 250 | 600 | ns | | Data writing to AAF-off | t <sub>85</sub> | XWR ↑ to AAF "off" | _ | 60 | 200 | ns | | Data writing to AAF-on | t <sub>86</sub> | XWR ↑ to AAF "on" | _ | 20 | 200 | ns | | Data writing to DAC6 changeover *3 | t <sub>207</sub> | XWR ↑ to DAC6 ±0.5% | _ | 0.9 | 2.5 | μs | | Data writing to DAC5 changeover *3 | t <sub>208</sub> | XWR ↑ to DAC5 ±0.5% | _ | 0.9 | 2.5 | μs | | Data writing to shunt on *4 | t <sub>89</sub> | XWR ↑ to shunt circuit "on",<br>LDERR register "1" | _ | _ | 430 | ns | | Data writing to shunt off *4 | t <sub>90</sub> | XWR ↑ to shunt circuit "off",<br>LDERR register "0" | _ | _ | 230 | ns | | Control operation response | Input | → output | 1 | | | | | RPHOLD ↑ to<br>PWRMONI changeover | t <sub>37</sub> | RPHOLD $\uparrow$ to $\times$ 1, at having reached $\pm$ 0.5% | _ | 0.4 | 0.9 | μs | | RPHOLD ↓ to<br>PWRMONI changeover | t <sub>38</sub> | RPHOLD $\downarrow$ to $\times$ 10, AAF, at having reached $\pm$ 0.5% | _ | 0.4 | 0.9 | μs | | RPHOLD ↑ to mask signal *5 | t <sub>45</sub> | RPHOLD ↑ to mask signal ↓ | _ | 15 | 30 | ns | | Mask signal width at RPHOLD ↑ *5 | t <sub>46</sub> | Mask signal ↓ to mask signal ↑<br>at RPHOLD high | _ | 1 | 1.1 | μs | | RPHOLD ↓ to mask signal *5 | t <sub>47</sub> | RPHOLD ↓ to mask signal ↓ | _ | 15 | 30 | ns | | Mask signal width at RPHOLD ↑ *5 | t <sub>48</sub> | Mask signal ↓ to mask signal ↑<br>at RPHOLD low | _ | 1 | 1.1 | μs | | RPHOLD↓to<br>AAFRST signal↑*5 | t <sub>211</sub> | RPHOLD ↓ to AAFRST ↑ | _ | 15 | 30 | ns | | AAFRST signal width *5 | t <sub>212</sub> | AAFRST ↑ to AAFRST ↓ | _ | 2 | 2.2 | μs | | Shunt circuit "on" *6 | t <sub>49</sub> | XCLR ↓ to shunt circuit "on" | _ | _ | 430 | ns | | Shunt circuit "off" *6 | t <sub>50</sub> | XCLR ↑ to shunt circuit "off" | _ | _ | 230 | ns | Note) \*3: Measure at DACMONI pin. <sup>\*4:</sup> Measuring is impossible outside the IC. <sup>\*5:</sup> Measuring is impossible outside the IC. The values of $t_{46}$ , $t_{48}$ and $t_{212}$ are determined by the built-in resistor Rin1 (10 k $\Omega$ , allowance: 10%) and the external C1. <sup>\*6:</sup> Measuring is impossible outside the IC. The built-in resistor Rin2 (10 kΩ, allowance: 10%) and the external C2. ## ■ Electrical Characteristics at $V_{CC} = 5.0 \text{ V}$ , $T_a = 25^{\circ}\text{C}$ (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | | 1 | | | _ | | | |---------------------------------------------|------------------|-------------------------------------------------------------|-----|------|-----|------| | Parameter | Symbol | | Min | Тур | Max | Unit | | Control operation response | Input - | → output (continued) | | | | | | AAF reset "reset" *6 | t <sub>213</sub> | AAFRST ↑ to AAF "reset" | _ | _ | 200 | ns | | AAF reset "normal" *6 | t <sub>214</sub> | AAFRST ↓ to AAF "normal" | _ | _ | 200 | ns | | Mask signal (wrt. ERFIL) *7 | t <sub>215</sub> | ERFIL ↑ to XLDERR1 ↓ | _ | 1.2 | 2.0 | μs | | | t <sub>216</sub> | ERFIL ↓ to XLDERR1 ↑ | _ | 15 | _ | ns | | $\text{Register} \rightarrow \text{output}$ | | | | | | | | Mode changeover | t <sub>55</sub> | XWR ↑ to AAFRST test mode | _ | 25 | 60 | ns | | AAFRST | t <sub>56</sub> | XWR ↑ to AAFRST normal mode | _ | 200 | 400 | | | Mode changeover | t <sub>57</sub> | XWR ↑ to SW6 test mode | _ | 90 | 200 | ns | | SW6 | t <sub>58</sub> | XWR ↑ to SW6 normal mode | _ | 60 | 150 | | | Mode changeover | t <sub>59</sub> | XWR ↑ to XHFON test mode | _ | 20 | 60 | ns | | XFHON | t <sub>60</sub> | XWR ↑ to XHFON normal mode | _ | 25 | 70 | | | Mode changeover | t <sub>61</sub> | XWR ↑ to SW2 test mode | _ | 30 | 80 | ns | | SW2 | t <sub>62</sub> | XWR ↑ to SW2 normal mode | _ | 20 | 50 | | | Mode changeover | t <sub>63</sub> | XWR ↑ to SW3 test mode | _ | 30 | 70 | ns | | SW3 | t <sub>64</sub> | XWR ↑ to SW3 normal mode | _ | 20 | 50 | | | Mode changeover | t <sub>67</sub> | XWR ↑ to SW1 test mode | _ | 20 | 50 | ns | | SW1 | t <sub>68</sub> | XWR ↑ to SW1 normal mode | _ | 35 | 100 | | | Mode changeover | t <sub>69</sub> | XWR ↑ to LEVSW test mode | _ | 0.55 | 2.0 | μs | | LEVSW | t <sub>70</sub> | XWR ↑ to LEVSW normal mode | _ | 0.35 | 1.0 | | | Test mode operation | t <sub>75</sub> | XWR ↑ to AAF filter reset | _ | 25 | 100 | ns | | AAF filter *8 | t <sub>76</sub> | XWR ↑ to AAF filter normal | _ | 200 | 400 | | | Test mode operation | t <sub>77</sub> | XWR $\uparrow$ to $\times$ 1, when reaching $\pm 0.5\%$ | _ | 0.4 | 0.9 | μs | | Current amplification changeover | t <sub>78</sub> | XWR $\uparrow$ to $\times$ 10, when reaching AAF $\pm$ 0.5% | _ | 0.4 | 0.9 | | | Test mode operation | t <sub>79</sub> | XWR ↑ to XHFON ↑ | | 20 | 60 | ns | | XHFON | t <sub>80</sub> | XWR ↑ to XHFON ↓ | | 25 | 70 | | | Test mode operation | t <sub>80</sub> | XWR ↑ to SW2 "on" DAC2 ±2.0 LSB | | 90 | 200 | ns | | SW2 *9 | t <sub>81A</sub> | XWR ↑ to SW2 "on" DAC2 × 50% | _ | 30 | 80 | | | ~ · · · 2 | t <sub>81A</sub> | XWR ↑ to SW2 "off" 0 mA ±2.0 LSB | | 50 | 150 | | | | | XWR ↑ to SW2 "on" DAC2 × 50% | | 20 | 60 | | | | t <sub>82A</sub> | 11.11.1 10.511.2 On D11.02.4.3070 | | | 00 | | Note) \*6: Measuring is impossible outside the IC. The built-in resistor Rin2 (10 $k\Omega$ , allowance: 10%) and the external C2. <sup>\*7:</sup> Measuring is impossible outside the IC. <sup>\*8:</sup> No external fitting until on/off of switch. <sup>\*9:</sup> Set the data to "7Fh". ## $\blacksquare$ Electrical Characteristics at $V_{CC} = 5.0 \text{ V}, \, T_a = 25^{\circ}\text{C}$ (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------|----------------------------------|-----|-----|-----|------| | Register → output (continued | ) | | | | | | | Test mode operation SW3 *9 | t <sub>83</sub> | XWR ↑ to SW3 "on" DAC3 ±2.0 LSB | _ | 330 | 600 | ns | | | t <sub>83A</sub> | XWR ↑ to SW3 "on" DAC3 × 50% | _ | 30 | 80 | | | | t <sub>84</sub> | XWR ↑ to SW3 "off" 0 mA ±2.0 LSB | _ | 50 | 150 | | | | t <sub>84A</sub> | XWR ↑ to SW3 "on" DAC3 × 50% | _ | 20 | 60 | | | Test mode operation SW1 *10 | t <sub>91</sub> | XWR ↑ to SW1 "off" | _ | 20 | 100 | ns | | | t <sub>92</sub> | XWR ↑ to SW1 "on" | _ | 35 | 150 | | | Test mode operation DAC5 | t <sub>93</sub> | XWR ↑ to DAC5 W, | _ | 1.0 | 2.5 | μs | | | | at having reached ±0.5 LSB | | | | | | | t <sub>94</sub> | XWR ↑ to DAC5 R, | _ | 0.7 | 2.5 | | | | | at having reached ±0.5 LSB | | | | | | Test mode operation DAC6 | t <sub>95</sub> | XWR ↑ to DAC6 W, | _ | 1.0 | 2.5 | μs | | | | at having reached ±0.5 LSB | | | | | | | t <sub>96</sub> | XWR ↑ to DAC6 R, | _ | 0.7 | 2.5 | | | | | at having reached ±0.5 LSB | | | | | Note) \*9: Data sets up "7Fh". #### ■ Terminal Equivalent Circuits | Pin No. | Symbol | Equivalent circuit | |-------------|---------------------------------------------|--------------------------------------------------------------------------------------| | 1<br>2<br>3 | Pin 1: SGND<br>Pin 2: DGND<br>Pin 3: DGND | _ | | 4 5 6 | Pin 4: PKMD<br>Pin 5: BIMD<br>Pin 6: RPHOLD | 5 kΩ Pin 4, 5, 6, 11, 12, 13, 14, 27 $100 kΩ$ | | 7 8 | Pin 7: XWR<br>Pin 8: XRD | $\begin{array}{c c} & & & & & \\ \hline & & & & \\ \hline & & & & \\ \hline & & & &$ | <sup>\*10:</sup> DAC1 = 7 Fh, DAC9 = 00 h, DAC7 = 0h, DAC8 = Fh | Pin No. | Symbol | Equivalent circuit | |----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------| | 9 | DV <sub>CC</sub> | DV <sub>CC</sub> Pin 9, 34 DGND | | 10 | DGND | _ | | 11<br>12<br>13<br>14 | Pin 11: AD0<br>Pin 12: AD1<br>Pin 13: AD2<br>Pin 14: AD3 | Refer to pin 4 | | 15<br>16<br>17<br>18 | Pin 15: DT0 Pin 16: DT1 Pin 17: DT2 Pin 18: DT3 | DV <sub>CC</sub> DGND DV <sub>CC</sub> Pin 15, 16, 17, 18, 22, 23, 24, 25 DGND | | 19<br>20<br>21 | Pin 19: DGND<br>Pin 20: SGND<br>Pin 21: SGND | _ | | 22<br>23<br>24<br>25 | Pin 22: DT4 Pin 23: DT5 Pin 24: DT6 Pin 25: DT7 | Refer to pin 15 | | 26 | XLDEN | Refer to pin 7 | | 27 | XCLR | Refer to pin 4 | | 28 | DGND | _ | | 29 | XLDERR | DV <sub>CC</sub> Pin 29, 32 DGND | | Pin No. | Symbol | Equivalent circuit | | |----------|--------------------------------|--------------------------------------------------|--| | 30<br>31 | Pin 30: PWMSK<br>Pin 31: ERFIL | DV <sub>CC</sub> Schmitt-trigger Pin 30, 31 DGND | | | 32 | XHFON | Refer to pin 29 | | | 33 | DGND | _ | | | 34 | DV <sub>CC</sub> | Refer to pin 9 | | | 35 | AGND | _ | | | 36 | VC | AV <sub>CC</sub> 36 AGND | | | 37 | RREF | AV <sub>CC</sub> 37) AGND | | | 38 | LPF11 | AV <sub>CC</sub> Pin 38, 43 IGND | | | Pin No. | Symbol | Equivalent circuit | | |---------|--------------|--------------------------------------------|--| | 39 | LPF12 | Pin 39, 44 | | | 40 | Pim 40: IGND | _ | | | 41 | Pim 41: SGND | | | | 42 | Pim 42: SGND | | | | 43 | LPF91 | Refer to pin 38 | | | 44 | LPF92 | Refer to pin 39 | | | 45 | $AV_{CC}$ | Pin 45, 58 AGND | | | 46 | DETMONI | CV <sub>CC</sub> AV <sub>CC</sub> 46 CGND | | | 47 | PWRMONI | \$0 49 48 AV <sub>CC</sub> 47 CGND | | | Pin No. | Symbol | Equivalent circuit | | | |---------|--------|-----------------------------------------------|--|--| | 48 | AAF | \$0 49 AV <sub>CC</sub> AV <sub>CC</sub> CGND | | | | 49 | IVOUT | SO AV <sub>CC</sub> 49 CGND | | | | 50 | IVIN | AV <sub>CC</sub> 50) CGND | | | | 51 | IPD | CV <sub>CC</sub> AV <sub>CC</sub> CGND | | | | I | | | | | | Pin No. | Symbol | Equivalent circuit | | |----------------------|--------------------------------------------------------------|-----------------------------------|--| | 53 | CV <sub>CC</sub> | ©S3) CV <sub>CC</sub> CGND | | | 54 | AGND | _ | | | 55<br>56 | Pim 55: ERREF<br>Pim 56: VNR | Pin 55, 56 AV <sub>CC</sub> AGND | | | 57 | DACMONI | AV <sub>CC</sub> S7 AGND | | | 58 | $AV_{CC}$ | Refer to pin 45 | | | 59<br>60<br>61<br>62 | Pim 59: SGND<br>Pim 60: SGND<br>Pim 61: SGND<br>Pim 62: RGND | _ | | | 63<br>64 | Pim 63: RDCP1<br>Pim 64: RDCP2 | Pin 63, 64 RGND | | | Pin No. | Symbol | Equivalent circuit | |---------|------------------|------------------------------------------------------| | 65 | LDRP | 68) RV <sub>CC</sub> AV <sub>CC</sub> 65) SGND | | 66 | N.C. | _ | | 67 | N.C. | _ | | 68 | RV <sub>CC</sub> | 68) RV <sub>CC</sub> | | | | · KOND | | 69 | LDPK | Pin 70, 75 AV <sub>CC</sub> Pin 69, 74 SGND PBGND | | 70 | XLDPK | 70<br>73<br>SGND | | Pin No. | Symbol | Equivalent circuit | | |---------|-------------------|----------------------------------------------------------|--| | 71 | PKGND | _ | | | 72 | PKV <sub>CC</sub> | Pin 72<br>77 PKV <sub>CC</sub><br>BIV <sub>CC</sub> SGND | | | 73 | PKDCP | AV <sub>CC</sub> Pin 73, 78 SGND PBGND | | | 74 | LDBI | Refer to pin 69 | | | 75 | XLDBI | Refer to pin 70 | | | 76 | BIGND | _ | | | 77 | BIV <sub>CC</sub> | Refer to pin 72 | | | 78 | BIDCP | Refer to pin 73 | | | 79 | SGND | <del>-</del> | | | 80 | SGND | <del>-</del> | | #### ■ Application Notes #### 1. $P_D - T_a$ curves of QFP080-P-1212 #### ■ Application Notes (continued) #### 2. Timing chart #### 1) Definition of rising and falling #### 2) Interface | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------|----------------------|-----|-----|-----|------| | Switching characteristics | t <sub>LH</sub> | 10% to 90% | _ | _ | 10 | ns | | | t <sub>HL</sub> | 90% to 10% | _ | _ | 10 | | | Pulse width | t <sub>4</sub> | XWR ↓ to XWR ↑ | 50 | _ | _ | ns | | | t <sub>11</sub> | XRD ↓ to XRD ↑ | 70 | _ | _ | | | Setup time | $t_2$ | AD defined to XWR ↓ | 10 | _ | _ | ns | | | t <sub>3</sub> | DT defined to XWR ↑ | 35 | _ | _ | | | | t <sub>9</sub> | AD defined to XRD ↓ | 10 | _ | _ | | | | t <sub>10</sub> | XRD ↓ to DT defined | _ | _ | 50 | | | Hold time | t <sub>6</sub> | XWR ↑ to AD released | 0 | _ | _ | ns | | | t <sub>7</sub> | XWR ↑ to DT released | 0 | _ | _ | | | | t <sub>13</sub> | XRD ↑ to AD released | 0 | _ | _ | | | | t <sub>14</sub> | XRD ↑ to DT released | 0 | _ | 30 | | 29 #### ■ Application Notes (continued) - 3. I/O specifications - Parallel interface - 1) I/O level is CMOS. - 2) Transfers a digital signal to DAC and each mode setting register with 4 addresses, 8 data and 2 control signals. Address signal AD0 to AD3 Data signal DT0 to DT7 Control signal XWR, XRD 3) Write can be done at the rise of XWR. However, selection of a write register can be done at the fall of XWR. DAC and register data are stored at D-FF. - 4) Read appears on DT0 to DT7 at XRD = low. - 5) Refer to "■ Application Notes, 2. Timing chart" for the timing chart. - 6) Each signal line is pulled up and down as below: Pull-down to GND with $100 \text{ k}\Omega$ AD0 to AD3 DT0 to DT7 Pull-up to $V_{CC}$ with 100 $k\Omega$ XWR WRD - Application Notes (continued) - 4. Signal flow #### ■ Application Notes (continued) - 5. Register circuit configuration - 1) DAC1, DAC2, DAC3, DAC4, DAC9 #### 2) DAC7, DAC8 - Application Notes (continued) - 5. Register circuit configuration (continued) - 3) DAC56R, DAC56W - Application Notes (continued) - 5. Register circuit configuration (continued) - 4) CNTL1, CNTL2, CNTL3, ERRMSK, ERRFAC, DUMY, LDDENB #### ■ Application Circuit Example ## ■ Application Circuit Example (continued) ## • Resistance and capacitance | Symbol | Resistor value | Unit | |--------|----------------|------| | R1 | 10 | kΩ | | R2 | _ | _ | | R3 | _ | | | R4 | _ | _ | | R5 | 1 | kΩ | | R6 | 10 | kΩ | | R7 | 82 | Ω | | R8 | 10 | kΩ | | R9 | 82 | Ω | | R10 | 3 | Ω | | R11 | 3 | Ω | | (Rin1) | 10 | kΩ | | (Rin2) | 10 | kΩ | | Symbol | Resistor value | Unit | |--------|----------------|------| | C1 | 220 | pF | | C2 | 100 | pF | | C3 | 0.1 | μF | | C4 | 0.01 | μF | | C5 | _ | _ | | C6 | _ | _ | | C7 | 0.1 | μF | | C8 | _ | _ | | C9 | 18 | pF | | C10 | 0.1 | μF | | C11 | 0.1 | μF | | C12 | 5 600 | pF | | C13 | 5 600 | pF | | C14 | 0.1 | μF | | C15 | 0.1 | μF | | C16 | 1 | μF | | C17 | 0.1 | μF | | C18 | 1 | μF | | C19 | 0.1 | μF |