# Desktop/Notebook Frequency Generator #### **Features** - Maximized EMI suppression using Cypress's Spread Spectrum technology - ±0.5% Spread Spectrum clocking - Equivalent to the W48S67-72 with Spread Spectrum for Tilamook, MMO, and Deschutes processors - Generates system clocks for CPU, IOAPIC, SDRAM, PCI, USB plus 14.318-MHz (REF0:1) - Serial data interface (SDATA, SCLOCK inputs) provides additional CPU/PCI clock frequency selections, individual output clock disabling and other functions - MODE input pin selects optional power management input control pins (reconfigures pins 26 and 27) - Two fixed outputs separately selectable as 24-MHz or 48-MHz (default = 48-MHz) - V<sub>DDQ3</sub> = 3.3V±5%, V<sub>DDQ2</sub> = 2.5V±5% - Uses external 14.318-MHz crystal - Available in 48-pin SSOP (300 mils) - 10 $\Omega$ CPU output impedance Table 1. Pin Selectable Frequency<sup>[1]</sup> | 60/66_SEL | CPU, SDRAM<br>Clocks (MHz) | PCI Clocks<br>(MHz) | |-----------|----------------------------|---------------------| | 0 | 60 | 30 | | 1 | 66.8 | 33.4 | 1. Additional frequency selections provided by serial data interface; refer to Table 5 on page 8. # **Pin Definitions** | Pin Name | Pin<br>No. | Pin<br>Type | Pin Description | |----------------------|---------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU0:3 | 42, 41, 39,<br>38 | 0 | <b>CPU Outputs 0 through 3:</b> These four CPU outputs are controlled by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2. | | PCI0:5 | 9, 11, 12,<br>13, 14, 16 | 0 | <b>PCI Bus Outputs 0 through 5:</b> These six PCI outputs are controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3. | | PCI_F | 8 | 0 | Free Running PCI Output: Unlike PCI0:5 outputs, this output is not controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3. | | SDRAM0:5 | 36, 35, 33,<br>32, 30, 29 | 0 | <b>SDRAM Clock Outputs 0 through 5:</b> These six SDRAM clock outputs run synchronous to the CPU clock outputs. Output voltage swing is controlled by voltage applied to VDDQ3. | | SDRAM6/<br>CPU_STOP# | 27 | I/O | SDRAM Clock Output 6 or CPU Clock Output Stop Control: This pin has dual functions, selectable by the MODE input pin. When MODE = 0, this pin becomes the CPU_STOP# input. When MODE = 1, this pin becomes SDRAM clock output 6. | | | | | Regarding use as a CPU_STOP# input: When brought LOW, clock outputs CPU0:3 are stopped LOW after completing a full clock cycle (2–3 CPU clock latency). When brought HIGH, clock outputs CPU0:3 are started beginning with a full clock cycle (2–3 CPU clock latency). | | | | | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3. | | SDRAM7/<br>PCI_STOP# | 26 | I/O | SDRAM Clock Output 7 or PCI Clock Output Stop Control: This pin has dual functions, selectable by the MODE input pin. When MODE = 0, this pin becomes the PCI_STOP# input. When MODE = 1, this pin becomes SDRAM clock output 7. | | | | | PCI_STOP# input: When brought LOW, clock outputs PCI0:5 are stopped LOW after completing a full clock cycle. When brought HIGH, clock outputs PCI0:5 are started beginning with a full clock cycle. Clock latency provides one PCI_F rising edge of PCI clock following PCI_STOP# state change. | | | | | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3. | | IOAPIC | 45 | 0 | I/O APIC Clock Output: Provides 14.318-MHz fixed frequency. The output voltage swing is controlled by VDDQ2. | | 48/24MHz | 22, 23 | 0 | <b>48-MHz/24-MHz Output:</b> Fixed clock outputs that default to 48 MHz following device power-up. Either or both can be changed to 24 MHz through use of the serial data interface (Byte 0, bits 2 and 3). Output voltage swing is controlled by voltage applied to VDDQ3 | | REF0:1 | 2, 1 | 0 | <b>Fixed 14.318-MHz Outputs 0 through 1:</b> Used for various system applications. Output voltage swing is controlled by voltage applied to VDDQ3. REF0 is stronger than REF1 and should be used for driving ISA slots. | | CPU_2.5# | 47 | I | Set to logic 0 for V <sub>DDQ2</sub> = 2.5V (0 to 2.5V CPU output swing). | | 60/66_SEL | 18 | I | 60- or 66-MHz Input Selection: Selects power-up default CPU clock frequency as shown in Table 1 on page 1 (also determines SDRAM and PCI clock frequency selections). Can be used to change CPU clock frequency while device is in operation if serial data port bits 0–2 of Byte 7 are logic 1 (default power-up condition). | | X1 | 4 | I | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input. | | X2 | 5 | I | <b>Crystal Connection:</b> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected. | # Pin Definitions (continued) | Pin Name | Pin<br>No. | Pin<br>Type | Pin Description | |----------|---------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWR_DWN# | 44 | I | <b>Power-Down Control:</b> When this input is LOW, the device goes into a low-power standby condition. All outputs are actively held LOW while in power-down. CPU, SDRAM, and PCI clock outputs are stopped LOW after completing a full clock cycle (2–4 CPU clock cycle latency). When brought HIGH, CPU, SDRAM, and PCI outputs start with a full clock cycle at full operating frequency (3 ms maximum latency). | | MODE | 6 | I | <b>Mode Control:</b> This input selects the function of device pin 26 (SDRAM7/PCI_STOP#) and pin 27 (SDRAM6/CPU_STOP#). Refer to description for those pins. | | SDATA | 19 | I/O | Serial Data Input: Data input for Serial Data Interface. Refer to Serial Data Interface section that follows. | | SCLOCK | 20 | I | Serial Clock Input: Clock input for Serial Data Interface. Refer to Serial Data Interface section that follows. | | VDDQ3 | 7, 15, 21, 25<br>28, 34, 48 | Р | <b>Power Connection:</b> Power supply for PCI0:5, REF0:1, and 48/24MHz output buffers. Connected to 3.3V supply. | | VDDQ2 | 46, 40 | Р | <b>Power Connection:</b> Power supply for IOAPIC0, CPU0:3 output buffer. Connected to 2.5V supply. | | GND | 3, 10, 17,<br>24, 31, 37,<br>43 | G | <b>Ground Connection:</b> Connect all ground pins to the common system ground plane. | ### **Spread Spectrum Generator** The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 1*. As depicted in *Figure 1*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is $$dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$$ Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in Figure 2. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is $\pm 0.5\%$ of the center frequency. Figure 2 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices. Spread Spectrum clocking is activated or deactivated by selecting the appropriate values for bits 1–0 in data byte 0 of the I<sup>2</sup>C data stream. Refer to *Table 4* for more details. Figure 1. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation Figure 2. Typical Modulation Profile #### **Serial Data Interface** The W48S87-72 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W48S87-72 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. *Table 2* summarizes the control functions of the serial data interface. #### Operation Data is written to the W48S87-72 in ten bytes of eight bits each. Bytes are written in the order shown in *Table 3*. Table 2. Serial Data Interface Control Functions Summary | Control Function | Description | Common Application | |------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Clock Output Disable | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW. | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused SDRAM DIMM socket or PCI slot. | | 48-/24-MHz Clock Output<br>Frequency Selection | 48-/24-MHz clock outputs can be set to 48 MHz or 24 MHz. | Provides flexibility in Super I/O and USB device selection. | | CPU Clock Frequency<br>Selection | Provides CPU/PCI frequency selections beyond the 60- and 66.6-MHz selections that are provided by the SEL60/66 input pin. Frequency is changed in a smooth and controlled fashion. | For alternate CPU devices, and power management options. Smooth frequency transition allows CPU frequency change under normal system operation. | | Output Three-state | Puts all clock outputs into a high-impedance state. | Production PCB testing. | | Test Mode | All clock outputs toggle in relation with X1 input, internal PLL is bypassed. Refer to <i>Table 4</i> . | Production PCB testing. | | (Reserved) | Reserved function for future device revision or production device testing. | No user application. Register bit must be written as 0. | Table 3. Byte Writing Sequence | Byte Sequence | Byte Name | Bit Sequence | Byte Description | |---------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Slave Address | 11010010 | Commands the W48S87-72 to accept the bits in Data Bytes 0–7 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W48S87-72 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). | | 2 | Command<br>Code | Don't Care | Unused by the W48S87-72, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. | | 3 | Byte Count | Don't Care | Unused by the W48S87-72, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. | | 4 | Data Byte 0 | Refer to Table 4 | The data bits in Data Bytes 0–7 set internal W48S87-72 registers that | | 5 | Data Byte 1 | | control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description | | 6 | Data Byte 2 | | of bit control functions, refer to <i>Table 4</i> , Data Byte Serial Configuration | | 7 | Data Byte 3 | | Мар. | | 8 | Data Byte 4 | | | | 9 | Data Byte 5 | ] | | | 10 | Data Byte 6 | ] | | | 11 | Data Byte 7 | | | ### Writing Data Bytes Each bit in the data bytes control a particular device function except for the "reserved" bits which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit 7. Table 4 gives the bit formats for registers located in Data Bytes 0-7. *Table 5* details additional frequency selections that are available through the serial data interface. Table 6 details the select functions for Byte 0, bits 1 and 0. Table 4. Data Bytes 0-7 Serial Configuration Map | | Affe | cted Pin | | Bit Control | | | |-----------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------| | Bit(s) | Pin No. | Pin Name | Control Function | 0 | 1 | Default | | Data Byte | e 0 | | | • | • | | | 7 | | | (Reserved) | | | 0 | | 6 | | | (Reserved) | Refer to | Table 5 | 0 | | 5 | | | SEL_4 | Refer to | Table 5 | 0 | | 4 | | | SEL_3 | Refer to | Table 5 | 0 | | 3 | 23 | 48/24MHZ | 48-/24-MHz Clock Output Frequency Selection | 24 MHz | 48 MHz | 0 | | 2 | 22 | 48/24MHZ | 48-/24-MHz Clock Output Frequency Selection | 24 MHz | 48 MHz | 0 | | 1-0 | | | Bit 1 Bit 0 Function (See <i>Table 6</i> for f 0 0 Normal Operation 0 1 Test Mode 1 0 Spread Spectrum On 1 1 All Outputs Three-stated | unction details | s) | 00 | | Data Byte | | T . | T | I | I | | | 7 | 23 | 48/24MHZ | Clock Output Disable | Low | Active | 1 | | 6 | 22 | 48/24MHZ | Clock Output Disable | Low | Active | 1 | | 5 | | | (Reserved) | | | 0 | | 4 | | | (Reserved) | | | 0 | | 3 | 38 | CPU3 | Clock Output Disable | Low | Active | 1 | | 2 | 39 | CPU2 | Clock Output Disable | Low | Active | 1 | | 1 | 41 | CPU1 | Clock Output Disable | Low | Active | 1 | | 0 | 42 | CPU0 | Clock Output Disable | Low | Active | 1 | | Data Byte | e 2 | T | | T | T | | | 7 | | | (Reserved) | | | 0 | | 6 | 8 | PCI_F | Clock Output Disable | Low | Active | 1 | | 5 | 16 | PCI5 | Clock Output Disable | Low | Active | 1 | | 4 | 14 | PCI4 | Clock Output Disable | Low | Active | 1 | | 3 | 13 | PCI3 | Clock Output Disable | Low | Active | 1 | | 2 | 12 | PCI2 | Clock Output Disable | Low | Active | 1 | | 1 | 11 | PCI1 | Clock Output Disable | Low | Active | 1 | | 0 | 9 | PCI0 | Clock Output Disable | Low | Active | 1 | | Data Byte | e 3 | | | | | | | 7 | 26 | SDRAM7 | Clock Output Disable | Low | Active | 1 | | 6 | 27 | SDRAM6 | Clock Output Disable | Low | Active | 1 | | 5 | 29 | SDRAM5 | Clock Output Disable | Low | Active | 1 | | 4 | 30 | SDRAM4 | Clock Output Disable | Low | Active | 1 | | 3 | 32 | SDRAM3 | Clock Output Disable | Low | Active | 1 | | 2 | 33 | SDRAM2 | Clock Output Disable | Low | Active | 1 | | 1 | 35 | SDRAM1 | Clock Output Disable | Low | Active | 1 | | 0 | 36 | SDRAM0 | Clock Output Disable | Low | Active | 1 | Table 4. Data Bytes 0–7 Serial Configuration Map (continued) | | Affec | cted Pin | | Bit Co | Bit Control | | |----------|---------|----------|----------------------|----------|-------------|---------| | Bit(s) | Pin No. | Pin Name | Control Function | 0 | 1 | Default | | Data Byt | e 4 | | | - ' | | • | | 7 | | | (Reserved) | | | 0 | | 6 | | | (Reserved) | | | 0 | | 5 | | | (Reserved) | | | 0 | | 4 | | | (Reserved) | | | 0 | | 3 | | | (Reserved) | | | 0 | | 2 | | | (Reserved) | | | 0 | | 1 | | | (Reserved) | | | 0 | | 0 | | | (Reserved) | | | 0 | | Data Byt | e 5 | | | | | | | 7 | | | (Reserved) | | | 0 | | 6 | | | (Reserved) | | | 0 | | 5 | | | (Reserved) | | | 0 | | 4 | 45 | IOAPIC | Clock Output Disable | Low | Active | 1 | | 3 | | | (Reserved) | | | 0 | | 2 | | | (Reserved) | | | 0 | | 1 | 1 | REF1 | Clock Output Disable | Low | Active | 1 | | 0 | 2 | REF0 | Clock Output Disable | Low | Active | 1 | | Data Byt | e 6 | | | | | | | 7 | | | (Reserved) | | | 0 | | 6 | | | (Reserved) | | | 0 | | 5 | | | (Reserved) | | | 0 | | 4 | | | (Reserved) | | | 0 | | 3 | | | (Reserved) | | | 0 | | 2 | | | (Reserved) | | | 0 | | 1 | | | (Reserved) | | | 0 | | 0 | | | (Reserved) | | | 0 | | Data Byt | e 7 | | | | | | | 7 | | | (Reserved) | | | 0 | | 6 | | | (Reserved) | | | 0 | | 5 | | | (Reserved) | | | 0 | | 4 | | | (Reserved) | | | 0 | | 3 | | | (Reserved) | | | 0 | | 2 | | | SEL_2 | Refer to | Table 5 | 1 | | 1 | | | SEL_1 | Refer to | Table 5 | 1 | | 0 | | | SEL_0 | Refer to | Table 5 | 1 | Table 5. Additional Frequency Selections through Serial Data Interface Data Bytes | Date I | Byte 0 | | | Date Byte 7 | | | | | |----------------|----------------|-----------------------|----------------|----------------|----------------|--------------------|-----------------|---------------------| | Bit 5<br>SEL_4 | Bit 4<br>SEL_3 | 60/66_SEL<br>(Pin 18) | Bit 2<br>SEL_2 | BIT 1<br>SEL_1 | BIT 0<br>SEL_0 | CPU0:3<br>SDRAM0:7 | PCI_F<br>PCI0:5 | Spread<br>Spectrum% | | 0 | 0 | Х | 0 | 0 | 0 | 75.0 | CPU/2 | ±0.5 | | 0 | 0 | Х | 0 | 0 | 1 | 75.0 | 32 | ±0.5 | | 0 | 0 | Х | 0 | 1 | 0 | 83.31 | 32 | ±0.5 | | 0 | 0 | Х | 0 | 1 | 1 | 33.41 | CPU/2 | ±0.5 | | 0 | 0 | Х | 1 | 0 | 0 | 50.11 | CPU/2 | ±0.5 | | 0 | 0 | Х | 1 | 0 | 1 | 68.52 | CPU/2 | ±0.5 | | 0 | 0 | Х | 1 | 1 | 0 | 60.0 | CPU/2 | ±0.5 | | 0 | 0 | 0 | 1 | 1 | 1 | 60.0 | CPU/2 | ±0.5 | | 0 | 0 | 1 | 1 | 1 | 1 | 66.82 | CPU/2 | ±0.5 | | 0 | 1 | 0 | Х | Х | Χ | 60.0 | CPU/2 | ±0.5 | | 0 | 1 | 1 | Х | Х | Χ | 66.6 | CPU/2 | -0.5 | | 1 | 0 | 0 | Х | Х | Х | 60.0 | CPU/2 | ±0.5 | | 1 | 0 | 1 | Х | Х | Х | 66.6 | CPU/2 | -0.5 | | 1 | 1 | 0 | Х | Х | Х | 60.0 | CPU/2 | ±0.5 | | 1 | 1 | 1 | Х | Х | Х | 66.6 | CPU/2 | -0.5 | Table 6. Select Function for Data Byte 0. Bits 0:1 | | Input Co | onditions | Output Conditions | | | | | | |--------------------|-------------|-----------|-------------------|--------|----------------|--------------|--|--| | | Data Byte 0 | | CPU0:3, | PCI_F, | | | | | | Function | Bit 1 | Bit 0 | SRAM0:7 | PCI0:5 | REF0:2, IOAPIC | 48/24MHZ | | | | Normal Operation | 0 | 0 | Note 2 | Note 2 | 14.318 MHz | 48 or 24 MHz | | | | Test Mode | 0 | 1 | X1/2 | X1/4 | X1 | Note 3 | | | | Spread Spectrum On | 1 | 0 | Note 2 | Note 2 | 14.318 MHz | 48 or 24 MHz | | | | Three-state | 1 | 1 | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | #### Notes: CPU, SDRAM, and PCI frequency selections are listed in *Table 1* and *Table 5*. In Test Mode, the 48-/24-MHz clock outputs are: X1/2 if 48-MHz is selected. X1/4 if 24-MHz is selected. ### **How To Use the Serial Data Interface** #### **Electrical Requirements** Figure 3 illustrates electrical characteristics for the serial interface bus used with the W48S87-72. Devices send data over the bus with an open drain logic output that can (a) pull the bus line LOW, or (b) let the bus default to logic 1. The pull-up resistors on the bus (both clock and data lines) establish a default logic 1. All bus devices generally have logic inputs to receive data. Although the W48S87-72 is a receive-only device (no data write-back capability), it does transmit an "acknowledge" data pulse after each byte is received. Thus, the SDATA line can both transmit and receive data. The pull-up resistor should be sized to meet the rise and fall times specified in AC parameters, taking into consideration total bus line capacitance. Figure 3. Serial Interface Bus Electrical Characteristics #### Signaling Requirements As shown in *Figure 4*, valid data bits are defined as stable logic 0 or 1 condition on the data line during a clock HIGH (logic 1) pulse. A transitioning data line during a clock HIGH pulse may be interpreted as a start or stop pulse (it will be interpreted as a start or stop pulse if the start/stop timing parameters are met). A write sequence is initiated by a "start bit" as shown in *Figure* 5. A "stop bit" signifies that a transmission has ended. As stated previously, the W48S87-72 sends an "acknowledge" pulse after receiving eight data bits in each byte as shown in *Figure 6*. #### Sending Data to the W48S87-72 The device accepts data once it has detected a valid start bit and address byte sequence. Device functionality is changed upon the receipt of each data bit (registers are not double buffered). Partial transmission is allowed meaning that a transmission can be truncated as soon as the desired data bits are transmitted (remaining registers will be unmodified). Transmission is truncated with either a stop bit or new start bit (restart condition). Figure 4. Serial Data Bus Valid Data Bit Figure 5. Serial Data Bus Start and Stop Bit # **Absolute Maximum Ratings** Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. | Parameter | Description | Rating | Unit | |-----------------------------------|----------------------------------------|--------------|------| | V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | T <sub>B</sub> | Ambient Temperature under Bias | −55 to +125 | °C | | ESD <sub>PROT</sub> | Input ESD Protection | 2 (min.) | kV | ### **DC Electrical Characteristics:** $T_{A} = 0 ^{\circ}\text{C to } + 70 ^{\circ}\text{C}, \ V_{DDQ3} = 3.3 \text{V} \pm 5\% \ (3.135 - 3.465 \text{V}) \ f_{XTL} = 14.31818 \ \text{MHz}, \ V_{DDQ2} = 2.5 \pm 5\% \ \text{MHz}$ | Parameter | Description | | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------|---------------|---------------------------------------------------|------|------|------|------| | Supply Curr | ent | | • | | • | • | • | | I <sub>DDQ3</sub> | Supply Current (3.3V) | | CPUCLK =66.8 MHz<br>Outputs Loaded <sup>[4]</sup> | 120 | 150 | 200 | mA | | I <sub>DDQ2</sub> | Supply Current (2.5V) | | CPUCLK =66.8 MHz<br>Outputs Loaded <sup>[4]</sup> | | | 50 | mA | | Logic Inputs | 5 | | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | | | V | | I <sub>IL</sub> | Input Low Current <sup>[5]</sup> | | | | | 10 | μΑ | | I <sub>IH</sub> | Input High Current <sup>[5]</sup> | | | | | 10 | μA | | Clock Outpu | ıts | | | | | | | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 1 mA | | | 50 | mV | | V <sub>OH</sub> | Output High Voltage | | I <sub>OH</sub> = -1 mA | 3.1 | | | V | | V <sub>OH</sub> | Output High Voltage (C | PU, IOAPIC) | I <sub>OH</sub> = -1 mA | 2.2 | | | V | | I <sub>OL</sub> | Output Low Current | CPU0:3 | V <sub>OL</sub> = 1.25V | | 155 | | mA | | | | SDRAM0:7 | V <sub>OL</sub> = 1.5V | | 100 | | mA | | | | PCI_F, PCI0:5 | V <sub>OL</sub> = 1.5V | | 95 | | mA | | | | IOAPIC | V <sub>OL</sub> = 1.25V | | 85 | | mA | | | | REF0 | V <sub>OL</sub> = 1.5V | | 75 | | mA | | | | REF1 | V <sub>OL</sub> = 1.5V | | 60 | | mA | | | | 48/24MHZ | V <sub>OL</sub> = 1.5V | | 60 | | mA | | I <sub>OH</sub> | Output High Current | CPU0:3 | V <sub>OL</sub> = 1.25V | | 125 | | mA | | | | SDRAM0:7 | V <sub>OL</sub> = 1.5V | | 95 | | mA | | | | PCI_F, PCI0:5 | V <sub>OL</sub> = 1.5V | | 100 | | mA | | | | IOAPIC | V <sub>OL</sub> = 1.25V | | 80 | | mA | | | | REF0 | V <sub>OL</sub> = 1.5V | | 80 | | mA | | | | REF1 | V <sub>OL</sub> = 1.5V | | 65 | | mA | | | | 48/24MHZ | V <sub>OL</sub> = 1.5V | | 60 | | mA | #### Notes: All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section. W48S87-72 logic inputs have internal pull-up devices. (Not CMOS level.) # DC Electrical Characteristics: (continued) $T_{A} = 0 ^{\circ} C \text{ to } +70 ^{\circ} C, \ V_{DDQ3} = 3.3 V \pm 5 \% \ (3.135 - 3.465 V) \ f_{XTL} = 14.31818 \ MHz, \ V_{DDQ2} = 2.5 \pm 5 \% \ (3.135 - 3.465 V) \ f_{XTL} = 14.31818 \ MHz, \ V_{DDQ2} = 2.5 \pm 5 \% \ MHz$ | Parameter | Description | Test Condition | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------------------------------------------|------------------------------------|--------------------|------|--------------------|------| | Crystal Osc | illator | | | | | | | V <sub>TH</sub> | X1 Input Threshold Voltage <sup>[6]</sup> | V <sub>DD</sub> = 3.3V | | 1.65 | | V | | C <sub>LOAD</sub> | Load Capacitance, Imposed on External Crystal <sup>[7]</sup> | | | 14 | | pF | | C <sub>IN,X1</sub> | X1 Input Capacitance <sup>[8]</sup> | Pin X2 unconnected | | 28 | | pF | | Pin Capacita | ance/Inductance | | | | | | | C <sub>IN</sub> | Input Pin Capacitance | Except X1 and X2 | | | 5 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | | | | 6 | pF | | L <sub>IN</sub> | Input Pin Inductance | | | | 7 | nΗ | | Serial Input | Port | | | | • | | | V <sub>IL</sub> | Input Low Voltage | V <sub>DD</sub> = 3.3V | | 0.4 | 0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | Input High Voltage | V <sub>DD</sub> = 3.3V | 0.7V <sub>DD</sub> | 2.4 | | V | | I <sub>IL</sub> | Input Low Current | No internal pull-up/down on SCLOCK | | 10 | 10 | μΑ | | I <sub>IH</sub> | Input High Current | No internal pull-up/down on SCLOCK | | 10 | 10 | μΑ | | I <sub>OL</sub> | Sink Current into SDATA or SCLOCK,<br>Open Drain N-Channel Device On | $I_{OL} = 0.3 V_{DD}$ | 5 | 10 | 15 | mA | | C <sub>IN</sub> | Input Capacitance of SDATA and SCLOCK | | | 5 | 10 | pF | | C <sub>SDATA</sub> | Total Capacitance of SDATA Bus | | | | 400 | pF | | C <sub>SCLOCK</sub> | Total Capacitance of SCLOCK Bus | | | | 400 | pF | #### Notes: X1 input threshold voltage (typical) is V<sub>DDQ3</sub>/2. The W48S87-72 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF; this includes typical stray capacitance of short PCB traces to crystal. X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected). ### **AC Electrical Characteristics** # $T_A = 0$ °C to +70°C, $V_{DD} = V_{DDQ3} = 3.3V \pm 5\%$ (3.135–3.465V) $f_{XTL} = 14.31818$ MHz, $V_{DDQ2} = 2.5 \pm 5\%$ AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output. ### CPU Clock Outputs, CPU0:3 (Lump Capacitance Test Load = 20 pF) | Parameter t <sub>P</sub> f | | | CPU | = 66.8 | MHz | CPU | MHz | | | |----------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------|--------|------|-------------|--------|------|---------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>P</sub> | Period | Measured on rising edge at 1.5V | 15 | | | 16.7 | | | ns | | f | Frequency, Actual | Determined by PLL divider ratio | | 66.8 | | | 59.876 | 6 | MH<br>z | | t <sub>H</sub> | High Time | Duration of clock cycle above 2.4V | 5.2 | | | 6 | | | ns | | t <sub>L</sub> | Low Time | Duration of clock cycle below 0.4V | 5 | | | 5.8 | | ns | | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V | red from 0.4V to 2.4V 1 4 1 4 | | 4 | V/ns | | | | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V | 1 | | 4 | 1 | | 4 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.25V | 45 | 52 | 55 | 55 45 52 55 | | 55 | % | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | Measured on rising edge at 1.25V. Maximum difference of cycle time between two adjacent cycles. | | | 250 | 250 250 | | | ps | | t <sub>SK</sub> | Output Skew | Measured on rising edge at 1.25V | | | 250 | | | 250 | ps | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | | | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 10 | | | 10 | | Ω | ### SDRAM Clock Outputs, SDRAM0:7 (Lump Capacitance Test Load = 30 pF) | | | | CPU | = 66.8 | MHz | CPU | J = 60 | MHz | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|------|------|--------|-------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>P</sub> | Period | Measured on rising edge at 1.5V | 15 | | | 16.7 | | | ns | | f | Frequency, Actual | Determined by PLL divider ratio | | 66.8 | | | 59.876 | 6 | MHz | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V | 1 | | 4 | 1 | 1 4 | | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V | 1 | | 4 | 1 | | 4 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V | 45 | 50 | 55 | 45 | 50 | 50 55 | | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles. | | | 250 | | | 250 | ps | | t <sub>SK</sub> | Output Skew | Measured on rising edge at 1.5V | | 100 | | | 100 | | ps | | t <sub>SK</sub> | CPU to SDRAM Clock<br>Skew | Covers all CPU/SDRAM outputs. Measured on rising edge at 1.5V. | | | 500 | | | 500 | ps | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | | | 3 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | Average value during switching transi- ion. Used for determining series termi- | | 16 | | Ω | | | # PCI Clock Outputs, PCI0:5 (Lump Capacitance Test Load = 30 pF) | | | | CPU | = 66.8 | MHz | CPU | MHz | | | |-----------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------|------|------|--------|------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>P</sub> | Period | Measured on rising edge at 1.5V | 30 | | | 33.3 | | | ns | | f | Frequency, Actual | Determined by PLL divider ratio | | 33.4 | • | | 29.938 | 3 | MHz | | t <sub>H</sub> | High Time | Duration of clock cycle above 2.4V | 12 | | | 13.3 | | | ns | | t <sub>L</sub> | Low Time | Duration of clock cycle below 0.4V | 12 | | | 13.3 | 3.3 | | | | t <sub>R</sub> | Output Rise Edge Rate | | 1 | | 4 | 1 | 4 | | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | | 1 | | 4 | 1 | 4 | | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V | 45 | 51 | 55 | 45 | 51 | % | | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles. | | | 250 | | 250 | | | | t <sub>SK</sub> | Output Skew | Measured on rising edge at 1.5V | | | 250 | | | 250 | ps | | t <sub>O</sub> | CPU to PCI Clock<br>Skew | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output. | overs all CPU/PCI outputs. Measured 1 4 1 rising edge at 1.5V. CPU leads PCI | | | 4 | ns | | | | f <sub>ST</sub> | Frequency Stabiliza-<br>tion from Power-up<br>(cold start) | | | | 3 | ms | | | | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 30 | | | 30 | | Ω | # I/O APIC Clock Output (Lump Capacitance Test Load = 20 pF) | | | | CPU | = 60/66.8 | 3 MHz | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----------|-------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | f | Frequency, Actual | Frequency generated by crystal oscillator | | 14.31818 | 3 | MHz | | t <sub>R</sub> | Output Rise Edge Rate | | 1 | | 4 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | | 1 | | 4 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.25V | 45 | 52.5 | 55 | % | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 1.5 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 15 | | Ω | # REF0 Clock Output (Lump Capacitance Test Load = 45 pF) | | | | CPU | = 60/66.8 | MHz | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----------|------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | f | Frequency, Actual | Frequency generated by crystal oscillator | | 14.31818 | | MHz | | t <sub>R</sub> | Output Rise Edge Rate | Measured from 0.4V to 2.4V | 1 | | 4 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | Measured from 2.4V to 0.4V | 1 4 | | V/ns | | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V | 45 | 50 | 55 | % | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 1.5 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 16 | | Ω | # **REF1 Clock Output (Lump Capacitance Test Load = 20 pF)** | | | | CPU | = 60/66.8 | MHz | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----------|------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | f | Frequency, Actual | Frequency generated by crystal oscillator | | 14.31818 | | MHz | | t <sub>R</sub> | Output Rise Edge Rate | | 0.5 | | 2 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | | 0.5 | | 2 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V | 45 | | 55 | % | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 1.5 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 40 | | Ω | # 48/24MHZ Clock Outputs (Lump Capacitance Test Load = 20 pF) | | | | CPU | = 60/66.8 | MHz | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------------|------|------| | Parameter | Description | Test Condition/Comments | Min. | Тур. | Max. | Unit | | f | Frequency, Actual | Determined by PLL divider ratio (see n/m below) | 48 | 3.008/24.0 | 04 | MHz | | f <sub>D</sub> | Deviation from 48 MHz | (48.008 – 48)/48 | +167 | | | ppm | | m/n | PLL Ratio | (14.31818 MHz x 57/17 = 48.008 MHz) | 57/17 | | | | | t <sub>R</sub> | Output Rise Edge Rate | | 0.5 | | 2 | V/ns | | t <sub>F</sub> | Output Fall Edge Rate | | 0.5 | | 2 | V/ns | | t <sub>D</sub> | Duty Cycle | Measured on rising and falling edge at 1.5V | 45 | 50 | 55 | % | | f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. | | | 3 | ms | | Z <sub>o</sub> | AC Output Impedance | Average value during switching transition. Used for determining series termination value. | | 40 | | Ω | # **Serial Input Port** | Parameter | Description | Test Condition | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------| | f <sub>SCLOCK</sub> | SCLOCK Frequency | Normal Mode | 0 | | 100 | kHz | | t <sub>STHD</sub> | Start Hold Time | | 4.0 | | | μs | | t <sub>LOW</sub> | SCLOCK Low Time | | 4.7 | | | μs | | t <sub>HIGH</sub> | SCLOCK High Time | | 4.0 | | | μs | | t <sub>DSU</sub> | Data Set-up Time | | 250 | | | ns | | t <sub>DHD</sub> | Data Hold Time | (Transmitter should provide a 300-ns hold time to ensure proper timing at the receiver.) | 0 | | | ns | | t <sub>R</sub> | Rise Time, SDATA and SCLOCK | From 0.3V <sub>DD</sub> to 0.7V <sub>DD</sub> | | | 1000 | ns | | t <sub>F</sub> | Fall Time, SDATA and<br>SCLOCK | From 0.7V <sub>DD</sub> to 0.3V <sub>DD</sub> | | | 300 | ns | | t <sub>STSU</sub> | Stop Set-up Time | | 4.0 | | | μs | | t <sub>SPF</sub> | Bus Free Time between<br>Stop and Start Condition | | 4.7 | | | μs | | t <sub>SP</sub> | Allowable Noise Spike<br>Pulse Width | | | | 50 | ns | # **Ordering Information** | Ordering Code | Freq. Mask<br>Code | Package<br>Name | Package Type | |---------------|--------------------|-----------------|----------------------------------------| | W48S87 | 72 | H<br>X | 48-pin SSOP (300 mils)<br>48-pin TSSOP | Document #: 38-00855-\*A # **Package Diagrams** ### 48-Pin Small Shrink Outline Package (SSOP, 300 mils) BOTTOM VIEW SEE DETAIL A END VIEW ### NOTES: - MAXIMUM DIE THICKNESS ALLOWABLE IS .025. - ⑥ 'N' IS THE NUMBER OF TERMINAL POSITIONS. ★ TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY. ⑥ FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 003 INCHES AT SEATING PLANE. ⑨ CONTROLLING DIMENSION: INCHES. 10 COUNTRY OF ORIGIN LOCATION AND EJECTOR PIN ON PACKAGE BOTTOM IS OPTIONAL AND DEPENDS ON ASSEMBLY LOCATION. ★1. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN. 005 INCHES AND 010 INCHES FROM THE LEAD TIPS. 12. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MO-118, VARIATIONS AA, AB, EXCEPT CHAMFER DIMENSION IN JEDEC SPECIFICATION FOR IN IS. 0157/025". ### Summary of nominal dimensions in inches: Body Width: 0.296 Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102 | | COMMO | V | | NOTE | I | |------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | D | IMENSIOI | NS | N <sub>O</sub> | VARI- | I | | MIN. | NOM. | MAX. | 'L | ATIONS | Γ | | .095 | .102 | .110 | | AA | Ī | | | | .016 | | AB | Ī | | .088 | .090 | .092 | | | _ | | .008 | .010 | .0135 | | | | | .008 | .010 | .012 | | | | | .005 | - | .010 | | | | | .005 | .006 | .0085 | | | | | SEE | VARIATION | IS | 4 | | | | .292 | .296 | .299 | | | | | | .025 BSC | | | | | | .400 | .406 | .410 | | | | | | | | | | | | .024 | .032 | .040 | | | | | SEE | VARIATION | IS | 6 | | | | .085 | .093 | .100 | 10 | | | | 0° | 5° | 8° | | | | | | MIN095 .008 .088 .008 .005 .005 .292 .400 .010 .024 .SEE .085 | DIMENSION NOM. | 0.095 | DIMENSIONS MIN. NOM. MAX095 .102 .110 .008 .012 .016 .088 .090 .092 .008 .010 .0135 .008 .010 .012 .005010 .005 .006 .0085 .SEE VARIATIONS .292 .296 .299 .025 BSC .400 .406 .410 .010 .013 .016 .024 .032 .040 .SEE VARIATIONS 6 .885 .093 .100 10 | DIMENSIONS IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | | : | | COMMO | | | NOTE | | 4 | | 6 | |------------------|------|-----------|-------|----------------|--------|--------|----------|---------|----------| | IA<br>B | D | IMENSIOI | NS | N <sub>O</sub> | VARI- | | D | | N | | 9 | MIN. | NOM. | MAX. | 1 | ATIONS | MIN. | NOM. | MAX. | | | Α | .095 | .102 | .110 | | AA | .620 | .625 | .630 | 48<br>56 | | Ā.<br>A. | .008 | .012 | .016 | | AB | .720 | .725 | .730 | 56 | | Ą | .088 | .090 | .092 | | | | | | | | ЬÌ | .008 | .010 | .0135 | | | T1 110 | T. D. E. | | | | b | .008 | .010 | .012 | | | THIS | TABLE I | N INCHE | S | | С | .005 | - | .010 | | | | | | | | С1 | .005 | .006 | .0085 | | | | | | | | о́ДШе | SEE | VARIATION | IS | 4 | | | | | | | Е | .292 | .296 | .299 | | | | | | | | | | .025 BSC | | | | | | | | | Н | .400 | .406 | .410 | | | | | | | | h | .010 | .013 | .016 | | | | | | | | L | .024 | .032 | .040 | | | | | | | | Ν | SEE | VARIATION | IS | 6 | | | | | | | L<br>N<br>X<br>S | .085 | .093 | .100 | 10 | | | | | | | œ | 0° | 5° | 8° | | | | | | | | | | | | | | | | | | | S | | COMMO | V | | NOTE | | 4 | | 6 | | | |----------------|-------|-----------|-------|-----|--------|-----------------------------------------|-------|-------|----|--|--| | M<br>B | D | IMENSIOI | NS | N 0 | VARI- | | D | | N | | | | 0 | MIN. | NOM. | MAX. | 'E | ATIONS | MIN. | NOM. | MAX. | | | | | Α | 2.41 | 2.59 | 2.79 | | AA | 15.75 | 15.88 | 16.00 | 48 | | | | A <sub>1</sub> | 0.20 | 0.31 | 0.41 | | AB | 18.29 | 18.42 | 18.54 | 56 | | | | A <sub>2</sub> | 2.24 | 2.29 | 2.34 | | | , , , , , , , , , , , , , , , , , , , , | | | | | | | b | 0.203 | 0.254 | 0.343 | | | TING TABLE IN AUTOMET | | | | | | | b₁ | 0.203 | 0.254 | 0.305 | | | THIS TABLE IN MILLIMETI | | | | | | | С | 0.127 | - | 0.254 | | | | | | | | | | C | 0.127 | 0.152 | 0.216 | | | | | | | | | | D | SEE | VARIATION | | 4 | | | | | | | | | E | 7.42 | 7.52 | 7.59 | | | | | | | | | | е | | 0.635 BSC | | | | | | | | | | | H | 10.16 | 10.31 | 10.41 | | | | | | | | | | h | 0.25 | 0.33 | 0.41 | | | | | | | | | | L | 0.61 | 0.81 | 1.02 | | | | | | | | | | N | SEE | VARIATION | IS | 6 | | | | | | | | | œ. | 2.16 | 2.36 | 2.54 | 10 | | | | | | | | | of: | 0° | 5° | 8° | | | | | | | | | ### Package Diagrams (continued) #### 48-Pin Thin Shrink Small Outline Package (TSSOP)