August 1993 Revised April 1999 ### 74VHC161 # 4-Bit Binary Counter with Asynchronous Clear ### **General Description** The VHC161 is an advanced high-speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC161 is a high-speed synchronous modulo-16 binary counter. This device is synchronously presettable for application in programmable dividers and have two types of Count Enable inputs plus a Terminal Count output for versatility in forming synchronous multistage counters. The VHC161 has an asynchronous Master Reset input that overrides all other inputs and forces the outputs LOW. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit pre- vents device destruction due to mismatched supply and input voltages. ### **Features** - High Speed: - $f_{MAX} = 185 \text{ MHz (typ) at } T_A = 25^{\circ}\text{C}$ - Synchronous counting and loading - High-speed synchronous expansion - Low power dissipation: - $I_{CC} = 4 \mu A \text{ (max) at } T_A = 25^{\circ} C$ - High noise immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ (min) - Power down protection provided on all inputs - Low noise: V<sub>OLP</sub> = 0.8V (max) - Pin and function compatible with 74HC161 ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74VHC161M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74VHC161SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC161MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC161N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Logic Symbols** ### **Connection Diagram** ### **Pin Descriptions** | Pin Names | Description | | | | |--------------------------------|---------------------------------|--|--|--| | CEP | Count Enable Parallel Input | | | | | CET | Count Enable Trickle Input | | | | | CP | Clock Pulse Input | | | | | MR | Asynchronous Master Reset Input | | | | | P <sub>0</sub> -P <sub>3</sub> | Parallel Data Inputs | | | | | PE | Parallel Enable Inputs | | | | | Q <sub>0</sub> -Q <sub>3</sub> | Flip-Flop Outputs | | | | | TC | Terminal Count Output | | | | ### **Functional Description** The VHC161 counts in modulo-16 binary sequence. From state 15 (HHHH) it increments to state 0 (LLLL). The clock inputs of all flip-flops are driven in parallel through a clock buffer. Thus all changes of the Q outputs (except due to Master Reset of the VHC161) occur as a result of, and synchronous with, the LOW-to-HIGH transition of the CP input signal. The circuits have four fundamental modes of operation, in order of precedence: asynchronous reset, parallel load, count-up and hold. Five control inputs-Master Reset, Parallel Enable (PE), Count Enable Parallel (CEP) and Count Enable Trickle (CET)-determine the mode of operation, as shown in the Mode Select Table. A LOW signal on MR overrides all other inputs and asynchronously forces all outputs LOW. A LOW signal on PE overrides counting and allows information on the Parallel Data (Pn) inputs to be loaded into the flip-flops on the next rising edge of CP. With PE and MR HIGH, CEP and CET permit counting when both are HIGH. Conversely, a LOW signal on either CEP or CET inhibits counting. The VHC161 uses D-type edge-triggered flip-flops and changing the PE, CEP and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with respect to the rising edge of CP, are observed. The Terminal Count (TC) output is HIGH when CET is HIGH and counter is in state 15. To implement synchro- nous multistage counters, the TC outputs can be used with the CEP and CET inputs in two different ways. Figure 1 shows the connections for simple ripple carry, in which the clock period must be longer than the CP to TC delay of the first stage, plus the cumulative CET to TC delays of the intermediate stages, plus the CET to CP setup time of the last stage. This total delay plus setup time sets the upper limit on clock frequency. For faster clock rates, the carry lookahead connections shown in Figure 2 are recommended. In this scheme the ripple delay through the intermediate stages commences with the same clock that causes the first stage to tick over from max to min in the Up mode, or min to max in the Down mode, to start its final cycle. Since this final cycle requires 16 clocks to complete, there is plenty of time for the ripple to progress through the intermediate stages. The critical timing that limits the clock period is the CP to TC delay of the first stage plus the CEP to CP setup time of the last stage. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, registers or counters. Logic Equations: Count Enable = CEP • CET • $\overline{PE}$ $TC = Q_0 \bullet Q_1 \bullet Q_2 \bullet Q_3 \bullet CET$ ### **Mode Select Table** | | MR | PE | CET | CEP | Action on the Rising | |--|----|----|-----|-----|------------------------------| | | | | | | Clock Edge (∠∕-) | | | L | Х | Х | Х | Reset (Clear) | | | Н | L | Χ | Χ | Load $(P_n \rightarrow Q_n)$ | | | Н | Н | Н | Н | Count (Increment) | | | Н | Н | L | Χ | No Change (Hold) | | | Н | Н | Х | L | No Change (Hold) | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial **State Diagram** ## **Block Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. ### **Absolute Maximum Ratings**(Note 1) DC Output Current ( $I_{OUT}$ ) $\pm 25$ mA DC V<sub>CC</sub>/GND Current ( $I_{CC}$ ) $\pm 50$ mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to +150 $^{\circ}C$ Lead Temperature $(T_L)$ (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 2) Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) $$\begin{split} \text{V}_{\text{CC}} &= 3.3 \text{V} \pm 0.3 \text{V} & 0 \sim 100 \text{ ns/V} \\ \text{V}_{\text{CC}} &= 5.0 \text{V} \pm 0.5 \text{V} & 0 \sim 20 \text{ ns/V} \end{split}$$ Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float. ### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | Conditions | | | |-----------------|--------------------------|-----------------|-----------------------|-----|----------------------------------------|---------------------|-------------------|------------|---------------------|--------------------------| | Symbol | | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | ٧ | | | | | Input Voltage | 3.0 - 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | V | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | Input Voltage | 3.0 – 5.5 | | | $0.3\mathrm{V}_{\mathrm{CC}}$ | | $0.3 V_{\rm CC}$ | V | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or V <sub>IL</sub> | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | $I_{OH} = -4 \text{ mA}$ | | | | 4.5 | 3.94 | | | 3.80 | | V | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or V <sub>IL</sub> | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | | I <sub>OL</sub> = 4 mA | | | | 4.5 | | | 0.36 | | 0.44 | V | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | $V_{IN} = 5.5V$ | or GND | | I <sub>CC</sub> | Quiescent Supply Current | 5.5 | | | 4.0 | | 40.0 | μΑ | $V_{IN} = V_{CC} c$ | or GND | ### **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | Units | Conditions | | |------------------|-------------------------|-----------------|-----------------------|--------|-------|------------------------|--| | 2, | i aramoto. | (V) | Тур | Limits | • | 00110110 | | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 0.4 | 0.8 | V | C <sub>L</sub> = 50 pF | | | (Note 3) | Dynamic V <sub>OL</sub> | | | | | | | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.4 | -0.8 | V | C <sub>L</sub> = 50 pF | | | (Note 3) | Dynamic V <sub>OL</sub> | | | | | | | | V <sub>IHD</sub> | Minimum HIGH Level | 5.0 | | 3.5 | V | C <sub>L</sub> = 50 pF | | | (Note 3) | Dynamic Input Voltage | | | | | | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | | 1.5 | V | C <sub>L</sub> = 50 pF | | | (Note 3) | Dynamic Input Voltage | | | | | | | Note 3: Parameter guaranteed by design. # **AC Electrical Characteristics** | Symbol | | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | 1 A 40 | o to +85°C | Units | Conditions | |------------------|----------------------------------|-----------------|-----------------------|------|------|--------|------------|---------|------------------------| | | Parameter | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | t <sub>PLH</sub> | Propagation Delay | $3.3\pm0.3$ | | 8.3 | 12.8 | 1.0 | 15.0 | | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-Q <sub>n</sub> ) | | | 10.8 | 16.3 | 1.0 | 18.5 | ns | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | | 4.9 | 8.1 | 1.0 | 9.5 | | C <sub>L</sub> = 15 pF | | | | | | 6.4 | 10.1 | 1.0 | 11.5 | ns | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 8.7 | 13.6 | 1.0 | 16.0 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-TC, Count) | | | 11.2 | 17.1 | 1.0 | 19.5 | 115 | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 4.9 | 8.1 | 1.0 | 9.5 | 20 | C <sub>L</sub> = 15 pF | | | | | | 6.4 | 10.1 | 1.0 | 11.5 | ns | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 11.0 | 17.2 | 1.0 | 20.0 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-TC, Load) | | | 13.5 | 20.7 | 1.0 | 23.5 | 115 | $C_L = 50 pF$ | | | | $5.0 \pm 0.5$ | | 6.2 | 10.3 | 1.0 | 12.0 | ns | C <sub>L</sub> = 15 pF | | | | | | 7.7 | 12.3 | 1.0 | 14.0 | 113 | $C_L = 50 pF$ | | t <sub>PLH</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 7.5 | 12.3 | 1.0 | 14.5 | ns | $C_L = 15 pF$ | | t <sub>PHL</sub> | Time (CET-TC) | | | 10.5 | 15.8 | 1.0 | 18.0 | 115 | $C_L = 50 pF$ | | | | $5.0 \pm 0.5$ | | 4.9 | 8.1 | 1.0 | 9.5 | ns | $C_L = 15 pF$ | | | | | | 6.4 | 10.1 | 1.0 | 11.5 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PHL</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 8.9 | 13.6 | 1.0 | 16.0 | no | C <sub>L</sub> = 15 pF | | | Time ( $\overline{MR}$ – $Q_n$ ) | | | 11.2 | 17.1 | 1.0 | 19.5 | ns | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 5.5 | 9.0 | 1.0 | 10.5 | ns | $C_L = 15 pF$ | | | | | | 7.0 | 11.0 | 1.0 | 12.5 | 113 | $C_L = 50 pF$ | | t <sub>PHL</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 8.4 | 13.2 | 1.0 | 15.5 | no | C <sub>L</sub> = 15 pF | | | Time (MR -TC) | | | 10.9 | 16.7 | 1.0 | 19.0 | ns | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 5.0 | 8.6 | 1.0 | 10.0 | 20 | C <sub>L</sub> = 15 pF | | | | | | 6.5 | 10.6 | 1.0 | 12.0 | ns | C <sub>L</sub> = 50 pF | | f <sub>MAX</sub> | Maximum Clock | $3.3 \pm 0.3$ | 80 | 130 | | 70 | | MHz | C <sub>L</sub> = 15 pF | | | Frequency | | 55 | 85 | | 50 | | IVITIZ | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | 135 | 185 | | 115 | | MHz | C <sub>L</sub> = 15 pF | | | | | 95 | 125 | | 85 | | IVII IZ | C <sub>L</sub> = 50 pF | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> | Power Dissipation | | | 23 | | | | pF | (Note 4) | | | Capacitance | | | | | | | | | Note 4: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr) = $C_{PD}$ \* $V_{CC}$ \* $f_{IN}$ + $I_{CC}$ . When the outputs drive a capacitive load, total current consumption is the sum of $C_{PD}$ , and $\Delta I_{CC}$ which is obtained from the following formula: $$\Delta I_{CC} = F_{CP} \bullet V_{CC} \left( \frac{C_{QQ}}{2} + \frac{C_{Q1}}{4} + \frac{C_{Q2}}{8} + \frac{C_{Q3}}{16} + \frac{C_{TC}}{16} \right)$$ $\Delta I_{CC} = F_{CP} \bullet V_{CC} \left( \frac{C_{QO}}{2} + \frac{C_{Q1}}{4} + \frac{C_{Q2}}{8} + \frac{C_{Q3}}{16} + \frac{C_{TC}}{16} \right)$ $C_{QO}$ – $C_{Q3}$ and $C_{TC}$ are the capacitances at Q0–Q3 and TC, respectively. $F_{CP}$ is the input frequency of the CP. # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = | 25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | |--------------------|----------------------|-----------------|------------------|-------|-----------------------------------------------|-----|--| | | | (Note 5)<br>(V) | Тур | Guara | Units | | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 5.5 | 6.5 | ns | | | | (P <sub>n</sub> -CP) | 5.0 | | 4.5 | 4.5 | 115 | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 8.0 | 9.5 | | | | | (PE -CP) | 5.0 | | 5.0 | 6.0 | ns | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 7.5 | 9.0 | | | | | (CEP or CET-CP) | 5.0 | | 5.0 | 6.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 1.0 | 1.0 | | | | | (P <sub>n</sub> -CP) | 5.0 | | 1.0 | 1.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 1.0 | 1.0 | | | | | (PE -CP) | 5.0 | | 1.0 | 1.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 1.0 | 1.0 | | | | | (CEP or CET-CP) | 5.0 | | 1.0 | 1.0 | ns | | | t <sub>W</sub> (L) | Minimum Pulse Width | 3.3 | | 5.0 | 5.0 | | | | $t_W(H)$ | CP (Count) | 5.0 | | 5.0 | 5.0 | ns | | | t <sub>W</sub> (L) | Minimum Pulse Width | 3.3 | | 5.0 | 5.0 | | | | | (MR) | 5.0 | | 5.0 | 5.0 | ns | | | t <sub>REC</sub> | Minimum Removal | 3.3 | | 2.5 | 2.5 | ns | | | | Time | 5.0 | | 1.5 | 1.5 | | | Note 5: $V_{CC}$ is $3.3 \pm 0.3 V$ or $5.0 \pm 0.5 V$ 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com