### INTEGRATED CIRCUITS

# DATA SHEET



# PCA9517 Level translating I<sup>2</sup>C-bus repeater

Product data sheet 2004 Oct 05





### Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### DESCRIPTION

The PCA9517 is a CMOS integrated circuit that provides level shifting between low voltage (down to 0.9 V) and higher voltage (2.7 V to 5.5 V)  $\rm l^2C$  or SMBus applications. While retaining all the operating modes and features of the  $\rm l^2C$  system during the level shifts, it also permits extension of the  $\rm l^2C$ -bus by providing bi-directional buffering for both the data (SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF. Using the PCA9517 enables the system designer to isolate two halves of a bus for both voltage and capacitance. The SDA and SCL pins are over voltage tolerant and are high-impedance when the PCA9517 is unpowered.

The 2.7 V to 5.5 V bus B side drivers behave much like the drivers on the PCA9515A device while the adjustable voltage bus A side drivers drive more current and eliminate the static offset voltage. This results in a LOW on the B side translating into a nearly 0 V LOW on the A side which accommodates smaller voltage swings of lower voltage logic.

The static offset design of the B side PCA9517 I/O drivers prevent them from being connected to another PCA9510, PCA9511, PCA9512, PCA9513, PCA9514, PCA9515A, PCA9516A, PCA9517 (B side), or PCA9518. The A side of two or more PCA9517s can be connected together, however, to allow a star topography with the A side on the common bus, and the A side can be connected directly to any other buffer with static or dynamic offset voltage. Multiple PCA9517s can be connected in series, A side to B side, with no build-up in offset voltage with only time of flight delays to consider.

The PCA9517 drivers are not enabled unless  $V_{CCA}$  is above 0.8 V and  $V_{CC}$  is above 2.5 V. The EN pin can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle.



#### **FEATURES**

- 2 channel, bi-directional buffer isolates capacitance and allows 400 pF on either side of the device
- Voltage level translation from 0.9 V to 5.5 V and from 2.7 V to 5.5 V
- Footprint and functions replacement for PCA9515/15A
- I<sup>2</sup>C-bus and SMBus compatible
- Active-HIGH repeater enable input
- Open-drain input/outputs
- Lock-up free operation
- Supports arbitration and clock stretching across the repeater
- Accommodates standard mode and fast mode I<sup>2</sup>C devices and multiple masters
- Powered-off high-impedance I<sup>2</sup>C pins
- Operating supply voltage range of 2.7 V to 3.6 V
- 5 V tolerant I<sup>2</sup>C and enable pins
- 0 kHz to 400 kHz clock frequency<sup>1</sup>
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101.
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA.
- Packages offered: SO8, TSSOP8 (MSOP8)

#### **ORDERING INFORMATION**

| PACKAGES                   | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER |  |  |
|----------------------------|-------------------|------------|--------------|----------------|--|--|
| 8-pin plastic SO           | −40 to +85 °C     | PCA9517D   | PCA9517      | SOT96-1        |  |  |
| 8-pin plastic TSSOP (MSOP) | -40 to +85 °C     | PCA9517DP  | 9517         | SOT505-1       |  |  |

Standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging/.

#### PIN CONFIGURATION



Figure 1. Pin configuration

#### PIN DESCRIPTION

| PIN | SYMBOL           | FUNCTION                                          |
|-----|------------------|---------------------------------------------------|
| 1   | V <sub>CCA</sub> | A side supply voltage (0.9 V to 5.5 V)            |
| 2   | SCLA             | Serial clock A side bus                           |
| 3   | SDAA             | Serial data A side bus                            |
| 4   | GND              | Supply ground                                     |
| 5   | EN               | Active-HIGH repeater enable input                 |
| 6   | SDAB             | Serial data B side bus                            |
| 7   | SCLB             | Serial clock B side bus                           |
| 8   | V <sub>CCB</sub> | B side and device supply voltage (2.7 V to 3.6 V) |

<sup>1.</sup> The maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater.

### Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### **BLOCK DIAGRAM**



Figure 2. PCA9517 block diagram

The output pull-down on the B side internal buffer LOW is set for approximately 0.5 V, while the input threshold of the internal buffer is set about 70 mV lower (0.43 V). When the B side I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a lock-up condition from occurring. The output pull-down on the A side drives a hard LOW and the input level is set at 0.3  $V_{\rm CCA}$  to accommodate the need for a lower LOW level in systems where the low voltage side supply voltage is as low as 0.9 V.

#### **FUNCTIONAL DESCRIPTION**

The PCA9517 enables I<sup>2</sup>C-bus or SMBus translation down to V<sub>CCA</sub> as low as 0.9 V without degradation of system performance. The PCA9517 contains two bi-directional, open drain buffers specifically designed to support up-translation/down-translation between the low voltage (as low as 0.9 V) and a 3.3 V or 5 V I<sup>2</sup>C-bus or SMBuses. All inputs and I/Os are over voltage tolerant to 5.5 V even when the device is unpowered (V<sub>CCB</sub> and/or V<sub>CCA</sub> = 0 V). The PCA9517 includes a power-up circuit that keeps the output drivers turned off until  $\rm V_{CCB}$  is above 2.5 V and the  $\rm V_{CCA}$  is above 0.8 V.  $\rm V_{CCB}$  and V<sub>CCA</sub> can be applied in any sequence at power-up. After power-up and with the enable (EN) HIGH, a LOW level on the A side (below 0.3V<sub>CCA</sub>) turns the corresponding B side driver (either SDA or SCL) on and drives the B side down to about 0.5 V. When the A side rises above 0.3V<sub>CCA</sub> the B side pull-down driver is turned off and the external pull-up resistor pulls the pin HIGH. When the B side falls first and goes below  $0.3V_{\mbox{\footnotesize CCB}}$  the A side driver is turned on and the A side pulls down to 0 V. The B side pull-down is not enabled unless the B side voltage goes below 0.4 V. If the B side low voltage does not go below 0.5 V, the A side driver will turn off when the B side voltage is above 0.7V<sub>CCB</sub>. If the B side low voltage goes below 0.4 V, the B side pull-down driver is enabled and the B side will only

be able to rise to 0.5 V until the A side rises above  $0.3V_{CCA}$ , then the B side will continue to rise being pulled up by the external pull-up resistor. The  $V_{CCA}$  is only used to provide the  $0.3V_{CCA}$  reference to the A side input comparators and for the power good detect circuit. The PCA9517 logic and all I/Os are powered by the  $V_{CCB}$  pin.

#### **Enable**

The EN pin is active-HIGH with an internal pull-up to  $V_{CCB}$  and allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up until after the system power-up reset. It should never change state during an  $I^2C$  operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the  $I^2C$  parts being enabled.

The enable pin should only change state when the global bus and the repeater port are in an idle state to prevent system failures.

#### I<sup>2</sup>C Systems

As with the standard I<sup>2</sup>C system, pull-up resistors are required to provide the logic HIGH levels on the Buffered bus (Standard open-collector configuration of the I<sup>2</sup>C-bus). The size of these pull-up resistors depends on the system, but each side of the repeater must have a pull-up resistor. This part designed to work with standard mode and fast mode I<sup>2</sup>C devices in addition to SMBus devices. Standard mode I<sup>2</sup>C devices only specify 3 mA output drive, this limits the termination current to 3 mA in a generic I<sup>2</sup>C system where standard mode devices and multiple masters are possible. Under certain conditions higher termination currents can be used.

Please see Application Note AN255 "I<sup>2</sup>C & SMBus Repeaters, Hubs and Expanders" for additional information on sizing resistors and precautions when using more than one PCA9517 in a system or using the PCA9517 in conjunction with other bus buffers.

### Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### **APPLICATION INFORMATION**

A typical application is shown in Figure 3. In this example, the system master is running on a 3.3 V  $l^2 C$ -bus while the slave is connected to a 1.2 V bus. Both buses run at 400 kHz. Master devices can be placed on either bus.

The PCA9517 is 5 V tolerant so it does not require any additional circuitry to translate between 0.9 V to 5.5 V bus voltages and 2.7 V to 5.5 V bus voltages.



Figure 3. Typical application

When the A side of the PCA9517 is pulled LOW by a driver on the  $I^2C$ -bus, a comparator detects the falling edge when it goes below  $0.3V_{CCA}$  and causes the internal driver on the B side to turn on, causing the B side to pull down to about 0.5 V. When the B side of the PCA9517 falls, first a CMOS hysteresis type input detects the falling edge and causes the internal driver on the A side to turn on and pull the A side pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figures 6 and 7. If the bus master in Figure 3 were to write to the slave through the PCA9517, waveforms shown in Figure 6 would be observed on the A bus. This looks like a normal  $I^2C$  transmission except that the HIGH level may be as low as 0.9 V, and the turn on and turn off of the acknowledge signals are slightly delayed.

On the B bus side of the PCA9517, the clock and data lines would have a positive offset from ground equal to the  $\rm V_{OL}$  of the PCA9517. After the 8th clock pulse, the data line will be pulled to the  $\rm V_{OL}$  of the slave device which is very close to ground in this example. At the end of the acknowledge, the level rises only to the LOW level set by the driver in the PCA9517 for a short delay while the A bus side rises above  $\rm 0.3V_{CCA}$  then it continues HIGH. It is important to note that any arbitration or clock stretching events require that the LOW level on the B bus side at the input of the PCA9517 ( $\rm V_{IL}$ ) be at or below 0.4 V to be recognized by the PCA9517 and then transmitted to the A bus side.



Figure 4. Typical star application

Multiple PCA9517 A sides can be connected in a star configuration, allowing all nodes to communicate with each other.

### Level translating I<sup>2</sup>C-bus repeater

PCA9517



Figure 5. Typical series application

Multiple PCA9517s can be connected in series as long as the A side is connected to the B side. I<sup>2</sup>C-bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time of flight considereations on the maximum bus speed requirements.



Figure 6. Bus A (0.9 V to 5.5 V bus) waveform



Figure 7. Bus B (2.7 V to 5.5 V bus) waveform

# Level translating I<sup>2</sup>C-bus repeater

PCA9517

**ABSOLUTE MAXIMUM RATINGS**Limiting values in accordance with the Absolute Maximum System (IEC 134). Voltages with respect to pin GND.

|                  |                                                               | LIN         |      |      |
|------------------|---------------------------------------------------------------|-------------|------|------|
| SYMBOL           | PARAMETER                                                     | MIN.        | MAX. | UNIT |
| V <sub>CCB</sub> | 2.7 V to 3.3 V bus supply voltage range                       | -0.5        | +7   | V    |
| V <sub>CCA</sub> | Adjustable bus supply voltage range                           | -0.5        | +7   | V    |
| V <sub>bus</sub> | Voltage range I <sup>2</sup> C-bus, SCL or SDA or enable (EN) | -0.5        | +7   | V    |
| 1                | DC current (any pin)                                          | _           | 50   | mA   |
| P <sub>tot</sub> | Power dissipation                                             | _           | 100  | mW   |
| T <sub>stg</sub> | Storage temperature range                                     | <b>–</b> 55 | +125 | °C   |
| T <sub>amb</sub> | Operating ambient temperature range                           | -40         | +85  | °C   |
| T <sub>i</sub>   | Junction temperature                                          | _           | +125 | °C   |

# Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 2.7 V to 3.3 V; GND = 0 V;  $T_{amb}$  = –40  $^{\circ}C$  to +85  $^{\circ}C$ ; unless otherwise specified.

| SYMBOL                            | PARAMETER                                              | TEST CONDITIONS                                                                  |                     | _    | UNIT                |      |
|-----------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|------|---------------------|------|
| STINIBUL                          | PARAMETER                                              | TEST CONDITIONS                                                                  | MIN.                | TYP. | MAX.                | UNIT |
| Supplies                          |                                                        |                                                                                  |                     |      |                     |      |
| V <sub>CCB</sub>                  | DC supply voltage                                      |                                                                                  | 2.7                 | _    | 3.3                 | V    |
| V <sub>CCA</sub>                  | LOW-level DC supply voltage                            |                                                                                  | 0.9                 | _    | 5.5                 | V    |
| Icc                               | Quiescent supply current for V <sub>CCA</sub>          |                                                                                  | -                   | _    | 1                   | mA   |
| I <sub>CCH</sub>                  | Quiescent supply current, both channels HIGH           | $V_{CC} = 3.6 \text{ V};$<br>$SDAn = SCLn = V_{CC}$                              | _                   | 1.5  | 5                   | mA   |
| I <sub>CCA</sub>                  | Quiescent supply current, both channels LOW            | V <sub>CC</sub> = 3.6 V;<br>one SDA and one SCL = GND, other<br>SDA and SCL open | _                   | 1.5  | 5                   | mA   |
| I <sub>CCAc</sub>                 | Quiescent supply current in contention                 | V <sub>CC</sub> = 3.6 V;<br>SDAn = SCLn = GND                                    | _                   | 1.5  | 5                   | mA   |
| Input and o                       | utput SDAB and SCLB                                    | •                                                                                |                     |      |                     |      |
| V <sub>IH</sub>                   | HIGH-level input voltage                               |                                                                                  | 0.7V <sub>CCB</sub> | _    | 5.5                 | V    |
| V <sub>IL</sub>                   | LOW-level input voltage (Note 1)                       |                                                                                  | -0.5                | _    | 0.3V <sub>CCB</sub> | V    |
| $V_{ILC}$                         | LOW-level input voltage contention (Note 1)            |                                                                                  | -0.5                | _    | 0.4                 | V    |
| V <sub>IK</sub>                   | Input clamp voltage                                    | I <sub>I</sub> = -18 mA                                                          | -                   | _    | -1.2                | V    |
| II                                | Input leakage current                                  | V <sub>I</sub> = 3.6 V                                                           | -                   | _    | ±1                  | μΑ   |
| I <sub>IL</sub>                   | Input current LOW, SDA, SCL                            | V <sub>I</sub> = 0.2 V, SDA, SCL                                                 | -                   | _    | 10                  | μΑ   |
| V <sub>OL</sub>                   | LOW-level output voltage                               | I <sub>OL</sub> = 100 μA or 6 mA                                                 | 0.47                | 0.52 | 0.6                 | V    |
| V <sub>OL</sub> -V <sub>ILc</sub> | LOW-level input voltage below output low level voltage | Guaranteed by design                                                             | _                   | _    | 70                  | mV   |
| loh                               | Output HIGH-level leakage current                      | V <sub>O</sub> = 3.6 V                                                           | -                   | _    | 10                  | μΑ   |
| C <sub>I/O</sub>                  | Input/output capacitance                               | $V_{I} = 3 \text{ V or } 0 \text{ V}; \ V_{CC} = 3.3 \text{ V}$                  | <u> </u>            | 6    | 7                   | pF   |
| C <sub>I/O</sub>                  | Input/output capacitance                               | V <sub>I</sub> = 3 V or 0 V; V <sub>CC</sub> = 0 V                               |                     | 6    | 7                   | pF   |
| Input and o                       | utput SDAA and SCLA                                    |                                                                                  |                     |      |                     |      |
| V <sub>IH</sub>                   | HIGH-level input voltage                               |                                                                                  | 0.7V <sub>CCA</sub> | _    | 5.5                 | V    |
| V <sub>IL</sub>                   | LOW-level input voltage (Note 1)                       |                                                                                  | -0.5                | _    | 0.3V <sub>CCA</sub> | V    |
| $V_{IK}$                          | Input clamp voltage                                    | $I_1 = -18 \text{ mA}$                                                           | -                   | _    | -1.2                | V    |
| ΙĮ                                | Input leakage current                                  | V <sub>I</sub> = 3.6 V                                                           | -                   | _    | ±1                  | μΑ   |
| I <sub>IL</sub>                   | Input current LOW, SDA, SCL                            | V <sub>I</sub> = 0.2 V, SDA, SCL                                                 | <u> </u>            | _    | 10                  | μΑ   |
| V <sub>OL</sub>                   | LOW-level output voltage                               | I <sub>OL</sub> = 6 mA                                                           |                     | 0.1  | 0.2                 | V    |
| I <sub>OH</sub>                   | Output HIGH-level leakage current                      | V <sub>O</sub> = 3.6 V                                                           | -                   | _    | 10                  | μΑ   |
| C <sub>I/O</sub>                  | Input/output capacitance                               | $V_I = 3 \text{ V or } 0 \text{ V}; \ V_{CC} = 3.3 \text{ V}$                    | <u> </u>            | 6    | 7                   | pF   |
| C <sub>I/O</sub>                  | Input/output capacitance                               | V <sub>I</sub> = 3 V or 0 V; V <sub>CC</sub> = 0 V                               |                     | 6    | 7                   | pF   |
| Enable                            | -                                                      | •                                                                                | -                   |      | -                   |      |
| V <sub>IL</sub>                   | LOW-level input voltage                                |                                                                                  | -0.5                | _    | 0.3V <sub>CCB</sub> | V    |
| V <sub>IH</sub>                   | HIGH-level input voltage                               |                                                                                  | 0.7V <sub>CCB</sub> | _    | 5.5                 | V    |
| I <sub>IL</sub>                   | Input current LOW, EN                                  | V <sub>I</sub> = 0.2 V, EN; V <sub>CC</sub> = 3.6 V                              | <u> </u>            | 10   | 30                  | μΑ   |
| I <sub>LI</sub>                   | Input leakage current                                  |                                                                                  | -1                  | _    | 1                   | μΑ   |
| C <sub>I</sub>                    | Input capacitance                                      | V <sub>I</sub> = 3.0 V or 0 V                                                    | <u> </u>            | 6    | 7                   | pF   |

#### NOTE:

V<sub>IL</sub> specification is for the first LOW level seen by the SDAx/SCLx lines. V<sub>ILC</sub> is for the second and subsequent LOW levels seen by the SDAx/SCLx lines.

### Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### AC ELECTRICAL CHARACTERISTICS

| CVMDOL            | DADAMETED                          | TEST COMPITIONS                      |      | LIMITS          |      | UNIT  |
|-------------------|------------------------------------|--------------------------------------|------|-----------------|------|-------|
| SYMBOL            | PARAMETER                          | TEST CONDITIONS                      | MIN. | TYP.            | MAX. | JUNII |
| t <sub>PLH</sub>  | Propagation delay, B to A side     | Waveform 3; Note 3                   | 100  | 170             | 250  | ns    |
| t <sub>PHL</sub>  | Propagation delay, B to A side     | V <sub>CCA</sub> ≤ 2.7 V; Waveform 1 | 30   | 80 <sup>7</sup> | 110  | ns    |
|                   |                                    | V <sub>CCA</sub> ≥ 3 V; Waveform 1   | 10   | 66              | 300  | ns    |
| t <sub>TLH</sub>  | Transition time, A side            | Waveform 2                           | 10   | 20              | 30   | ns    |
| t <sub>THL</sub>  | Transition time, A side            | V <sub>CCA</sub> ≤ 2.7 V; Waveform 2 | 1    | 77 <sup>7</sup> | 105  | ns    |
|                   |                                    | V <sub>CCA</sub> ≥ 3 V; Waveform 2   | 20   | 70              | 175  | ns    |
| t <sub>PLH</sub>  | Propagation delay, A to B side     | Waveform 2; Note 2                   | 25   | 53              | 110  | ns    |
| t <sub>PHL</sub>  | Propagation delay, A to B side     | Waveform 2; Note 2                   | 60   | 79              | 230  | ns    |
| t <sub>TLH</sub>  | Transition time, B side            | Waveform 1                           | 120  | 140             | 170  | ns    |
| t <sub>THL</sub>  | Transition time, B side            | Waveform 1                           | 30   | 48              | 90   | ns    |
| t <sub>SET</sub>  | Enable HIGH before Start condition | Note 6                               | 100  | -               | -    | ns    |
| t <sub>HOLD</sub> | Enable HIGH after Stop condition   | Note 6                               | 100  | -               | -    | ns    |

#### NOTES:

- 1. Times are specified with loads of 1.35 k $\Omega$  pull-up resistance and 57 pF load capacitance on the B side and 167  $\Omega$  pull-up and 57 pF load capacitance on the A side. Different load resistnace and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times.
- The proportional delay data from A to B side is measured at 0.3V<sub>CCA</sub> on the A side to 1.5 V on the B side.
   The t<sub>PLH</sub> delay data from B to A side is measured at 0.5 V on the B side to 0.5V<sub>CCA</sub> on the A side when V<sub>CCA</sub> is less than 2 V, and 1.5 V on The t<sub>PLH</sub> delay data from B to A side is measured at 0.5 V on the B side to 0.5 V<sub>CCA</sub> on the A side when V<sub>CC</sub> the A side if V<sub>CCA</sub> is greater than 2 V.
   Pull-up voltages are V<sub>CCA</sub> on the A side and V<sub>CCB</sub> on the B side.
   Typical values were measured with V<sub>CCA</sub> = 3.6 V at T<sub>amb</sub> = 25 °C, unless otherwise noted.
   The enable pin, EN, should only change state when the global bus and the repeater port are in an idle state.
   Typical value measured with V<sub>CCA</sub> = 2.7 V at T<sub>amb</sub> = 25 °C.

#### **AC WAVEFORMS**



Waveform 1.



Waveform 3.



Waveform 2.

# Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### **TEST CIRCUIT**



**Test Circuit for Open Drain Outputs** 

#### **DEFINITIONS**

 $R_L$  = Load resistor; 1.35 k $\Omega$  on B side, 167  $\Omega$  on A side

 $C_L = Load$  capacitance includes jig and probe capacitance; 57 pF

 $R_T = \quad \text{Termination resistance should be equal to $Z_{OUT}$ of pulse generators.}$ 

SW02342

## Level translating I<sup>2</sup>C-bus repeater

PCA9517

#### SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | Α1             | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(2)</sup> | ψ    | HE             | L     | Lp             | ø          | v    | W    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 5.0<br>4.8       | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.20<br>0.19     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | EUROPEAN | ISSUE DATE |  |            |                                 |  |
|---------|--------|----------|------------|--|------------|---------------------------------|--|
| VERSION | IEC    | JEDEC    | JEITA      |  | PROJECTION | 1550E DATE                      |  |
| SOT96-1 | 076E03 | MS-012   |            |  |            | <del>99-12-27</del><br>03-02-18 |  |

## Level translating I<sup>2</sup>C-bus repeater

PCA9517

TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm

SOT505-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | C            | D <sup>(1)</sup> | E <sup>(2)</sup> | e    | HE         | L    | Lp         | >   | w   | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|------------|-----|-----|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.45<br>0.25 | 0.28<br>0.15 | 3.1<br>2.9       | 3.1<br>2.9       | 0.65 | 5.1<br>4.7 | 0.94 | 0.7<br>0.4 | 0.1 | 0.1 | 0.1 | 0.70<br>0.35     | 6°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                   |  |
|----------|-----|----------|------------|--|------------|-----------------------------------|--|
| VERSION  | IEC | JEDEC    | JEITA      |  | PROJECTION | ISSUE DATE                        |  |
| SOT505-1 |     |          |            |  |            | <del>-99-04-09-</del><br>03-02-18 |  |

# Level translating I<sup>2</sup>C-bus repeater

PCA9517

### **REVISION HISTORY**

| Rev | Date     | Description                          |
|-----|----------|--------------------------------------|
| _1  | 20041005 | Product data sheet (9397 750 13252). |

### Level translating I<sup>2</sup>C-bus repeater

PCA9517



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I2C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### **Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> [3] | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit

Fax: +31 40 27 24825 http://www.semiconductors.philips.com.

For sales offices addresses send e-mail to:

sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Published in the U.S.A.

Date of release: 10-04

Document number:

9397 750 13252

Let's make things better.

**Philips** Semiconductors



