**TOSHIBA TA8000F** TOSHIBA BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC # TA8000F # 5V VOLTAGE REGULATOR WITH WATCHDOG TIMER The TA8000F is an IC specially designed for microcomputer systems. It produces an output voltage of 5 ± 0.25V without need for adjustment from its accurate reference voltage and amplifier circuit. At power-on, it outputs a reset signal to reset the system. It will also output a reset signal when the 5V output voltage drops below 85% because of external disturbance or other problem. It also incorporates a watchdog timer for self-diagnosing the system. When the system malfunctions, the IC generates reset pulses intermittently to prevent the system from running away. Accurate output : 5 ± 0.25V Output voltage adjusting pin attached Power-on reset timer incorporated Watchdog timer incorporated Wide operating voltage range : 40V (max.) Operating temperature range : from -40 to 85°C Load dump protection : 80V (max.) (1 second) SOP-14 pin Weight: 0.2g (Typ.) #### **BLOCK DIAGRAM AND PIN LAYOUT** TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. # PIN DESCRIPTION | PIN No. | SYMBOL | DESCRIPTION | |--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COMP | Phase compensation pin for output stabilization | | 3 | VCC | Power supply pin for internal circuit. The output voltage can also be detected at this pin. | | 4 | GND | Grounded | | 5 | ADJ | Output voltage adjusting pin. The voltage will increase when a resistor is inserted between ADJ and GND. It will reduce when a resistor is inserted between ADJ and V <sub>CC</sub> . It will become 10V when ADJ and GND are directly connected. | | 7 | RESET | <ul> <li>NPN transistor open-collector output.</li> <li>(1) The signal goes low when the output drops below 85% of the specified level.</li> <li>(2) The pin supplies a reset signal determined by the CR combination connected to the TC pin.</li> <li>(3) The pin supplies reset pulses intermittently if no clock is given to the CK pin. This function is useful when the IC is used as a watchdog timer for a microcomputer system.</li> </ul> | | 8 | TC | Time setting pin for the reset and watchdog timers | | 10 | СК | Input pin for watchdog timer. The pin is pulled up to V <sub>CC</sub> if the IC is used only as a power-on reset timer. | | 12 | BIAS | Power supply starting pin. The starting current is supplied through a resistor to which the input voltage is applied. The output current from this starting current is as follows : $I_{OUT} (\text{pin } 12) \geq 30 \times (V_{IN} - 0.7) / (15 + R_1) (\text{mA}) \\ \text{where } R_1 \text{ is the external resistance attached to pin } 12 (k\Omega) .$ When $V_{CC}$ rises above 2.7V, the starting current is absorbed in the internal circuit ; instead, $I_{OUT}$ is supplied via $V_{CC}$ . | | 14 | OUT | Connected to the base of an external PNP transistor so that the output voltage is stabilized. Power supply design suitable for particular load capacities is thus possible. Since the recommended maximum IOUT is 8mA, an output current of 300mA is assured if the external transistor has an HFE of 40 or more. | | 2, 6, 9,<br>11, 13 | N.C | Not connected | ## **TIMING CHART** ## **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|-------------------|-----------------|------| | Innut Valtage | V <sub>IN1</sub> | 80 (1s) | V | | Input Voltage | V <sub>IN2</sub> | <b>- 5∼16</b> | ] | | Output Current | IOUT1 | 10 | mA | | Output Current | I <sub>OUT2</sub> | 4 | IIIA | | Output Voltage | V <sub>OUT1</sub> | 80 (1s) | V | | Output voitage | V <sub>OUT2</sub> | 16 | ] | | Power Dissipation | PD | 280 | mW | | Operating Temperature | T <sub>opr</sub> | - 40~85 | °C | | Storage Temperature | T <sub>stg</sub> | <b>- 55∼150</b> | °C | | Lead Temperature-time | T <sub>sol</sub> | 260 (10s) | °C | (Note) V<sub>IN1</sub> V<sub>IN1</sub> : BIAS input V<sub>IN2</sub> : CK input I<sub>OUT1</sub>, V<sub>OUT1</sub> : OUT output I<sub>OUT2</sub>, V<sub>OUT2</sub> : RESET output **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 6$ to 17V, Ta = -40 to 85°C) | | (- 1/ | | • | • | | | | | | |-------------------------|---------------------------|-----------------|----------------------|----------------------------|-------------------------------|-------------------------------|----------------|---------|--| | CHARACTERISTIC | SYMBOL | PIN | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | | Output Voltage | $V_{REG}$ | Vcc | _ | _ | 4.75 | 5.0 | 5.25 | V | | | Line Regulation | _ | Vcc | _ | V <sub>IN</sub> = 6~40V | _ | 0.1 | 0.5 | % | | | Load Regulation | _ | Vcc | _ | I <sub>LOAD</sub> = 1~50mA | _ | 0.1 | 0.5 | % | | | Temperature Coefficient | _ | Vcc | _ | _ | _ | 0.01 | _ | % /°C | | | Output Voltage | VOL | RESET | _ | I <sub>OL</sub> = 2mA | _ | _ | 0.5 | V | | | Output Leakage Current | ILEAK | RESET | _ | V <sub>OUT</sub> = 10V | _ | _ | 5 | $\mu$ A | | | Input Current | IN | TC | _ | V <sub>IN</sub> = 0~3.5V | -3 | _ | 3 | μΑ | | | | V <sub>IH</sub> | тс | _ | RESET High to Low | _ | 80% × | _ | - V | | | Threshold Voltage | | | | | | V <sub>REG</sub> | | | | | l contains to mage | $ v_{IL} $ | | l | RESET Low to High | | 40% × | _ | | | | | | | | | | V <sub>REG</sub> | | | | | Input Current | I <sub>IN</sub> | CK | _ | V <sub>IN</sub> = 5V | _ | 0.3 | 0.7 | mA | | | Input Voltage | V <sub>IH</sub> | CK | _ | _ | 2 | _ | _ | V | | | Input voltage | V <sub>IL</sub> | CK | _ | _ | _ | _ | 0.5 | | | | Reset Detect Voltage | _ | V <sub>CC</sub> | _ | _ | 82% × | 85% × | 88% × | V | | | Reset Detect Voltage | | | | _ | V <sub>REG</sub> | V <sub>REG</sub> | $V_{REG}$ | | | | Standby Current | Is | Vcc | _ | V <sub>IN</sub> = 14V | _ | 5 | 6.5 | mA | | | Watchdog Timer | T <sub>WD</sub> | RESET | _ | _ | 0.9× | 1.1 × | 1.3 × | _ | | | wateridog Timer | | | | | C <sub>T</sub> R <sub>T</sub> | C <sub>T</sub> R <sub>T</sub> | $C_TR_T$ | | | | Reset Timer (1) | T <sub>RST (1)</sub> RESE | RESET | RESET — | _ | 1.3 × | 1.6× | 1.9× | | | | Meset Timer (1) | | NESE! | | | C <sub>T</sub> R <sub>T</sub> | C <sub>T</sub> R <sub>T</sub> | CTRT | | | | Reset Timer (2) | TDCT (2) RESET | RESET | _ | | 150× | 300× | 600× | _ | | | | T <sub>RST</sub> (2) | | | | C <sub>T</sub> | CT | C <sub>T</sub> | | | | Clock Pulse Width | TW | CK | _ | _ | 3 | _ | _ | $\mu$ s | | Note: Reset timer (1): Power-on reset time Reset timer (2): Watchdog reset time #### TYPICAL CHARACTERISTICS - 1. Input-output characteristic ( $R_L = 25\Omega$ , external transistor 2SA968-Y) - E UN (V) - 2. Reset Output Characteristic #### **EXAMPLE OF APPLICATION CIRCUIT** - \* Cautions for Wiring - 1. C<sub>1</sub> and C<sub>2</sub> are for absorbing disturbance, noise, etc. Connect them as close to the IC as possible. - 2. C<sub>3</sub> is for phase compensation. Also, connect C<sub>3</sub> close to the IC. # APPLICATION CIRCUIT OF WATCHDOG/RESET TIMERS 1. T<sub>RST (1)</sub> ≒ 10ms······ Power-On Reset Timer 2. T<sub>RST (1)</sub> ≒1.5T<sub>WD</sub> 3. T<sub>RST (1)</sub> ≒100ms, T<sub>WD</sub>≒300ms ## 4. Recommended Conditions | PART NAME | MIN. | MAX. | UNIT | |-------------------------------------------|------|------|------| | CT | 0.01 | 100 | μF | | R <sub>T</sub> | 5 | 100 | kΩ | | R <sub>T1</sub> | _ | 100 | kΩ | | R <sub>T1</sub> // R <sub>T2</sub> (Note) | 5 | _ | kΩ | (Note : $R_{T1} // R_{T2} = (R_{T1} \times R_{T2}) / (R_{T1} + R_{T2})$ # **CK INPUT APPLICATION CIRCUIT** Timing Chart The capacitor coupling allows reset pulses to be supplied intermittently from the $\overline{\text{RESET}}$ pin whether the input level (IN) is high or low. TOSHIBA TA8000F # **OUTLINE DRAWING** SOP14-P-225-1.27 Unit: mm Weight: 0.2g (Typ.)