# **CMX018** # **UHF FM/FSK Receiver** D/018/3 April 1999 Advance Information #### **Features** - Double Conversion Super-Heterodyne Receiver and FM/FSK Demodulator - LNA with Switched Gain - High Performance UHF Down-Converter Stage with Integrated VCO - 2.7V Operation - Zero-Power Mode (<10μA)</li> - 28-Pin SSOP Package - Temperature Compensated RSSI ## **Applications** - High Performance Analogue/Digital Radio Links (860-965MHz) - General ISM 915MHz Band - Analogue/Digital Cordless Phones - Spread Spectrum Receivers - Analogue FM Receivers - Handheld Data Terminals - So-Ho Wireless Data Links ## 1.1 Brief Description The CMX018 is a single chip UHF FM/FSK double-conversion super-heterodyne receiver. It combines a dual gain mode Low Noise Amplifier (LNA), two down-converters (including integrated oscillators), limiting amplifier, RSSI, FM/FSK demodulator and zero-power mode control. The CMX018 can be used in conjunction with the CMX017, an integrated FM/FSK modulator and transmitter, to implement a complete UHF radio link. #### **CONTENTS** | Section Pag | <u>je</u> | |-------------------------------------|-----------| | 1.0 Features and Applications1 | | | 1.1 Brief Description1 | | | 1.2 Internal Block Diagram3 | | | 1.3 Signal List4 | | | 1.4 External Components6 | | | 1.5 General Description7 | | | 1.5.1 Low Noise Amplifier7 | | | 1.5.2 First Down-Converter7 | | | 1.5.3 Second Down-Converter 7 | | | 1.5.4 Limiting Amplifier and RSSI7 | | | 1.5.5 FM/FSK Demodulator8 | | | 1.5.6 Zero-Power Mode8 | | | 1.6 Application Notes9 | | | 1.6.1 General9 | | | 1.6.2 Example Schematic and Layout9 | | | 1.7 Performance Specification12 | | | 1.7.1 Electrical Performance12 | | | <b>1.7.2 Packaging</b> 15 | | | 1.7.3 Handling Precautions15 | | **Note:** As this product is still in development, it is likely that a number of changes and additions will be made to this specification. Items marked TBD or left blank will be included in later issues. Information in this data sheet should not be relied upon for final product design. # 1.2 Internal Block Diagram Figure 1 Internal Block Diagram # 1.3 Signal List | Package<br>D6 | Signal | | Description | |---------------|---------|--------|-------------------------------------------------------------------------------------------------------------------| | Pin No. | Name | Туре | | | 1 | LNAIN | I/P | LNA RF Input | | 2 | GND | GROUND | LNA Ground connection | | 3 | LNAOUT | O/P | LNA RF Output | | 4 | GND | GROUND | LNA Ground connection | | 5 | MIX1IN | I/P | RF Input to the First Down-Converter | | 6 | MIX1OUT | O/P | IF Output from the First Down-Converter | | 7 | GND | GROUND | First Down-Converter Ground connection | | 8 | MIX2IN | I/P | RF Input to the Second Down-Converter | | 9 | MIX2OUT | O/P | IF Output from the Second Down-Converter | | 10 | GND | GROUND | Second Down-Converter, Limiting Amplifier,<br>RSSI and Demodulator stages -<br>Ground connection | | 11 | LIMIN | I/P | Input to the Limiting Amplifier | | 12 | LIMDEC1 | I/P | External Decoupling capacitors - one required at | | 13 | LIMDEC2 | I/P | each Limiting Amplifier Input | | 14 | RSSI | O/P | Receive Signal Strength Indicator output | | 15 | QUADIN | I/P | Quadrature input to the FM Demodulator | | 16 | LIMOUT | O/P | Output from the Limiting Amplifier | | 17 | Vcc3 | POWER | Power supply to the Second Down-Converter,<br>Limiting Amplifier, RSSI and Demodulator stages<br>- nominally 3.0V | | 18 | DETOUT | O/P | Output of the FM/FSK Quadrature Demodulator | | 19 | OSCEM | | Emitter connection to the Second Down-<br>Converter Local Oscillator transistor | | 20 | OSCBA | | Base connection to the Second Down-Converter Local Oscillator transistor | | 21 | OSCOUT | O/P | Buffered Local Oscillator (Open-Collector) output from the First Down-Converter | | 22 | Vcc2 | POWER | First Down-Converter Power supply - nominally 3.0V | | Package<br>D6 | Signal Description | | | Signal | | Description | |---------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------|--------|--|-------------| | Pin No. | Name | Туре | | | | | | 23 | TANK | I/P | First Down-Converter Local Oscillator (VCO) TANK/resonator connection | | | | | 24 | GND | GROUND | First Down-Converter VCO Ground connection | | | | | 25 | Vcc1 | POWER | LNA Power supply - nominally 3.0V | | | | | 26 | LNADEC | | External LNA bias decoupling capacitor | | | | | 27 | GAINSEL | CMOS I/P | LNA Gain control logic input. A logic '0' provides a typical power gain of 16dB and a logic '1' provides an attenuation of 6dB | | | | | 28 | ENABLE | CMOS I/P | Zero-Power logic control. A logic '0' powers down the device. | | | | Notes: I/P = Input O/P = Output # 1.4 External Components #### **Component Values:** | X1<br>L1<br>L2<br>L3 | 60.175MHz<br>22nH<br>680nH<br>680nH | 50ppm Xtal | |----------------------|-------------------------------------|-------------------------------------------------------------| | L4 | 1μΗ | | | D1 | Varactor | Varactor Diode, type SMV1233-011 | | ~ | Resonator | Co-Axial Resonator, type RG402, length = 11mm, shorted end. | | C1 | 100nF | | | C2 | 100nF | | | C3 | 100nF | | | C4 | 200pF | | | C5 | 8 - 50pF | Trimmer | | C6 | 5pF | | | C7 | 220pF | | | C8 | 6.8pF | | | C9 | 15pF | | | C10 | 33pF | | | C11 | 4.7pF | | | C12 | 6.2pF | | | C13 | 10nF | | | C14 | 100pF | | | C15 | 100pF | | | R1 | 10k $\Omega$ | | | R2 | 10k $\Omega$ | | | R3 | $2.0 \mathrm{k}\Omega$ | | | | | | NOTE: Components are surface mount, type SMD0603, unless otherwise marked. Figure 2 Example of CMX018 with External Components ## 1.5 General Description The CMX018 is a single chip UHF FM/FSK double-conversion super-heterodyne receiver. It combines a dual gain mode Low Noise Amplifier (LNA), two down-converters (including integrated oscillators), limiting amplifier, RSSI, FM/FSK demodulator and zero-power mode control. The receiver frequency is selected using an external PLL or synthesizer which is driven by the buffered RF oscillator signal from the first down-converter. The CMX018 can be used in conjunction with the CMX017, an integrated FM/FSK modulator and transmitter, to implement a complete UHF radio link. ### 1.5.1 Low Noise Amplifier The LNA includes a switched gain function which is used to increase the dynamic range of the receiver. The gain is selected using the GAINSEL logic input at pin 2. With a logic '0' at the GAINSEL input a high gain is selected and the amplifier achieves the lowest noise figure. This mode is used where maximum sensitivity is required for low level input signals. Where high level signals are present at the receiver input, which cause difficulties due to inter-modulation, the gain of the LNA can be reduced by typically 22dB from about +16dB to about -6dB. The attenuation is selected by applying a logic '1' at the GAINSEL input, this minimises the amount of non-linear distortion in the overall receiver at the expense of small signal sensitivity. The input and output impedances of the LNA are typically $50\Omega$ . #### 1.5.2 First Down-Converter The first down-converter includes a double balanced mixer with a low noise pre-amplifier and on-chip oscillator components. The oscillator is configured as a "high-sided" voltage controlled local oscillator, using an external varicap diode and tank resonator circuit, such that the first IF is typically centred at 70MHz. A buffered oscillator signal (OSCOUT at pin 21) is provided to drive the frequency synthesizer which controls the frequency tuning. The input impedance is typically $50\Omega$ and the output impedance is typically $100\Omega$ . #### 1.5.3 Second Down-Converter The second down-converter also includes a double balanced mixer with a low noise pre-amplifier and on-chip oscillator components. The oscillator is configured as a "low-sided" local oscillator, using an external crystal at typically 60 MHz, such that the second IF is centred at 10.7 MHz. The input impedance is typically $100 \Omega$ and the output impedance is typically $430 \Omega$ . #### 1.5.4 Limiting Amplifier and RSSI The limiting amplifier provides the IF amplification and limiting prior to the FM/FSK demodulator. An RSSI circuit is included which has temperature compensation. An RF signal level of -100dBm at the LNA input will produce an RSSI voltage of typically TBD mV. The RSSI voltage will increase with increasing RF input level at a rate of 20mV/dB up to a typical voltage of TBD V at a -60dBm RF input. In practice the absolute RSSI voltage will depend upon the insertion losses associated with each of the IF filters. The input impedance is typically $430\Omega$ . #### 1.5.5 FM/FSK Demodulator A quadrature detector is employed together with an external discriminator and phase shift network to demodulate the FM or FSK signal. #### 1.5.6 Zero-Power Mode The device is powered down by applying a logic '0' level at the ENABLE input (pin 28). In this mode the device current is reduced to less than $10\mu A$ . This feature is useful when the device is operating within a transceiver where the receiver needs to be enabled and disabled. A delay should be allowed for the receiver to settle after power-up. This is likely to be less than the xtal oscillator stabilisation time, which may be altered by adjusting the value of R2, shown in Figure 2. # 1.6 Application Notes #### 1.6.1 General **TBD** ### 1.6.2 Example Schematic and Layout The following schematic (Figure 3) and printed circuit layout (Figure 4) show a typical application interface for the CMX018. To aid legibility, the schematic and layout are available electronically from the CML website <a href="http://www.cmlmicro.co.uk">http://www.cmlmicro.co.uk</a> or on floppy disk by request from CML's office. Alternative components and component values are shown on the schematic. These should be selected according to the intended application. The schematic uses the following ICs: U2 Motorola MC34072D-SO8 U3 IC Works WB1315X U4 Analog Devices AD8532-SO8 Figure 3 Application Schematic D/018/3 Figure 4a Application Layout - Top Copper Figure 4b Application Layout - Bottom Copper (not reversed) Available from http://www.cmlmicro.co.uk # 1.7 Performance Specification ### 1.7.1 Electrical Performance ## **Absolute Maximum Ratings** Exceeding these maximum ratings can result in damage to the device. | | Pins | Min. | Max. | Units | |-----------------------------------|------------|------|----------------|-------| | Supply Voltage (V <sub>CC</sub> ) | 17, 22, 25 | -0.3 | 7.0 | V | | Input Voltage | 27, 28 | -0.3 | $V_{CC} + 0.3$ | V | | LNA Input Power | 1 | | 0 | dBm | | D6 Package | Min. | Max. | Units | |--------------------------------------------------|------|------|-------| | Total Allowable Power Dissipation at Tamb = 25°C | | 1100 | mW | | Derating | | 11 | mW/°C | | Storage Temperature | -55 | +125 | °C | ## **Operating Limits** Correct operation of the device outside these limits is not implied. | | Notes | Min. | Max. | Units | |-----------------------------------|-------|------|------|-------| | Supply Voltage (V <sub>CC</sub> ) | | 2.7 | 3.3 | V | | RF Input Range | | 860 | 965 | MHz | | Operating Temperature | | -10 | +60 | °C | # **Operating Characteristics** For the following conditions unless otherwise specified: $V_{CC}$ = 2.7V to 3.3V, Tamb = - 10°C to +60°C, RF = 915MHz, 50 $\Omega$ source and load impedance. | | Pin | Min. | Тур. | Max. | Units | |---------------------------------------------------------------|------------|------|------------|------|----------| | DC Parameters | | | | | | | Icc (ENABLE = V <sub>CC</sub> and GAINSEL = 0V) | 17, 22, 25 | | 50 | | mA | | Icc (ENABLE = V <sub>CC</sub> and GAINSEL = V <sub>CC</sub> ) | 17, 22, 25 | | 42 | | mA | | ICC (ENABLE = 0V) | 17, 22, 25 | | | 10 | μΑ | | AC Parameters | | | | | | | <b>LNA</b> (RF = 915MHz) | | | | | | | Power Gain (GAINSEL = 0V) | 1, 3 | | 16 | | dB | | Power Gain (GAINSEL = V <sub>CC</sub> ) | 1, 3 | | -6.0 | | dB | | Noise Figure | 1, 3 | | 3.0 | | dB | | Input 1dB Gain Compression Point | 1 | | -20 | | dBm | | (GAINSEL = 0V) | | | | | | | Input 1dB Gain Compression Point | 1 | | 16 | | dBm | | $(GAINSEL = V_{CC})$ | | | | | | | Input Third Order Intercept Point | 1 | | -10 | | dBm | | (GAINSEL = 0V) | 4 | | 05 | | ID | | Input Third Order Intercept Point | 1 | | 25 | | dBm | | (GAINSEL = V <sub>CC</sub> ) Reverse Isolation (GAINSEL = 0V) | 3, 1 | | -35 | | dB | | Reverse Isolation (GAINSEL = $V_{CC}$ ) | 3, 1 | | -6.0 | | dВ | | Input Impedance | 3, 1<br>1 | | -6.0<br>50 | | $\Omega$ | | Output Impedance | 3 | | 50<br>50 | | $\Omega$ | | Input Return Loss (50Ω source) | 1 | | 10 | | dB | | • | 3 | | 15 | | dВ | | Output Return Loss (50Ω load) | 3<br>1 | | | | dВm | | VCO to LNA Leakage | 1 | | -45 | | abm | | First Down Converter | | | | | | | (RF = 915MHz and IF = 70MHz) | | | | | | | Conversion Gain | 5, 6 | | 15 | | dB | | Noise Figure | 5, 6 | | 15 | | dB | | Input 1dB Gain Compression Point | 5 | | -12 | | dBm | | Input Third Order Intercept Point | 5 | | -4.0 | | dBm | | Input Impedance | 5 | | 50 | | $\Omega$ | | Output Impedance | 6 | | 100 | | $\Omega$ | | Input Return Loss (50 $\Omega$ source) | 5 | | TBD | | dB | | Output Return Loss (50 $\Omega$ load) | 6 | | TBD | | dB | | Buffered oscillator output power | 21 | | -10 | | dBm | | RF to IF Leakage | 5, 6 | | TBD | | dB | | LO to IF Leakage | 6 | | TBD | | dBm | | LO to RF Leakage | 5 | | TBD | | dBm | # **Operating Characteristics** (Continued) | | Pin | Min. | Тур. | Max. | Units | |------------------------------------|--------|------|------|------|----------| | Second Down Converter | | | | | | | (RF = 70MHz and IF = 10.7MHz) | | | | | | | Conversion Gain | 8, 9 | | 24 | | dB | | Noise Figure | 8, 9 | | 13 | | dB | | Output 1dB Gain Compression Point | 9 | | -11 | | dBm | | Output Third Order Intercept Point | 9 | | -2 | | dBm | | Input Impedance | 8 | | 100 | | Ω | | Output Impedance | 9 | | 430 | | Ω | | Limiting Amplifier and RSSI | | | | | | | (IF = 10.7MHz) | | | | | | | Bandwidth | 11, 16 | | 40 | | MHz | | Internal Voltage Gain | 11 | | 74 | | dBV | | Input Impedance | 11 | | 430 | | $\Omega$ | | RSSI Dynamic Range | 14 | | TBD | | dB | | RSSI Slope | 14 | | TBD | | V/dE | | RSSI Voltage Range 1 | 14 | | TBD | | V | | Demodulator (IF = 10.7MHz) | | | | | | | Output Swing 2 | 18 | | TBD | | mVp- | | Output Impedance | 18 | | 1 | | kΩ | Notes: 1. Input power = TBD to TBD 2. 125kHz Deviation, $1k\Omega$ Load UHF FM/FSK Receiver CMX018 #### 1.7.2 Packaging Figure 5 28-Pin Plastic SSOP Mechanical Outline: Order as part no. CMX018D6 ## 1.7.3 Handling Precautions This device is a high performance RF integrated circuit and is ESD sensitive. Adequate precautions must be taken during handling and assembly of this device. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed. 1 WHEATON ROAD WITHAM - ESSEX CM8 3TD - ENGLAND Telephone: +44 1376 513833 Telefax: +44 1376 518247 e-mail: sales@cmlmicro.co.uk http://www.cmlmicro.co.uk