

# 1. Feature

- A 10/100BASE-TX/ 100BASE-FX converter with a SMI port for management
- Built in a 10/100BASE-TX transceiver
- Built in a PHY for 100BASE-FX
- Built in a 2-port switch
  - Pass all packets without address and CRC check (optional)
  - Supports modified cut-through frame forwarding for low latency
  - Supports pure converter mode data forwarding for extreme low latency
  - Supports flow control for full and half duplex operation
  - Bandwidth control
  - Forward 1600 bytes packet for management
  - Optional forward fragments
- Built in 128Kb RAM for data buffer
- Supports 3.3v I/O tolerance SMI (MDC, MDIO) and MII registers for management
  - Configure local and remote IP113M through local SMI
  - Monitor local and remote IP113M through local SMI
  - Configure/ monitor TP port support (auto-negotiation or force 10M/100M, full/half)
  - Configure/ monitor flow control, bandwidth
  - Supports loop back test (In-band or out-band, auto or program)
  - The maintenance frame is compatible to TS-1000 standard (the Telecommunication Technology Committee, TTC)
- Supports Statistic Counters
- Supports auto MDI-MDIX function
- Supports link fault pass through function
- Supports far end fault function
- LED display for link/activity, full/half, 10/100
- Built in a watchdog timer to monitor internal switch error
- Supports EEPROM Configuration
- 0.25-um CMOS technology
- Single 2.5v power supply48-pin LQFP package

# 2. General Description

IP113M can be a 10/100BASE-TX to 100BASE-FX converter or a 100BASE-FX to 100BASE-FX repeater with an SMI port for management. It consists of a 2-port switch controller, a fast Ethernet transceiver and a PHY for 100BASE-FX. The transceivers in IP113M are designed in DSP approach with advance 0.25um technology; this results in high noise immunity and robust performance.

Besides store and forward mode, IP113M supports modified cut through mode and pure converter mode for low latency data forwarding. IP113M can forward packets up to 1600 bytes to meet requirement of extra long packets.

IP113M supports remote management function. Besides remote monitor and loop back test function defined in TS-1000, IP113M supports remote access functions. Local IP113M can access the MII register of remote IP113M by programming local IP113M's MII registers via SMI. IP113M implements the management function using the maintenance frame defined in TS-1000.

IP113M supports IEEE802.3x, collision base backpressure, and various LED functions, etc. These functions can be configured to fit the different requirements by feeding operation parameters via EEPROM interface or pull up/down resistors on specified pins.



# 3. Block Diagram



# 4. Application Diagram





# 5. Applications

# 5.1. Managed converter (up to 31 pieces of IP113M in a chassis)



### 5.2. Un-managed converter



#### 5.3. Fiber Repeater





# 6. PIN Diagram





# 7. PIN Description

| Туре | Description                       |
|------|-----------------------------------|
| I    | Input pin                         |
| 0    | Output pin                        |
| IPL  | Input pin with internal pull low  |
| IPH  | Input pin with internal pull high |

| Pin no.    | Label        | Туре | Description                                                                                                                                                                |
|------------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transceive | er (         |      |                                                                                                                                                                            |
| 5, 6       | RXIP, RXIM   | Ι    | TP receive                                                                                                                                                                 |
| 8, 9       | TXOP, TXOM   | 0    | TP transmit                                                                                                                                                                |
| 2          | BGRES        | 0    | <b>Band gap resistor</b><br>It is connected to GND through a 6.19k (1%) resistor in<br>application circuit.                                                                |
| 18         | FXSD         | Ι    | <b>100Base-FX signal detect</b><br>Fiber signal detect. It is an input signal from fiber MAU. Fiber<br>signal detect is active if the voltage of FXSD is higher than 1.2v. |
| 13, 14     | FXRDP, FXRDM | I    | Fiber receiver data pair                                                                                                                                                   |
| 16, 17     | FXTDP, FXTDM | 0    | Fiber transmit data pair                                                                                                                                                   |



# 7. PIN Description (continued)

| Pin no.  | Label           | Туре | Description                                                                                                                                                                                                          |
|----------|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED pins | •               |      |                                                                                                                                                                                                                      |
| 31       | LED_TP_LINK     | 0    | <b>TP port link LED</b><br>On: link ok, Off: link fail, Flash: link ok & activity<br>(Flash: on for 20ms and off for 80ms)                                                                                           |
| 33       | LED_TP_SPD      | 0    | TP port speed LED<br>On: 100M, Off: 10M                                                                                                                                                                              |
| 32       | LED_TP_FDX      | 0    | <b>TP port full duplex LED</b><br>On: full, Off: half,<br>Flash: half & collision happens<br>(Flash: on for 20ms and off for 80ms)                                                                                   |
| 36       | LED_FX_LINK     | 0    | <b>Fiber port link LED</b><br>On: link ok, Off: link fail, Flash: link ok & activity<br>(Flash: on for 20ms and off for 80ms)                                                                                        |
| 37       | LED_FX_FDX      | 0    | <b>Fiber port full duplex LED</b><br>On: full, Off: half, Flash: half & collision happens<br>(Flash: on for 20ms and off for 80ms)                                                                                   |
| 38       | LED_FX_SD       | 0    | Fiber port signal detect<br>On: fiber signal detected, Off: fiber unplugged                                                                                                                                          |
| 30       | LED_FX_FEF_DET  | 0    | <b>Far end fault pattern received</b><br>It's on: for 80ms and off for 20ms if a far end fault pattern<br>received.<br>Off: there is no far end fault pattern received.                                              |
| 29       | LED_RMT_TP_LINK | 0    | LED for link status of TP port of remote IP113M<br>When AUTO_TEST is logic low,<br>On: link ok,<br>Off: link fail<br>When AUTO_TEST is pulled high, it is always flash in a period<br>of 100ms (On: 80ms, Off: 20ms) |
| 25       | LED_RMP_TP_SPD  | 0    | LED for speed of TP port of remote IP113M<br>When AUTO_TEST is logic low,<br>On: 100M,<br>Off: 10M<br>When AUTO_TEST is pulled high,<br>On: loop back test complete,<br>Off: during loop back test                   |
| 24       | LED_RMT_TP_FDX  | 0    | LED for full duplex of TP port of remote IP113M<br>When AUTO_TEST is logic low,<br>On: full,<br>Off: half<br>When AUTO_TEST is pulled high,<br>On: loop back test ok,<br>Off: loop back test fail                    |

Note: The output of LED pin is logic low when the LED is on.



| Pin no.    | Label                   | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                  |
|------------|-------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED pins u | used as initial setting | mode c | during reset                                                                                                                                                                                                                                                                                                                                                                 |
| 29         | X_EN                    | IPH    | IEEE 802.3X enable on TP port and fiber port<br>1: enable (default),<br>0: disable                                                                                                                                                                                                                                                                                           |
| 24         | TP_FORCE                | IPL    | <ul> <li>Local TP port auto negotiation enable</li> <li>1: TP port supports auto-negotiation with limited capability defined in SPEED_MODE and DUPLEX_MODE.</li> <li>0: TP port supports auto-negotiation with 10M/100M, full/ half capability (default)</li> <li>The default value may be updated by programming EEPROM register 3.5 or MII register 20.13, too.</li> </ul> |
| 38         | SPEED_MODE              | IPH    | Local TP port speed<br>1: TP port has the 100Mb speed ability<br>0: TP port has the 10Mb speed ability only<br>It is valid only if TP_FORCE is enabled.                                                                                                                                                                                                                      |
| 30         | DUPLEX_MODE             | IPH    | Local TP port duplex<br>1: TP port has the Full duplex ability<br>0: TP port has the Half duplex ability only<br>It is valid only if TP_FORCE is enabled.                                                                                                                                                                                                                    |
| 25         | AUTO_SEND               | IPL    | Auto send the status to the remote IP113M<br>1: enable<br>0: disable (default)                                                                                                                                                                                                                                                                                               |
| 36         | FX_FULL                 | IPH    | Set the duplex of fiber port<br>1: full duplex (default)<br>0: half duplex                                                                                                                                                                                                                                                                                                   |
| 3          | AUTO_TEST               | IPL    | Auto loop back test<br>1: enable<br>When IP113M detects a low-to-high transition on this pin, it will<br>perform loop back test for once.<br>0: disable (default)                                                                                                                                                                                                            |



| Pin no.    | Label                  | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED pins u | sed as initial setting | mode o | luring reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 33         | TWO_FIBER              | IPL    | <ul> <li>Two fiber ports</li> <li>1: IP113M supports two-fiber ports mode. Both port 1 and port 2 are fiber ports. RXIP and RXIM are used as FXRDP and FXRDM for the second fiber port. TXOP and TXOM are used as FXTDP and FXTDM for the second fiber port.</li> <li>A special requirement for the fiber MAU of port1 in this application is that the output of FXRDP and FXRDM should be kept silent when fiber is unplugged.</li> <li>For some fiber MAUs, there are amplified noisy signals on FXRDP and FXRDM when fiber is unplugged. These amplified noisy signals, which include coupled idle patterns from FXTDP and FXTDM will cause the LEDs of port1 malfunction</li> <li>Generally, a 3.3-V small form factor type fiber MAUs (e.g. Agilent HFBR-5903) can meet this special requirement, but 5-V duplex-SC and -ST type fiber MAUs cannot. Port2 is not limited by this special requirement.</li> <li>0: IP113M supports one fiber port and one TP port. Port 1 is a TP port and port 2 is a fiber port.</li> </ul> |



| Pin no.    | Label       | Туре | Description                                                                                                                   |                             |                                                                                                                      |  |  |  |  |  |  |
|------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MC operati | ion mode    | •    |                                                                                                                               |                             |                                                                                                                      |  |  |  |  |  |  |
| 21         | LFP         | IPL  | Link fault pass through (LFP)<br>1: enable<br>Link status of one port is forwarded to the other port.<br>0: disable (default) |                             |                                                                                                                      |  |  |  |  |  |  |
| 22         | DIRECT_WIRE | IPL  | Store and fo                                                                                                                  |                             |                                                                                                                      |  |  |  |  |  |  |
| 23         | FAST_FWD    | IPL  | frame compl                                                                                                                   | etely.                      | d a frame at the end of receiving a                                                                                  |  |  |  |  |  |  |
|            |             |      |                                                                                                                               | ins to forward              | d a frame after the first 64 bytes data<br>be forced at 100M at this mode.                                           |  |  |  |  |  |  |
|            |             |      |                                                                                                                               | mes are not                 | buffered in IP113M to achieve the min e forced at 100M at this mode.                                                 |  |  |  |  |  |  |
|            |             |      | Auto-change<br>IP113M will<br>different in T                                                                                  | change forwa                | ard mode itself if it detects the speed is                                                                           |  |  |  |  |  |  |
|            |             |      | directly. In th                                                                                                               | ne other mod<br>pause frame | BM forwards IEEE802.3x pause frame<br>les, IP113M doesn't forward<br>e directly, it sends out pause frame<br>s full. |  |  |  |  |  |  |
|            |             |      | DIRECT_<br>WIRE                                                                                                               | FAST_FW<br>D                | Function                                                                                                             |  |  |  |  |  |  |
|            |             |      | 0                                                                                                                             | 0                           | Store and forward switch mode (default)                                                                              |  |  |  |  |  |  |
|            |             |      | 0                                                                                                                             | 1                           | Modified cut-through switch mode                                                                                     |  |  |  |  |  |  |
|            |             |      | 1                                                                                                                             | 0                           | Converter mode                                                                                                       |  |  |  |  |  |  |
|            |             |      | 1                                                                                                                             | 1                           | Converter mode with auto-change-forward function                                                                     |  |  |  |  |  |  |



| Pin no.               | Label     | Туре  | Description                                                                                                     |  |  |  |  |  |  |  |
|-----------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| SMI interface         |           |       |                                                                                                                 |  |  |  |  |  |  |  |
| 47, 48                | MDC, MDIO | I, IO | <b>SMI interface</b><br>The external MAC device uses the interface to program<br>IP113M. MDIO is an open drain. |  |  |  |  |  |  |  |
| 31, 32,<br>37, 12, 46 | ADDR[4:0] | IPL   | <b>PHY address</b><br>The external MAC device uses the address to identify each IP113M in a chassis.            |  |  |  |  |  |  |  |

| Pin no.          | Label    | Туре   | Description      |  |  |  |  |
|------------------|----------|--------|------------------|--|--|--|--|
| EEPROM interface |          |        |                  |  |  |  |  |
| 45, 46           | SDA, SCL | IPH, O | EEPROM interface |  |  |  |  |

| Pin no. | Label    | Туре | Description                                                                                                                                                                          |
|---------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Misc.   |          |      |                                                                                                                                                                                      |
| 28      | RESETB   | Ι    | Reset<br>It is low active.                                                                                                                                                           |
| 41, 40  | OSCI, X2 | I, O | <b>Crystal pins</b><br>OSCI and X2 are connected to a 25Mhz crystal.<br>If a 25MHz oscillator is used, OSCI is connected to the oscillator's output and X2 should be left open.      |
| 26, 27  | TSM, TSE | I    | Scan pins                                                                                                                                                                            |
| 15      | INTB     | 0    | <ul> <li>Interrupt</li> <li>0: an interrupt happens. Its output is low.</li> <li>1: no interrupt. Its output is high impedance and it needs an external pull up resistor.</li> </ul> |



# 8. Functional Description

### Data forwarding

IP113M supports three types of data forwarding mode, store & forward mode, modified cut-through mode and pure converter mode. It forwards frame in spite of its address and CRC error. IP113M begins to forward the received data when it receives the frame completely. The latency depends on the packet length.

### Modified cut-through mode

IP113M begins to forward the received data when it receives the first 64 bytes of the frame. The latency is about 512 bits. The maximum packet length is up to1600 bytes at this mode. Please see pin description of FAST\_FWD for configuration information.

### Pure converter mode

IP113M achieves the minimum latency in this mode. It forwards the received data immediately when it begins to receive a frame. Both transceivers are interconnected via internal MIIs and the internal switch engine and data buffer are not used. TP port should be forced at 100M in this application. The packet length is not limited at this mode. Please see pin description of DIRECT\_WIRE for configuration information.

# **Fragment forwarding**

IP113M forwards CRC error packets but it will filter fragments when it works in modified cut-through mode. IP113M forwards fragments if user turns on bit 3 of MII register 20.

# TP port force mode

The TP port of IP113M can work at auto mode or force mode. The following table shows all of the combination of its TP port.

| TP_FORCE | SPEED_MODE | DUPLEX_MODE | IP113M's capability                      |
|----------|------------|-------------|------------------------------------------|
| 0        | 1          | 1           | 100/10M, Full/Half with auto-negotiation |
| 0        | 1          | 0           | 100/10M, Half with auto-negotiation      |
| 0        | 0          | 1           | 10M, Full/Half with auto-negotiation     |
| 0        | 0          | 0           | 10M, Half with auto-negotiation          |
| 1        | 1          | 1           | 100M, Full with auto-negotiation         |
| 1        | 1          | 0           | 100M, Half with auto-negotiation         |
| 1        | 0          | 1           | 10M, Full with auto-negotiation          |
| 1        | 0          | 0           | 10M, Half with auto-negotiation          |



#### Remote management

IP113M supports remote monitor and configuration function. IP113M implement the function by exchanging maintenance frames on fiber ports between a pair of IP113Ms. The maintenance frames are not forwarded to TP ports. The frame format follows the TS-1000 standard.

#### Maintenance frame format at MII

| TXD0 | F0 | F4 | C0 | C4 | C8  | C12 | S0 | S4 | S8  | S12 | M0 | M4 | M8  | M12 | M16 | M20 | M24 | M28 | M32 | M36 | M40 | M44 | E0 | E4 |
|------|----|----|----|----|-----|-----|----|----|-----|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|
| TXD1 | F1 | F5 | C1 | C5 | C9  | C13 | S1 | S5 | S9  | S13 | M1 | M5 | M9  | M13 | M17 | M21 | M25 | M29 | M33 | M37 | M41 | M45 | E1 | E5 |
| TXD2 | F2 | F6 | C2 | C6 | C10 | C14 | S2 | S6 | S10 | S14 | M2 | M6 | M10 | M14 | M18 | M22 | M26 | M30 | M34 | M38 | M42 | M46 | E2 | E6 |
| TXD3 | F3 | F7 | C3 | C7 | C11 | C15 | S3 | S7 | S11 | S15 |    |    |     |     |     |     |     |     |     |     |     |     | E3 | E7 |

TXEN

#### Bit definition of maintenance frame

| Bit      | Item                                          | Description                                                                                                                                                                                                                                                                     | Note  |
|----------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| F7 – F0  | Preamble                                      | 01010101                                                                                                                                                                                                                                                                        | Fixed |
| C0       | Discriminator for the maintenance signal      | 0                                                                                                                                                                                                                                                                               | Fixed |
| C1       | Direction                                     | 0: terminal MC → central MC<br>1: central MC → terminal MC<br>(MC: media converter)                                                                                                                                                                                             |       |
| C3 – C2  | Command                                       | 00: Reserved<br>10: Indication<br>01: Request<br>11: Acknowledge                                                                                                                                                                                                                |       |
| C7 – C4  | Version                                       | 0000                                                                                                                                                                                                                                                                            | Fixed |
| C15 – C8 | Control signal                                | 00         00         00         01         : Loop test starts           00         00         00         00         : Loop test ends           00         00         00         10         : Status notice           addr[4:0]         RW         11         : IP113M R/W reg. |       |
| S0       | Condition of power                            | 0: normal, 1: power off                                                                                                                                                                                                                                                         |       |
| S1       | Situation of receiving optical power          | 0: normal, 1: abnormal                                                                                                                                                                                                                                                          |       |
| S2       | Terminal/ network side link                   | 0: link up, 1: link down<br>If S11="1", S2="X"                                                                                                                                                                                                                                  |       |
| S3       | MC (media converter) fails                    | 0: normal, 1: abnormal                                                                                                                                                                                                                                                          |       |
| S4       | Informing way for optical receiving power off | 0: maintenance frame<br>1: Far end fault indication                                                                                                                                                                                                                             |       |
| S5       | Status indication for loop test               | 0: normal mode, 1: under loop test                                                                                                                                                                                                                                              |       |



### Bit definition of maintenance frame (continued)

| Bit       | ltem                                                                                 | Description                                                                                                                                                                                                             | Note |
|-----------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| S6        | Information for notice of<br>terminal link status<br>(Available for option B or not) | <ul> <li>0: terminal IP113M does not support option B.</li> <li>1: terminal IP113M supports option B, which can inform speed, duplex, and auto-negotiation in terminal IP113M.</li> <li>If S11 = "1", S6="X'</li> </ul> |      |
| S8 – S7   | Terminal link speed                                                                  | 00: 10 Mbps<br>01: 100 Mbps<br>10: 1000 Mbps<br>11: others<br>It is valid, if S6 = "1".<br>If S2 or S11 = "1", S7, S8 = {X, X}                                                                                          |      |
| S9        | Duplex for the terminal side                                                         | 1: full duplex, 0: half duplex<br>It is valid, if S6 = "1".<br>If S6 ="0", S9="0".<br>If {S7, S8} = {1,1}, S9="X"<br>If S2 or S11 = "1", S9="X"                                                                         |      |
| S10       | Auto-negotiation capability for the terminal side                                    | 1: available, 0: un-available<br>It is valid, if S6 = "1".<br>If S6 ="0", S10="0".<br>If {S7, S8} = {1,1}, S10="X"<br>If S11 = "1", S10="X"                                                                             |      |
| S11       | Number of interface in<br>Terminal/ network side                                     | 0: one UTP<br>1: more than one UTP                                                                                                                                                                                      |      |
| S15 – S12 | Reserved                                                                             |                                                                                                                                                                                                                         |      |
| M23 – M0  | Vender code                                                                          | Vender code for TTC standard 24 bits                                                                                                                                                                                    |      |
| M47 – M24 | Model number                                                                         | Specified by vender                                                                                                                                                                                                     |      |
| E7 – E0   | FCS                                                                                  | CRC – 8<br>FCS calculation area: C0 - M47                                                                                                                                                                               |      |



#### Remote monitor

Users can instruct central IP113M to issue a status request frame to get status defined in TS-1000 by programming MII register 24. The terminal IP113M receives the status request frame and sends out its current status as a response frame onto the fiber port when it is available. The central IP113M receives the status frame and stores the status of terminal IP113M to its MII register 23. An acknowledge maintenance frame is store to MII register 26~30. The status of terminal IP113M is shown on LED of central IP113M.



#### **Remote control read**

Besides reading the status defined in TS-1000, users can instruct central IP113M to issue a remote control read frame to read the MII register of terminal IP113M by programming MII register 24. The bit 24[11:7] is filled with the address of register and bit 24[6:4] is filled with "011". The terminal IP113M receives the frame and sends out the content of the MII register to central IP113M when it is available. The central IP113M receives the frame and stores the data to MII register 27. An acknowledge maintenance frame is stored to MII register 26~30. The status of terminal IP113M is shown on LED of central IP113M.



#### Remote control write

Users can instruct central IP113M to issue a configure frame to write the MII register of terminal IP113M by programming MII register 24 and 25. The bit 24[11:7] is filled with the address of register and bit14[6:4] is filled with "111". MII register 25 defines the data. The terminal IP113M receives the configure frame, configures itself according to the content of the frame and sends out its current status as a response frame onto the fiber port when it is available. The status of terminal IP113M is shown on LED of central IP113M.





# Loop back test

IP113M supports two kind of loop back test function, in-band loop back test and out-band loop back test.

### Out-band loop back test

Users can instruct central IP113M to issue a maintenance frame onto the fiber port by programming MII register 24 to request a loop back test. Central IP113M does not generate test frames and users need an external packet source from PC.

1. Disconnect switch port and instruct the terminal IP113M to perform loop back and disable terminal T2 timer by programming central IP113M through SMI



#### 2. Terminal IP113M runs at loop back mode



3. PC forces test frames to central IP113M and terminal IP113M loops back the frames.



### 4. PC reports the loop back test result after sending all test frames.





5. Reconnect switch and instruct the central IP113M to end loop back test and enable T2 timer.





### Loop back test (continued)

### In-band loop back test

Besides performing the loop back test with an external packet source, IP113M supports an easy alternative. IP113M sends out private maintenance frame to do loop back test. All users have to do is to program MII registers through SMI.

1. Disabe receive function of central TP port and instruct the terminal IP113M to perform loop back and disable T2 timer by programming central IP113M through SMI



2. Terminal IP113M runs at loop back mode and acknowledges with maintenance frame



3. Central IP113M forces test frames to terminal IP113M and terminal IP113M loops back the test frames. Central IP113M checks the received test frame.



4. Central IP113M ends loop back test enables receive function of TP port and enable LP T2 timer





#### Loop back test (continued)

### Programming procedure for In-band loop back test

| Step | Description                                                                                           | C1 | C3~C2 | C15~C8      | Note                      |
|------|-------------------------------------------------------------------------------------------------------|----|-------|-------------|---------------------------|
| 1    | Set local IP113M TP receive disable                                                                   |    |       |             | Set Reg. 20.14 off        |
| 2a   | Set loopback T2 timer disable:<br>maintenance frame                                                   | 1  | 01    | 11 11 10 01 | TS-1000: T2 timer disable |
| 2    | Set remote IP113M to be loop back mode enable: maintenance frame                                      | 1  | 01    | 00 00 00 01 | TS-1000: loop back set    |
| 3    | Remote IP113M sends back loop back acknowledge                                                        | 0  | 11    | 00 00 00 01 |                           |
| 4    | Send loop back test maintenance frame via SMI                                                         | 1  | 01    | 11 01 10 11 | Fill the S[15:0]          |
| 5    | Remote link send back acknowledge                                                                     | 0  | 11    | 11 01 10 11 | Send back S[15:0]         |
| 6    | Local IP113M stores the loop back<br>maintenance to Reg. 26~30 and checks<br>CRC bit is in Reg. 26.12 |    |       |             |                           |
| 7    | Repeat step 4~6 continuously                                                                          |    |       |             |                           |
| 8    | Set remote IP113M to be loop back mode disable: maintenance frame                                     | 1  | 01    | 00 00 00 00 | TC-1000: loop back end    |
| 9    | Remote IP113M sends back loop back acknowledge                                                        | 0  | 11    | 00 00 00 00 |                           |
| 10   | Set local IP113M TP receive enable                                                                    |    |       |             | Set Reg. 20.14 on         |

#### Auto in-band loop back test

| Step | Description                                                                                                                                                                            |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Set pin AUTO_TEST to "1" (The following step is executed automatically by IP113M)                                                                                                      |
| 1.1  | Central IP113M sends loop back start request to remote IP113M and goes to CST2 state.                                                                                                  |
| 1.2  | Remote IP113M sends loop back start acknowledge to Central IP113M and enters loop back test mode.                                                                                      |
| 1.3  | Central IP113M goes to CST1 state and begins sending 15 frames in 64 bytes.                                                                                                            |
| 1.4  | Remote IP113M loops back the received frames at the TP port's PMD sub-layer.                                                                                                           |
| 1.5  | Central IP113M checks the loop back frames and reports the result.                                                                                                                     |
| 2    | The LED pin LED_RMT_TP_LINK is Flash (on 80ms / off 20ms) during the auto loop back test period (AUTO_TEST is "1").                                                                    |
| 3    | The LED pin LED_RMT_TP_SPD indicates the loop back test complete (on) (when AUTO_TEST is "1"). The LED pin LED_RMT_TP_FDX indicates the loop back test ok (on) (when AUTO_TEST is "1") |
| 4    | If another auto loop back test is needed, set AUTO_TEST to "0" and then "1". That is, AUTO_TEST is triggered whenever there is a low-to-high transition on this pin.                   |



### Remote monitor without SMI programming

# Auto sends (Status change notice)

IP113M sends out status frame without receiving status request frame if pin AUTO\_SEND is pulled high. It sends out the first status frame onto the fiber port when the link status of fiber port is ok. It sends out status frames when the status on TP port is changed. IP113M supports two types of frame. For a TS-1000 maintenance frame, C[9:8] is 2'b10 and S[15:0] is defined as that in TS-1000 standard. For an ICplus maintenance frame, C[9:8] is 2'b11 and S[15:0] is the content of MII register 22. It carries ICplus private defined information. User can select the frame type by programming MII register 20.10. Central IP113M uses the mechanism to get the status of the remote IP113M even if there is no SMI programming.

# Option A

Central IP113M sends indication frames to terminal IP113M if its status is changed.



# Option B

Terminal IP113M sends indication frames to central IP113M if its status is changed.



CRC polynomial for maintenance frame: X8 + X2 + X + 1



CRC calculation



### Link fault pass through

When the function is enabled, link status on TX port is propagated to the FX port and vice versa. If link fails on TX port of local IP113M, the FX port sends non-idle pattern to notice the remote FX port. The remote FX port forces its TX port link failure after receiving the non-idle pattern. Eventually, the link fault status of local TX port of a converter is propagated to the TX port of the remote converter by the mechanism. The link status of the remote TX port becomes off. Link LED is off for IP113M and its link partner. The operation is illustrated in the following figures.



The procedure of link fault pass through

Normal case

| remote  |     |           |                          |          |                  | local      |
|---------|-----|-----------|--------------------------|----------|------------------|------------|
| Switch1 | UTP | IP113M    | Fiber                    | IP113M   | UTP              | Switch2    |
| LE      |     | _LINK1 LE | l<br>:D_FX_LINK1 LED_FX_ | LINK2 LE | ]<br>:D_TP_LINK2 | LED<br>SW2 |

| Link LED<br>on SW1 | LED_TP_LINK1 | LED_FX_LINK1 | LED_FX_LINK2 | LED_TP_LINK2 | Link LED<br>on SW2 |
|--------------------|--------------|--------------|--------------|--------------|--------------------|
| ON                 | ON           | ON           | ON           | ON           | ON                 |

#### **Remote TP port disconnected**



| Link LED<br>on SW1 | LED_TP_LINK1 | LED_FX_LINK1 | LED_FX_LINK2 | LED_TP_LINK2 | Link LED<br>on SW2 |
|--------------------|--------------|--------------|--------------|--------------|--------------------|
| Off                | Off          | Off          | Off          | Off          | Off                |



# FX port disconnected

|                                                               | remote Switch1     | UTP          | P113M        | er IP113M    | UTP          | local<br>Switch2   |
|---------------------------------------------------------------|--------------------|--------------|--------------|--------------|--------------|--------------------|
| LED<br>SW1 LED_TP_LINK1 LED_FX_LINK1 LED_FX_LINK2 LED_TP_LINK |                    |              |              |              |              | ED<br>N2           |
|                                                               | Link LED<br>on SW1 | LED_TP_LINK1 | LED_FX_LINK1 | LED_FX_LINK2 | LED_TP_LINK2 | Link LED<br>on SW2 |
| ſ                                                             | Off                | Off          | Off          | Off          | Off          | Off                |

### LED diagnostic functions for fault indication

| LED_TP_LINK | LED_FX_LINK | LED_FX_SD | LED_FX_FEF_DET | Status                         |
|-------------|-------------|-----------|----------------|--------------------------------|
| On          | On          | On        | Off            | Link ok                        |
| Flash       | Flash       | On        | Off            | Link ok & activity             |
| Off         | Off         | On        | Off            | Remote TP link off             |
| Off         | Off         | Off       | Off            | Fiber RX off, Fiber TX/ RX off |
| Off         | Off         | On        | Flash          | Fiber TX off                   |

Note

Flash: flash, period 100 ms

Link fault pass through is enabled.



#### EEPROM - store the initial value

IP113M supports two ways to load initial value of MII registers. The procedure is illustrated as below.

1. IP113M reads the default setting of MII register from pins



2. IP113M updates the default setting of MII by reading EEPROM. If there exists an EEPROM.



3. After reading EEPROM, IP113M is virtually isolated from the EEPROM. Micro-controller can program both MII register and EEPROM.



4. IP113M reloads the content of EEPROM to recover the value in MII registers programmed by Micro-controller after power on reset.





# Auto MDI\_MDIX

IP113M supports auto MDI-MDIX. It is always enabled. The following is its application circuit for auto MDI-MDIX.



IP113M's application circuit (auto MDI-MDIX on)



#### Serial management interface

User can access IP113M's MII registers through serial management interface MDC and MDIO. A specific pattern on MDIO is used to access a MII register. Its format is shown in the following table. When the SMI is idle, MDIO is in high impedance. To initialize the MDIO interface, the management entity sends a sequence of 32 contiguous "1" and "start" on MDIO.



| Frame<br>format    | <idle><start><op code=""><ip113m's address=""><registers address=""><turnaround><br/><data><idle></idle></data></turnaround></registers></ip113m's></op></start></idle> |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read<br>Operation  | $ \begin{array}{l} <  d e><01><10> \\ < d e> \end{array} $                                                                                                              |
| Write<br>Operation | $ \begin{array}{l} <  d e><01><01><10> \\ < d e> \end{array} $                                                                                                          |





# **MII registers**

| Address | Control                                      | Register Name |
|---------|----------------------------------------------|---------------|
| 0       | Control Register                             | NWAY          |
| 1       | Status Register                              | NWAY          |
| 2       | PHY identifier Register 1                    | NWAY          |
| 3       | PHY identifier Register 2                    | NWAY          |
| 4       | AN Advertisement Register                    | NWAY          |
| 5       | AN Link Partner Base Page Ability Register   | NWAY          |
| 6       | AN Expansion Register                        | NWAY          |
| 7       | (Reserved)                                   |               |
| 8       | (Reserved)                                   |               |
| 9       | (Reserved)                                   |               |
| 10      | (Reserved)                                   |               |
| 11      | (Reserved)                                   |               |
| 12      | (Reserved)                                   |               |
| 13      | (Reserved)                                   |               |
| 14      | (Reserved)                                   |               |
| 15      | (Reserved)                                   |               |
| 16      | Special Control Register                     | NWAY          |
| 17      | Interrupt Register                           | NWAY          |
| 18      | Extended Status Register                     | NWAY          |
| 19      | Statistic Counter Register                   | SWITCH        |
| 20      | Switch Configuration Register 1              | SWITCH        |
| 21      | Switch Configuration Register 2              | SWITCH        |
| 22      | Local Switch Extended Register               | SWITCH        |
| 23      | Link Partner Switch Extended Status Register | SWITCH        |
| 24      | Remote Control Transmit Register 1           | RMC           |
| 25      | Remote Control Transmit Register 2           | RMC           |
| 26      | Remote Control Receive Register 1            | RMC           |
| 27      | Remote Control Receive Register 2            | RMC           |
| 28      | Remote Control Receive Register 3            | RMC           |
| 29      | Remote Control Receive Register 4            | RMC           |
| 30      | Remote Control Receive Register 5            | RMC           |
| 31      | Switch Configuration Register 3              | SWITCH        |



The basic MII registers

| Туре | Description   | Туре | Description    |
|------|---------------|------|----------------|
| R/W  | Read/Write    | RC   | Read and Clear |
| SC   | Self-Clearing | LL   | Latching Low   |
| RO   | Read Only     | LH   | Latching High  |

| MII  | NAME                       | R/W       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                             | DEFAULT |
|------|----------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|      |                            | I         | MII control register (address 00h)                                                                                                                                                                                                                                                                                                                                                                                                      |         |
| 0.15 | Reset                      | R/W<br>SC | 1 = PHY reset<br>0 = normal operation<br>This bit is self-clearing, IP113M will return a value of 1<br>before reset process is completed, and will not accept any<br>write transaction of MII Management within reset process.<br>Make any change to Auto-Negotiation or speed mode will<br>cause IP113M reset again.                                                                                                                   | 0       |
| 0.14 | Loopback                   | R/W       | 1 = Loopback mode<br>0 = normal operation<br>When this bit set, IP113M will be isolated from the network<br>media, and the assertion of TXEN at the MII will not<br>transmit data on the network. All MII transmit data path will<br>return to MII receive data path in response to the assertion<br>of TXEN. MII COL signal will remain de-asserted at all<br>times, unless bit 0.7 (Collision Test) is set.                           | 0       |
| 0.13 | Speed Selection            | RW        | 1 = 100Mbps<br>0 = 10Mbps<br>It is valid only if bit 0.12 is set to be 0.                                                                                                                                                                                                                                                                                                                                                               | 1       |
| 0.12 | Auto-Negotiation<br>Enable | RW        | 1 = Auto-Negotiation Enable<br>0 = Auto-Negotiation Disable<br>MII register 16.11 auto-MDI/MDIX should be disabled if<br>auto-negotiation is disabled.                                                                                                                                                                                                                                                                                  | 1       |
| 0.11 | Power Down                 | R/W       | 1 = power down<br>0 = normal operation<br>Setting this bit to 1 will cause IP113M into power down<br>mode, but still respond to management transactions.                                                                                                                                                                                                                                                                                | 0       |
| 0.10 | Isolate                    | R/W       | <ul> <li>1 = electrically isolate PHY from MII</li> <li>0 = normal operation</li> <li>When this bit is setting to 1, IP113M will be isolated from RMII, and not respond to the TXD[3:0] and TXEN and keep CRS, RXDV and RXD[3:0] in high impedance, but will respond to management transactions.</li> <li>If PHY address of IP113M is setting to 0 at power-on reset, this bit will be set to 1, otherwise will be set to 0.</li> </ul> | 0       |





| MII    | NAME                         | R/W | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DEFAULT |
|--------|------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|        |                              | I   | MII control register (address 00h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| 0.9    | Restart Auto-<br>Negotiation | RW  | 1 = re-starting Auto-Negotiation<br>0 = Auto-Negotiation re-start complete<br>Setting this bit to logic high will cause IP113M to restart an<br>Auto-Negotiation cycle, but depend on the value of bit 0.12<br>(Auto-Negotiation Enable). If bit 0.12 is cleared then this<br>bit has no effect, and change to Read Only. When an<br>Auto-Negotiation cycle is being processed, write 0 into this<br>bit has no effect. This bit is self-clearing after<br>Auto-Negotiation process is completed. | 0       |
| 0.8    | Duplex mode                  | R/W | 1 = full duplex<br>0 = half duplex<br>It is valid only if bit 0.12 is set to be 0.                                                                                                                                                                                                                                                                                                                                                                                                                | 0       |
| 0.7    | Collision test<br>enable     | R/W | 1 = enable the collision test<br>0 = disable the collision test<br>If setting this bit to logic 1, when MII TXEN signal is<br>asserted, IP113M will assert the MII COL signal within<br>512BT (Bit Time, depend on 10Mbps or 100Mbps). When<br>MII TXEN is de-asserted, then TP110 will assert MII COL<br>signal within 4BT. Clearing this bit to logic 0 for normal<br>operation                                                                                                                 | 0       |
| 0[6:0] | Reserved                     | R/W |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |



| MII     | NAME                             | R/W | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DEFAULT |
|---------|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|         |                                  |     | MII status register (address 01h)                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |
| 1.15    | 100Base-T4<br>capable            | RO  | 1 = 100Base-T4 capable<br>0 = not 100Base-T4 capable<br>IP113M does not support 100Base-T4. This bit is fixed to<br>be 0.                                                                                                                                                                                                                                                                                                                                                                      | 0       |
| 1.14    | 100Base-X full<br>duplex Capable | RO  | 1 = 100Base-X full duplex capable<br>0 = not 100Base-X full duplex capable<br>The default of this bit will change depend on the external<br>setting of IP113M. If external pin setting without<br>100Base-X full duplex support, then this bit will change<br>default to logic 0.                                                                                                                                                                                                              | 1       |
| 1.13    | 100Base-X half<br>duplex Capable | RO  | 1 = 100Base-X half duplex capable<br>0 = not 100Base-X half duplex capable<br>The default of this bit will change depend on the external<br>setting of IP113M. If external pin setting without<br>100Base-X half duplex support, then this bit will change<br>default to logic 0                                                                                                                                                                                                               | 1       |
| 1.12    | 10Base-T full<br>duplex Capable  | RO  | 1 = 10Base-T full duplex capable<br>0 = not 10Base-T full duplex capable<br>The default of this bit will change depend on the external<br>setting of IP113M. If external pin setting without<br>100Base-T full duplex support, then this bit will change<br>default to logic 0                                                                                                                                                                                                                 | 1       |
| 1.11    | 10Base-T half<br>duplex Capable  | RO  | 1 = 10Base-T half duplex capable<br>0 = not 10Base-T half duplex capable<br>The default of this bit will change depend on the external<br>setting of IP113M. If external pin setting without<br>100Base-X full duplex support, then this bit will change<br>default to logic 0                                                                                                                                                                                                                 | 1       |
| 1[10:7] | Reserved                         | RO  | Ignore on read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -       |
| 1.6     | MF preamble<br>Suppression       | RO  | <ul><li>1 = preamble may be suppressed</li><li>0 = preamble always required</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                          | 1       |
| 1.5     | Auto-Negotiation<br>Complete     | RO  | 1 = Auto-Negotiation complete<br>0 = Auto-Negotiation in progress<br>When read as logic 1, indicates that the Auto-Negotiation<br>process has been completed, and the contents of register<br>4, 5, 6 and 7 are valid. When read as logic 0, indicates that<br>the Auto-Negotiation process has not been completed,<br>and the contents of register 4, 5, 6 and 7 are meaningless.<br>If Auto-Negotiation is disabled (bit 0.12 set to logic 0), then<br>this bit will always read as logic 0. | 0       |





| MII | NAME                        | R/W      | DESCRIPTION                                                                                                                                                                                                                                                                                                                             | DEFAULT |
|-----|-----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|     |                             |          | MII status register (address 01h)                                                                                                                                                                                                                                                                                                       |         |
| 1.4 | Remote fault                | RO<br>LH | 1 = remote fault detected<br>0 = not remote fault detected<br>When read as logic 1, indicates that IP113M has detected<br>a remote fault condition. This bit is set until remote fault<br>condition gone and before reading the contents of the<br>register. This bit is cleared after IP113M reset.                                    | 0       |
| 1.3 | Auto-Negotiation<br>Ability | RO       | 1 = Auto-Negotiation capable<br>0 = not Auto-Negotiation capable<br>When read as logic 1, indicates that IP113M has the ability<br>to perform Auto-Negotiation. The value of this bit will<br>depend on the external mode setting of IP113M operation<br>mode.                                                                          | 1       |
| 1.2 | Link Status                 | RO<br>LL | 1 = Link Pass<br>0 = Link Fail<br>When read as logic 1, indicates that IP113M has<br>determined a valid link has been established. When read<br>as logic 0, indicates the link is not valid. This bit is cleared<br>until a valid link has been established and before reading<br>the contents of this registers.                       | 0       |
| 1.1 | Jabber Detect               | RO<br>LH | 1 = jabber condition detected<br>0 = no jabber condition detected<br>When read as logic 1, indicates that IP113M has detected<br>a jabber condition. This bit is always 0 for 100Mbps<br>operation and is cleared after IP113M reset. This bit is set<br>until jabber condition is cleared and reading the contents<br>of the register. | 0       |
| 1.0 | Extended capability         | RO       | <ul> <li>1 = Extended register capabilities</li> <li>0 = No extended register capabilities</li> <li>IP113M has extended register capabilities.</li> </ul>                                                                                                                                                                               | 1       |



| MII                          | NAME           | R/W | DESCRIPTION                                                                                                                                                                      | DEFAULT |  |
|------------------------------|----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| PHY Identifier (address 02h) |                |     |                                                                                                                                                                                  |         |  |
| 2[15:0]                      | PHY identifier | RO  | IP113M OUI (Organizationally Unique Identifier) ID, the msb is 3 <sup>rd</sup> bit of IP113M OUI ID, and the Isb is 18 <sup>th</sup> bit of IP113M OUI ID. IP113M OUI is 0090C3. | 0243h   |  |

| MII      | NAME                          | R/W | DESCRIPTION                                                                                                        | DEFAULT |  |  |  |  |
|----------|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
|          | PHY Identifier (address 03h)  |     |                                                                                                                    |         |  |  |  |  |
| 3[15:10] | PHY identifier                | RO  | IP113M OUI ID, the msb is 19 <sup>th</sup> bit of IP113M OUI ID, and Isb is 24 <sup>th</sup> bit of IP113M OUI ID. | 3h      |  |  |  |  |
| 3[9:4]   | Manufacture's<br>Model Number | RO  | TP110 model number                                                                                                 | 6h      |  |  |  |  |
| 3[3:0]   | Revision<br>Number            | RO  | IP113M revision number                                                                                             | 0       |  |  |  |  |



| MII      | NAME                      | R/W      | DESCRIPTION                                                                                                                                                                            | DEFAULT |
|----------|---------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|          | Au                        | to-Negot | iation Advertisement register (address 04h)                                                                                                                                            |         |
| 4.15     | Next Page                 | RW       | <ul> <li>1 = Next Page ability is supported</li> <li>0 = Next Page ability is not supported</li> <li>IP113M does not support next page, this bit is fixed to be</li> <li>0.</li> </ul> | 0       |
| 4.14     | Reserved                  | RW       | Reserved by IEEE, write as 0, ignore on read                                                                                                                                           | 0       |
| 4.13     | Remote Fault              | R/W      | 1 = Advertises that this device has detected a remote fault $0 = $ No remote fault detected                                                                                            | 0       |
| 4[12:11] | Reserved                  | RO       | Reserved for future IEEE use, write as 0, ignore on read                                                                                                                               | 0       |
| 4.10     | Pause                     | RW       | <ul><li>1 = Advertises that this device has implemented pause function</li><li>0 = No pause function supported</li></ul>                                                               | 0       |
| 4.9      | 100BASE-T4                | RW       | 1 = 100BASE-T4 is supported<br>0 = 100BASE-T4 is not supported                                                                                                                         | 0       |
| 4.8      | 100BASE-TX<br>full duplex | R/W      | 1 = 100BASE-TX full duplex is supported<br>0 = 100BASE-TX full duplex is not supported                                                                                                 | 0       |
| 4.7      | 100BASE-TX                | R/W      | 1 = 100BASE-TX is supported<br>0 = 100BASE-TX is not supported                                                                                                                         | 0       |
| 4.6      | 10BASE-T full<br>duplex   | R/W      | 1 = 10BASE-T full duplex is supported<br>0 = 10BASE-T full duplex is not supported                                                                                                     | 0       |
| 4.5      | 10BASE-T                  | R/W      | 1 = 10BASE-T is supported<br>0 = 10BASE-T is not supported                                                                                                                             | 0       |
| 4[4:0]   | Selector Field            | R/W      | Use to identify the type of message being sent by Auto-Negotiation.                                                                                                                    | 00001   |



| MII      | NAME                      | R/W       | DESCRIPTION                                                                                                                                                                     | DEFAULT |
|----------|---------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|          | Li                        | ink partn | er ability register (address 05h) Base Page                                                                                                                                     |         |
| 5.15     | Next Page                 | RO        | <ul><li>1 = Next Page ability is supported by link partner</li><li>0 = Next Page ability is not supported by link partner</li></ul>                                             | 0       |
| 5.14     | Acknowledge               | RO        | 1 = Link partner has received the ability data word<br>0 = Not acknowledge                                                                                                      | 0       |
| 5.13     | Remote Fault              | RO        | 1 = Link partner indicates a remote fault<br>0 = No remote fault indicate by link partner<br>If this bit is set to logic 1, then bit 1.4 (Remote fault) will set<br>to logic 1. | 0       |
| 5[12:10] | Reserved                  | RO        | Reserved by IEEE for future use, write as 0, read as 0.                                                                                                                         | 0       |
| 5.9      | 100BASE-T4                | RO        | 1 = Link partner support 100BASE-T4<br>0 = Link partner is not support 100BASE-T4                                                                                               | 0       |
| 5.8      | 100BASE-TX<br>full duplex | RO        | 1 = Link partner support 100BASE-TX full duplex<br>0 = Link partner is not support 100BASE-TX full duplex                                                                       | 0       |
| 5.7      | 100BASE-TX                | RO        | 1 = Link partner support 100BASE-TX<br>0 = Link partner is not support 100BASE-TX                                                                                               | 0       |
| 5.6      | 10BASE-T full<br>duplex   | RO        | 1 = Link partner support 10BASE-T full duplex<br>0 = Link partner is not support 10BASE-T full duplex                                                                           | 0       |
| 5.5      | 10BASE-T                  | RO        | 1 = Link partner support 10BASE-T<br>0 = Link partner is not support 10BASE-T                                                                                                   | 0       |
| 5[4:0]   | Selector Field            | RO        | Protocol selector of the link partner                                                                                                                                           | 00000   |



| MII     | NAME                                              | R/W      | DESCRIPTION                                                                                                                                             | DEFAULT |  |  |  |  |
|---------|---------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
|         | Auto-Negotiation Expansion register (address 06h) |          |                                                                                                                                                         |         |  |  |  |  |
| 6[15:5] | Reserved                                          | RO       | Reserved by IEEE, writes as 0, ignore on read.                                                                                                          | 0       |  |  |  |  |
| 6.4     | Parallel<br>Detection Fault                       | RO<br>LH | <ul> <li>1 = A fault has been detected via Parallel Detection function</li> <li>0 = A fault has not detected via Parallel Detection function</li> </ul> | 0       |  |  |  |  |
| 6.3     | Link Partner<br>Next Page Able                    | RO       | 1 = Link Partner is Next Page able<br>0 = Link Partner is not Next Page able                                                                            | 0       |  |  |  |  |
| 6.2     | Next Page Able                                    | RO       | 1 = Local Device is Next Page able<br>0 = Local Device is not Next Page able                                                                            | 0       |  |  |  |  |
| 6.1     | Page Received                                     | RO<br>LH | 1 = A New Page has been received<br>0 = A New Page has not been received                                                                                | 0       |  |  |  |  |
| 6.0     | Link Partner<br>Auto-Negotiation<br>Able          | RO       | <ul><li>1 = Link Partner is Auto-Negotiation able</li><li>0 = Link Partner is not Auto-Negotiation able</li></ul>                                       | 0       |  |  |  |  |



# Extended MII registers and EEPROM registers (continued)

| MII | ROM                                            | NAME | R/W | DESCRIPTION                                                                                                                                                 | DEFAULT |  |  |
|-----|------------------------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
|     | EEPROM enable register 0 (EEPROM register 00D) |      |     |                                                                                                                                                             |         |  |  |
|     | 0[7:0]                                         |      | RO  | <b>EEPROM enable register 0</b><br>This register should be filled with 55. IP113M will examine the specified pattern to confirm if there is a valid EEPROM. | 55      |  |  |

| MII | ROM                                            | NAME | R/W | DESCRIPTION                                                                                                                                                                                                                                                                    | DEFAULT |  |  |  |
|-----|------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
|     | EEPROM enable register 1 (EEPROM register 01D) |      |     |                                                                                                                                                                                                                                                                                |         |  |  |  |
|     | 1[7:0]                                         |      | RO  | <b>EEPROM enable register 1</b><br>This register should be filled with AA. IP113M will<br>examine the specified pattern to confirm if there<br>is a valid EEPROM. The initial setting is updated<br>with the content of EEPROM only if the specified<br>pattern 55AA is found. | AA      |  |  |  |



| MII | ROM               | NAME     | R/W | DESCRIPTION | DEFAULT |  |  |  |
|-----|-------------------|----------|-----|-------------|---------|--|--|--|
|     | Reserved register |          |     |             |         |  |  |  |
| 7   |                   | Reserved |     |             |         |  |  |  |
| 8   |                   | Reserved |     |             |         |  |  |  |
| 9   |                   | Reserved |     |             |         |  |  |  |
| 10  |                   | Reserved |     |             |         |  |  |  |
| 11  |                   | Reserved |     |             |         |  |  |  |
| 12  |                   | Reserved |     |             |         |  |  |  |
| 13  |                   | Reserved |     |             |         |  |  |  |
| 14  |                   | Reserved |     |             |         |  |  |  |
| 15  |                   | Reserved |     |             |         |  |  |  |

### Extended MII registers and EEPROM registers (continued)



# Extended MII registers and EEPROM registers (continued)

| МІІ   | ROM | NAME                       | R/W     | DESCRIPTION                                                                                                                                       | DEFAULT |
|-------|-----|----------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|       |     | •                          | Special | control register (16D)                                                                                                                            | •       |
| 16.0  |     | mr_analog_off              | R/W     | ANALOG on/off (It is valid only if register 16.15=0.)<br>1: analog off, 0: analog on (default)                                                    | 0       |
| 16.1  |     | mr_lpds_mode               | R/W     | Low power mode disable (It is valid only if 16.15=0.)<br>1: disable, 0:enable (default)                                                           | 0       |
| 16.2  |     | mr_repeater_mode           | R/W     | REPEAT mode enable<br>1: enable, 0:disable (default)                                                                                              | 0       |
| 16.3  |     | mr_bypass_scram<br>ble     | R/W     | Bypass PCS scrambler (It is valid only if 16.15=1.)<br>1: bypass scrambler, 0: not bypass (default)                                               | 0       |
| 16.4  |     | mr_bypass_100x<br>_coder   | R/W     | Bypass PCS 4B/5B coder (It is valid only if 16.15=1.)<br>1: bypass 4B/5B, 0: not bypass (default)                                                 | 0       |
| 16.5  |     | mr_bypass_dsp<br>_rst      | R/W     | Bypass DSP re-start function in PCS<br>1: bypass DSP re-start, 0: not bypass (default)                                                            | 0       |
| 16.6  |     | mr_tx_nlp_en               | R/W     | 10Mb transmit NLP enable<br>1: enable (default), 0:disable                                                                                        | 1       |
| 16.7  |     | mr_analog_pwsv<br>_disable | R/W     | Analog power save mode disable<br>1: disable, 0: enable (default)                                                                                 | 0       |
| 16.8  |     | mr_fef_disable             | R/W     | Far-End-Fault function disable<br>1: disable, 0: enable (default)                                                                                 | 0       |
| 16.9  |     | mr_jabber_enable           | R/W     | Jabber function enable<br>1: enable, 0:disable (default)                                                                                          | 0       |
| 16.10 |     | mr_heart_beat<br>_enable   | R/W     | Heart Beat function enable<br>1: enable, 0:disable (default)                                                                                      | 0       |
| 16.11 |     | mr_auto_cross<br>_disable  | R/W     | Auto Crossover function disable<br>1: disable, 0: enable (default)<br>It should be disabled if MII register 0.12<br>auto-negotiation is disabled. | 0       |
| 16.12 |     | mr_speed_up_dsp            | R/W     | Speed Up DSP (It is valid only if 16.15=1.)<br>1: enable, 0:disable (default)                                                                     | 0       |
| 16.13 |     | mr_speed_up                | R/W     | Speed Up Digital Simulation (It is valid only if 16.15=1.)<br>1: enable, 0:disable (default)                                                      | 0       |
| 16.14 |     | Reserved                   | R/W     |                                                                                                                                                   | 0       |
| 16.15 |     | mr_debug_mode              | R/W     | DEBUG mode enable<br>1: enable, 0:disable (default)                                                                                               | 0       |



| MII       | ROM                      | NAME                     | R/W       | DESCRIPTION                                                                                                                                                                                            | DEFAULT |  |  |  |
|-----------|--------------------------|--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
|           | Interrupt register (17D) |                          |           |                                                                                                                                                                                                        |         |  |  |  |
| 17.0      |                          | intr_link                | RO<br>RC  | Link status change<br>It is logic "1" when link status changes on TP port<br>and it will active interrupt pin. It is self-clear after<br>reading the register.<br>1: Interrupt occur 0: nothing happen | 0       |  |  |  |
| 17.1      |                          | intr_duplex              | RO<br>RC  | Duplex mode change<br>1: Interrupt occur 0: nothing happen                                                                                                                                             | 0       |  |  |  |
| 17.2      |                          | intr_speed               | RO<br>RC  | Speed mode change<br>1: Interrupt occur 0: nothing happen                                                                                                                                              | 0       |  |  |  |
| 17.3      |                          | intr_mf_rx_indicate      | RO<br>RC  | Maintenance frame receive indication<br>1: Interrupt occur 0: nothing happen                                                                                                                           | 0       |  |  |  |
| 17.4      |                          | intr_cnt_overflow        | RO<br>RC  | Statistic counter overflow<br>1: Interrupt occur 0: nothing happen                                                                                                                                     | 0       |  |  |  |
| 17.5      |                          | intr_status              | RO<br>RC  | Interrupt status<br>1: Interrupt occur 0: nothing happen<br>It is logic "OR" of 17.0~17.4.                                                                                                             | 0       |  |  |  |
| 17.6      |                          | Intr_pwabn               | RO/R<br>C | Interrupt status<br>1: remote link partner power abnormal<br>0: nothing happen                                                                                                                         | 0       |  |  |  |
| 17.7      |                          | Intr_pwabn_en            | RW        | Remote LP power abnormal interrupt enable.                                                                                                                                                             | 0       |  |  |  |
| 17.8      |                          | intr_link_mask           | RW        | Mask TP port link change Interrupt<br>1: mask, 0: not mask (default)                                                                                                                                   | 1       |  |  |  |
| 17.9      |                          | intr_duplex_mask         | RW        | Mask TP port duplex mode change Interrupt<br>1: mask interrupt (default), 0: not mask                                                                                                                  | 1       |  |  |  |
| 17.10     |                          | intr_speed_mask          | RW        | Mask TP port speed mode change Interrupt<br>1: mask interrupt (default), 0: not mask                                                                                                                   | 1       |  |  |  |
| 17.11     |                          | intr_mf_rx_indc<br>_mask | RW        | Mask maintenance frame receive indication<br>Interrupt<br>1: mask interrupt (default), 0: not mask                                                                                                     | 1       |  |  |  |
| 17.12     |                          | intr_cnt_ov_mask         | RW        | Mask Statistic counter overflow Interrupt<br>1: mask interrupt (default), 0: not mask                                                                                                                  | 1       |  |  |  |
| 17.13     |                          | intr_all_mask            | RW        | Mask all Interrupt<br>1: mask interrupt (default), 0: not mask                                                                                                                                         | 1       |  |  |  |
| 17[15:14] |                          | Reserved                 | RW        |                                                                                                                                                                                                        | 0       |  |  |  |



| MII     | ROM                                | NAME                | R/W | DESCRIPTION                                                                         | DEFAULT |  |  |  |
|---------|------------------------------------|---------------------|-----|-------------------------------------------------------------------------------------|---------|--|--|--|
|         | PHY extended status register (18D) |                     |     |                                                                                     |         |  |  |  |
| 18[3:0] |                                    | an_arbit_state[3:0] | RO  | NWAY state machine                                                                  | 0       |  |  |  |
| 18[6:4] |                                    | Reserved[2:0]       | RO  |                                                                                     | 0       |  |  |  |
| 18.7    |                                    | jabber              | RO  | Jabber status<br>1: jabber, 0: no jabber (default)                                  | 0       |  |  |  |
| 18.8    |                                    | polarity            | RO  | Polarity status<br>1: polarity error, 0: polarity ok (default)                      | 0       |  |  |  |
| 18.9    |                                    | mdix_en             | RO  | MDI/MDIX status<br>0: MDI, 1:MDIX                                                   | 0       |  |  |  |
| 18.10   |                                    | link_real           | RO  | TP port link Status<br>1: link ok, 0; link fail (default)                           | 0       |  |  |  |
| 18.11   |                                    | resolved            | RO  | Resolve complete<br>1: Nway or force mode complete, 0: not<br>complete (default)    | 0       |  |  |  |
| 18.12   |                                    | Reserved            | RO  |                                                                                     | 0       |  |  |  |
| 18.13   |                                    | mr_duplex_mode      | RO  | TP port duplex mode (It is valid only if 18.11=1.)<br>1: full (default), 0: half    | 1       |  |  |  |
| 18.14   |                                    | mr_speed_selection  | RO  | TP port operation speed (It is valid only if 18.11=1.)<br>1: 100M (default), 0: 10M | 1       |  |  |  |
| 18.15   |                                    | Reserved            | RO  |                                                                                     | 0       |  |  |  |



| MII       | ROM | NAME                       | R/W       |                                             | DESCRIPTION                                                                                                                                                                                  | DEFAULT |  |
|-----------|-----|----------------------------|-----------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
|           |     | Statis                     | tic count | er registe                                  | ers (MII register 19D)                                                                                                                                                                       |         |  |
| 19[11:0]  |     | mg_statistic_cnt<br>[11:0] | RO        | Statistic                                   | Counter [11:0]                                                                                                                                                                               | 0       |  |
|           |     |                            |           | Cnt_inde                                    | Content of statistic counter[11:0]                                                                                                                                                           |         |  |
|           |     |                            |           | 3'b000                                      | TP port (port1) received packet count                                                                                                                                                        |         |  |
|           |     |                            |           | 3'b001                                      | TP port (port1) received CRC error count                                                                                                                                                     |         |  |
|           |     |                            |           | 3'b010                                      | TP port (port1) drop packet count                                                                                                                                                            |         |  |
|           |     |                            |           | 3'b011                                      | TP port (port1) collision event count                                                                                                                                                        |         |  |
|           |     |                            |           | 3'b100                                      | FX port (port2) received packet count                                                                                                                                                        |         |  |
|           |     |                            |           | 3'b101                                      | FX port (port2) received CRC error count                                                                                                                                                     |         |  |
|           |     |                            |           | 3'b110                                      | FX port (port2) drop packet count                                                                                                                                                            |         |  |
|           |     |                            |           | 3'b111                                      | FX port (port2) collision event count                                                                                                                                                        |         |  |
| 19[14:12] |     | cnt_index[2:0]             | RW        | The cur                                     | rent counter index                                                                                                                                                                           | 0       |  |
| 19.15     |     | cnt_loop_en                | RW        | 1: Each<br>19) will i<br>content<br>is "7". | The counter index loop enable<br>1: Each time reading of this register (MII register<br>19) will increase cnt_index[2:0] by one. The<br>content will be loop back to "0" after reading if it |         |  |



| MII                                                                        | ROM | NAME                       | R/W | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                              | DEFAULT |  |
|----------------------------------------------------------------------------|-----|----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Switch configuration register 1 (MII register 20D, EEPROM register 02~03D) |     |                            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |  |
| 20.0                                                                       | 2.0 | mg_auto_crossover<br>_en   | R/W | Select TP to be MDIX or MDI. It is valid only if MII<br>register16.11 is disabled.<br>0: MDI<br>1: MDIX                                                                                                                                                                                                                                                                                                                                                  | 0       |  |
| 20.1                                                                       | 2.1 | mg_converter_mode          | R/W | Pure converter mode enable (DIRECT_WIRE)                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin (0) |  |
| 20.2                                                                       | 2.2 | mg_cut_through_en          | R/W | Modify cut-through mode enable (FAST_FWD)                                                                                                                                                                                                                                                                                                                                                                                                                | Pin (0) |  |
| 20.3                                                                       | 2.3 | mg_pass_fragment<br>_en    | R/W | Pass fragment packet (>7B and <64B)                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       |  |
| 20.4                                                                       | 2.4 | mg_col16_drop_en           | R/W | Collision 16 times drop enable                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       |  |
| 20.5                                                                       | 2.5 | mg_col_backoff<br>_en      | R/W | Collision back-off enable<br>1: back after collision<br>0: not back off after collision                                                                                                                                                                                                                                                                                                                                                                  | 1       |  |
| 20.6                                                                       | 2.6 | mg_bkpress_col<br>_crs     | R/W | Half duplex backpressure mode selection<br>This bit must be 0 (collision base backpressure)<br>for normal operation.                                                                                                                                                                                                                                                                                                                                     | 0       |  |
| 20.7                                                                       | 2.7 | p01_mg_backpress<br>_en    | R/W | TP port backpressure control enable for half duplex                                                                                                                                                                                                                                                                                                                                                                                                      | 1       |  |
| 20.8                                                                       | 3.0 | mg_rem_ctrl_en             | R/W | Remote control enable (TX/RX. ability for maintenance frame)                                                                                                                                                                                                                                                                                                                                                                                             | 1       |  |
| 20.9                                                                       | 3.1 | mg_auto_tx_mf_en           | R/W | Auto send status frame to remote partner enable (AUTO_SEND)                                                                                                                                                                                                                                                                                                                                                                                              | Pin (0) |  |
| 20.10                                                                      | 3.2 | mg_auto_tx_ttc<br>_content | R/W | The content of auto send status frame<br>1: TTC (TS-1000)<br>The frame format is defined in TS-1000.<br>0: ICPLUS<br>The frame format is similar to the one defined in<br>TS-1000 except the bit definition of S[15:0].<br>S[15:0] is the content of MII register 22[15:0].<br>Local IP113M uses the frame to indicate its<br>status to the remote IP113M. The remote<br>IP113M receives the frame and stores the<br>information to the MII register 23. | 1       |  |
| 20.11                                                                      | 3.3 | mg_sd_off_way              | R/W | Informing way for optical receiving SD off<br>1: far end fault pattern<br>0: maintenance frame                                                                                                                                                                                                                                                                                                                                                           | 1       |  |
| 20.12                                                                      | 3.4 | mg_em_bist_en              | R/W | SSRAM BIST enable (R/W by EEPROM only)                                                                                                                                                                                                                                                                                                                                                                                                                   | 1       |  |
| 20.13                                                                      | 3.5 | mg_nway_limit_en           | R/W | This pin overwrites the setting on pin 26 TP_FORCE.                                                                                                                                                                                                                                                                                                                                                                                                      | Pin (0) |  |
| 20.14                                                                      | 3.6 | mg_receive_en              | R/W | TP receive enable                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1       |  |
| 20.15                                                                      | 3.7 | p02_link_on                | RO  | Fiber port link status (descramble_locked)                                                                                                                                                                                                                                                                                                                                                                                                               | 0       |  |



| МІІ                                                                        | ROM    | NAME                    | R/W | DESCRIPTION                                                                        | DEFAULT |  |
|----------------------------------------------------------------------------|--------|-------------------------|-----|------------------------------------------------------------------------------------|---------|--|
| Switch configuration register 2 (MII register 21D, EEPROM register 04~05D) |        |                         |     |                                                                                    |         |  |
| 21[7:0]                                                                    | 4[7:0] | p01_mg_port<br>_page_no | R/W | TP port allocated memory pages<br>The default is 120 pages with 64 bytes per page. | 120d    |  |
| 21[15:8]                                                                   | 5[7:0] | p02_mg_port<br>_page_no | R/W | FX port allocated memory pages<br>The default is 120 pages with 64 bytes per page. | 120d    |  |



| MII           | ROM                                                                   | NAME                      | R/W | DESCRIPTION                                                                                                  | DEFAULT |  |  |  |
|---------------|-----------------------------------------------------------------------|---------------------------|-----|--------------------------------------------------------------------------------------------------------------|---------|--|--|--|
|               | Local MC extended register (MII register 22D, EEPROM register 06~07D) |                           |     |                                                                                                              |         |  |  |  |
| 22.0          | 6.0                                                                   | mg_loopback_en            | R/W | Loop-back for remote test enable (same as MII register 0.14)                                                 | 0       |  |  |  |
| 22.1          | 6.1                                                                   | mg_status_rpt<br>_en      | RO  | TP port status available                                                                                     | 0       |  |  |  |
| 22.2          | 6.2                                                                   | p01_mg_auto<br>_neg_en    | R/W | TP port auto-negotiation enable (same as MII register 0.12)                                                  | 1       |  |  |  |
| 22.3          | 6.3                                                                   | p01_mg_speed<br>_mode     | R/W | TP port speed selection (same as MII register 0.13)<br>1: 100M, 0:10M                                        | Pin (1) |  |  |  |
| 22.4          | 6.4                                                                   | p01_mg_duplex<br>_mode    | R/W | TP port duplex mode selection (same as MII register 0.8)<br>1: full duplex, 0:half duplex                    | Pin (1) |  |  |  |
| 22.5          | 6.5                                                                   | p01_mg_flow<br>_ctrl_en   | R/W | TP port flow control selection (same as MII register 4.10)<br>1: on, 0:off                                   | Pin (1) |  |  |  |
| 22.6          | 6.6                                                                   | p01_mg_link<br>_status    | RO  | TP port link status off<br>1: link off, 0: link ok                                                           | 0       |  |  |  |
| 22.7          | 6.7                                                                   | p02_mg_flow<br>_ctrl_en   | R/W | Fiber port flow control/backpressure enable                                                                  | Pin (1) |  |  |  |
| 22.8          | 7.0                                                                   | p02_mg_duplex<br>_mode    | R/W | Fiber port duplex mode (FX_FULL)                                                                             | 1       |  |  |  |
| 22.9          | 7.1                                                                   | p02_mg_link<br>_status    | RO  | Fiber port signal detect (power)                                                                             | 0       |  |  |  |
| 22.10         | 7.2                                                                   | p02_mg_fef<br>_detect     | RO  | Fiber port Far-End-Fault detect                                                                              | 0       |  |  |  |
| 22[12:<br>11] | 7[4:3]                                                                | p01_mg_throttle<br>_confg | R/W | TP port input Rate Control<br>2'b00: full speed<br>2'b01: 1/4 speed<br>2'b10: 2/4 speed<br>2'b11: 3/4 speed  | 00      |  |  |  |
| 22[14:<br>13] | 7[6:5]                                                                | p01_mg_throttle<br>_confg | R/W | TP port output Rate Control<br>2'b00: full speed<br>2'b01: 1/4 speed<br>2'b10: 2/4 speed<br>2'b11: 3/4 speed | 00      |  |  |  |
| 22.15         | 7.7                                                                   | mg_link_pass_en           | R/W | Link Fault Pass through enable (LFP)                                                                         | Pin (0) |  |  |  |



#### Extended MII registers and EEPROM registers (continued)

| MII   | ROM | NAME               | R/W      | DESCRIPTION                                                                              | DEFAULT |
|-------|-----|--------------------|----------|------------------------------------------------------------------------------------------|---------|
|       |     | Link partner M     | IC exten | ded status register (MII register 23D)                                                   |         |
| 23.0  |     | lp_loopback_en     | RO       | Loop-back for remote test enable                                                         |         |
| 23.1  | -   | lp_status_rpt_en   | RO       | Option B support                                                                         |         |
| 23.2  | -   | lp_tp_autoneg_en   | RO       | TP port auto-negotiation enable                                                          |         |
| 23.3  | -   | lp_tp_speed_mode   | RO       | TP port speed selection                                                                  |         |
| 23.4  | -   | lp_tp_duplex_mode  | RO       | TP port duplex mode selection                                                            |         |
| 23.5  |     | lp_tp_flow_ctrl_en | RO       | TP port flow control selection <b>*</b> Note                                             |         |
| 23.6  |     | lp_tp_link_off     | RO       | TP port link off<br>1: link off,<br>0:link on                                            |         |
| 23.7  | -   | lp_fb_flow_ctrl_en | RO       | Fiber port flow control/backpressure enable $*$                                          |         |
| 23.8  |     | lp_fb_duplex_mode  | RO       | Fiber port duplex mode *                                                                 |         |
| 23.9  |     | lp_fb_link_status  | RO       | Fiber port signal detect (power) off <b>*</b><br>1: off,<br>0: on                        |         |
| 23.10 |     | lp_fb_fef_detect   | RO       | Fiber port Far-End-Fault detect *                                                        | 0       |
| 23.11 |     | lp_power_abnormal  | RO       | MC power abnormal                                                                        | 0       |
| 23.12 |     | lp_mc_failed       | RO       | MC failed                                                                                | 0       |
| 23.13 |     | lp_sd_off_way      | RO       | Link Partner informing way of SD off<br>1: far end fault pattern<br>0: maintenance frame | 0       |
| 23.14 |     | lp_multi_tp_port   | RO       | MC support multi-port UTP                                                                | 0       |
| 23.15 |     | mg_link_pass_en    | RO       | Link Fault Pass through enable *                                                         | 0       |

**\*** Note: Only available when MII 20.10 = 0.



| MII       | ROM | NAME           | R/W       | DESCRIPTION                                                                                                                                                                                                                                                                                             | DEFAULT |
|-----------|-----|----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|           |     | Remote co      | ntrol Tra | nsmit register 1 (MII register 24D)                                                                                                                                                                                                                                                                     |         |
| 24.0      |     | mg_rem_tx_code | R/W       | Remote control frame send trigger                                                                                                                                                                                                                                                                       | 0       |
| 24.1      |     | mg_rem_tx_code | R/W       | Transmitted maintenance direction discriminator<br>C1<br>Frame direction<br>0: upstream<br>1: downstream                                                                                                                                                                                                | 0       |
| 24[3:2]   |     | mg_rem_tx_code | R/W       | Transmitted maintenance frame command<br>discriminator C3~C2<br>01: request<br>11: acknowledge<br>10: Indication<br>00: reserved                                                                                                                                                                        | 00      |
| 24[11:4]  |     | mg_rem_tx_code | R/W       | Transmitted maintenance frame control signals<br>C15~C8<br>bit11 (C15) bit4 (C8)<br>0 0 0 0 0 0 0 01: Loop test start<br>0 0 0 0 0 0 0 00: Loop test finished<br>0 0 0 0 0 0 0 10: Status indication<br>A4 A3 A2 A1 A0 RW 11: IP113M R/W registers<br>RW: 0: read, 1: write<br>A[4:0]: register address | 8'b0    |
| 24[15:12] |     | Reserved       |           |                                                                                                                                                                                                                                                                                                         |         |

| MII      | ROM | NAME           | R/W       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                   | DEFAULT |
|----------|-----|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|          |     | Remote co      | ntrol Tra | nsmit register 2 (MII register 25D)                                                                                                                                                                                                                                                                                                                                           |         |
| 25[15:0] |     | mg_rem_wt_data | R/W       | Remote control write data<br>If a remote write command is issued, that is, MII<br>register 24[11:4] is programmed as xxxxx111.<br>The content in this register will be embedded into<br>S[15:0] and is sent to the remote site. The<br>partner IP113M receives the frame (register<br>write) and update the addressed MII register with<br>the value defined in this register | 16'b0   |



| Extended MII registers and EEPROM regis | ters (continued) |
|-----------------------------------------|------------------|
|-----------------------------------------|------------------|

| MII       | ROM | NAME           | R/W       | DESCRIPTION                                                                                                                                                                                                                                                            | DEFAULT |
|-----------|-----|----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|           |     | Remote co      | ontrol Re | ceive register 1 (MII register 26D)                                                                                                                                                                                                                                    |         |
| 26.0      |     | mg_rem_rx_code | RO<br>RC  | Receive a acknowledge or not defined<br>maintenance frame C0<br>1: IP113M receives a maintenance frame.<br>0: no maintenance frame received.<br>User can poll this bit to make sure a there is a<br>maintenance frame is received. It is a read and<br>auto-clear bit. | 0       |
| 26.1      |     | mg_rem_rx_code | RO        | Received maintenance direction discriminator C1                                                                                                                                                                                                                        | 0       |
| 26[3:2]   |     | mg_rem_rx_code | RO        | Received maintenance frame command<br>discriminator C3~C2                                                                                                                                                                                                              | 00      |
| 26[11:4]  |     | mg_rem_rx_code | RO        | Received maintenance frame control signals<br>C15~C8                                                                                                                                                                                                                   | 8'b0    |
| 26[12]    |     | mg_rem_rx_code | RO<br>RC  | Received maintenance frame CRC error<br>1: received maintenance frame CRC error.<br>0: received maintenance frame CRC ok.<br>It is a read and auto-clear bit.                                                                                                          |         |
| 26[15:13] |     | Reserved       |           |                                                                                                                                                                                                                                                                        |         |

| МІІ                                                         | ROM | NAME | R/W | DESCRIPTION | DEFAULT |  |  |
|-------------------------------------------------------------|-----|------|-----|-------------|---------|--|--|
| Remote control Receive register 2 (MII register 27D)        |     |      |     |             |         |  |  |
| 27[15:0] mg_rem_rd_data RO Remote control read data S0~S15. |     |      |     |             |         |  |  |

| МІІ                                                  | MII ROM NAME R/W DESCRIPTION                     |  |  |  |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------|--|--|--|--|--|--|--|
| Remote control Receive register 3 (MII register 28D) |                                                  |  |  |  |  |  |  |  |
| 28[15:0]                                             | 28[15:0] mg_rem_rd_data RO Vender message M0~M15 |  |  |  |  |  |  |  |

| MII      | MII ROM NAME R/W DESCRIPTION                         |                |    |                        |       |  |  |  |
|----------|------------------------------------------------------|----------------|----|------------------------|-------|--|--|--|
|          | Remote control Receive register 4 (MII register 29D) |                |    |                        |       |  |  |  |
| 29[15:0] |                                                      | mg_rem_rd_data | RO | Vender message M16~M29 | 16'b0 |  |  |  |

| MII                                                   | MII ROM NAME R/W DESCRIPTION |  |  |  |  |  |  |  |
|-------------------------------------------------------|------------------------------|--|--|--|--|--|--|--|
| Remote control Receive register 5 (MII register 30D)  |                              |  |  |  |  |  |  |  |
| 30[15:0] mg_rem_rd_data RO Vender message M30~M55 16' |                              |  |  |  |  |  |  |  |



| MII       | ROM | NAME                          | R/W       | DESCRIPTION                                                                                                                                                                             | DEFAULT |
|-----------|-----|-------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|           |     | Switch c                      | onfigura  | tion register 3 (MII register 31D)                                                                                                                                                      |         |
| 31.0      |     | software_reset                | R/W<br>SC | Switch software reset<br>It is a self-clear bit.                                                                                                                                        | 0       |
| 31.1      |     | mg_power_indicate<br>_disable | R/W       | IP113M power abnormal indication disable                                                                                                                                                | 0       |
| 31[3:2]   |     | link_list_fail                | RO        | Link list failure indication<br>bit[2] : TP port link list abnormal<br>bit[3] : Fiber port link list abnormal                                                                           | 00      |
| 31[5:4]   |     | BIST_status                   | RO        | BIST Status of embedded SSRAM<br>bit[4] : memory is under testing<br>bit[5] : memory test result is good when testing<br>over                                                           | 01      |
| 31[6]     |     | mg_auto_loopback<br>_test     | R/W       | Auto loopback test enable<br>1: enable, 0:disable                                                                                                                                       | 0       |
| 31[7]     |     | mg_t2_timer<br>_disable       | R/W       | Loopback test T2 timer disable (TS-1000)<br>1: The MC will not send loopback end indication<br>MF when T2 timer expired<br>0: The MC will send loopback end MF when T2<br>timer expired | 0       |
| 31[8]     |     | mg_auto_loopback<br>_complete | RO        | Auto loopback test complete<br>1: completed, 0: still testing                                                                                                                           | 0       |
| 31[9]     |     | mg_auto_loopback<br>_ok       |           | Auto loopback test OK<br>1: good, 0: not good                                                                                                                                           | 0       |
| 31[15:10] |     | Reserved                      |           |                                                                                                                                                                                         |         |



### 9. Signal Requirements

#### 9.1. Absolute Maximum Rating

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Functional performance and device reliability are not guaranteed under these conditions. All voltages are specified with respect to GND.

| Supply Voltage                     | -0.3V to 2.645V |
|------------------------------------|-----------------|
| Input Voltage                      | -0.3V to 5.0V   |
| Output Voltage                     | -0.3V to 5.0V   |
| Storage Temperature                | -55°C to 150°C  |
| Ambient Operating Temperature (Ta) | 0°C to 70°C     |
|                                    |                 |

#### 9.2. DC Characteristic

#### **Operating Conditions**

| Parameter                      | Sym. | Min.  | Тур.  | Max.  | Unit | Conditions |
|--------------------------------|------|-------|-------|-------|------|------------|
| Supply Voltage                 | VCC  | 2.375 | 2.5   | 2.645 | V    |            |
| Operation Junction Temperature | Tj   |       | TBD   |       | °C   |            |
| Power Consumption              |      |       | 0.475 |       | W    | VCC=2.5v   |

#### Input Clock

| Parameter           | Sym. | Min. | Тур. | Max. | Unit | Conditions |
|---------------------|------|------|------|------|------|------------|
| Frequency           |      |      | 25   |      | MHz  |            |
| Frequency Tolerance |      | -50  |      | +50  | PPM  |            |

#### I/O Electrical Characteristics

| Parameter           | Sym. | Min. | Тур. | Max. | Unit | Conditions |
|---------------------|------|------|------|------|------|------------|
| Input Low Voltage   | VIL  |      |      | 0.8  | V    |            |
| Input High Voltage  | VIH  | 2.0  |      |      | V    |            |
| Output Low Voltage  | VOL  |      |      | 0.4  | V    | IOH=4mA    |
| Output High Voltage | VOH  | 2.4  |      |      | V    | IOL=4mA    |

### **10. Order Information**

| Part No. | PIN         | Notice |
|----------|-------------|--------|
| IP113M   | 48 PIN LQFP | -      |



### 11. Package Detail



Notes:

1. DIMENSION D & E DO NOT INCLUDE MOLD FLASH OR PROTRUSION.

2. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION / INTRUSION.

3. MAX. END FLASH IS 0.15MM.

4. MAX. DAMBAR PROTRUSION IS 0.13MM. GENERAL APPEARANCE SPEC SHOULD BE BASED ON FINAL VISUAL INSPECTION SPEC.

#### IC Plus Corp. Headquarter

10F, No.47, Lane 2, Kwang-Fu Road, Sec. 2, Hsin-Chu City, Taiwan 300, R.O.C. TEL: 886-3-575-0275 FAX: 886-3-575-0475 Website: www.icplus.com.tw

### Sales Office

4F, No. 106, Hsin-Tai-Wu Road, Sec.1, Hsi-Chih, Taipei Hsien, Taiwan 221, R.O.C. TEL: 886-2-2696-1669 FAX: 886-2-2696-2220