TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC # TB2110FN #### PLL FOR DTS The TB2110FN is a high-speed PLL LSI built in a 2 modulus prescaler that can operate with a 1.5 V power Each function is controlled via three serial bus lines, allowing you to configure a high-performance digital tuning system. #### **FEATURES** - Due to a Bi-CMOS structure, the 1.5 V power supply is stepped up and stabilized by a bipolar circuit to drive the CMOS section. Therefore, this chip is best suited for digital tuning system in headphone stereos. - Built in a prescaler, This IC can operate with TV: 50~250 MHz and FM: 40~150 MHz (2 modulus type) for the FM<sub>IN</sub> input or at 0.5~40 MHz for the AM<sub>IN</sub> input (2 modulus type or directly divided). Weight: 0.31g (Typ.) - Comes with a 20 bit programmable counter, two parallel output phase comparators, crystal oscillator, reference counter, and a DC/DC converter control circuit. - The crystal oscillator (X'tal) used in this IC is a 75 kHz resonator. - The reference frequency can be selected from seven frequencies available. (Ref = $1.0 \sim 25 \text{ kHz}$ ) - A 20 bit general-purpose counter is built in that can measure the IF and other frequencies. - All device operations are controlled via three serial bus lines. - Operating voltage range : $V_{CC} = 1.0 \sim 2.5 \text{ V}$ (Ta = $-20 \sim 75 ^{\circ}\text{C}$ ) - Package is SSOP24pin. TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ## PIN CONNECTION (Note) This device is vulnerable to surge voltages. Take it into account when using this device in your system. #### **BLOCK DIAGRAM** ## **PIN FUNCTION** | PIN No. | SYMBOL | PIN NAME | FUNCTION | REMARKS | |---------|-------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 1 2 | XI<br>XO | Crystal oscillator pins | Connect a 75 kHz crystal oscillator for the reference frequency to these pins. | 10 MΩ<br>V <sub>DD</sub><br>V <sub>OD</sub><br>X <sub>O</sub> | | 3 | DATA | Serial data input/<br>output | Serial I/O port. Use this pin to set the divide ratio and divide | VDD A A VDD | | 4 | CLOCK | Clock signal input | method, as well as transfer data to and from the | | | 5 | PERIOD | Period signal input | controller to control the general-purpose counter and general-purpose I/O port. | DATA CLOCK, PERIOD | | 6 | OUT-1 | | This is an open-collector | | | 7 | OUT-2 | General-purpose | output port. | - <del>L</del> | | 8 | OUT-3 | output port | Use this port to output | <b>'</b> | | 9 | OUT-4 | | control signals. | <i>m</i> | | 10 | IN PORT | General-purpose input<br>port | This port accepts the data to be fed to the output bit (OUT-5). | V <sub>DD</sub> | | 11 | VCONT | DC/DC converter control pin | This pin controls the DC/DC converter. | -\(\tau_{\cup}^{\cup}\) | | 12 | V <sub>DD</sub> | CMOS section power supply | The V <sub>DD</sub> power supply from the DC/DC converter is applied to this pin. | _ | | 13 | STAND-BY | Standby | The device is placed in standby mode when a "L" is input. The device is in active state when a "H" is input. | 20 κΩ | | 14 | IF-FM | General-purpose counter input | Use this pin for IF signal input on the FM side. | IF-AM (Pin 16) IF-FM (Pin 14) | | 15 | V <sub>REF2</sub> | Reference pin | Use this pin as the reference of the IF signal. | Vref2 | | 16 | IF-AM | General-purpose counter input | Use this pin for IF signal input on the AM side. | (Pin 15) | | 17 | A-GND | Bipolar section GND | _ | <del>-</del> | | PIN No. | SYMBOL | PIN NAME | FUNCTION | REMARKS | |---------|-------------------|------------------------------|----------------------------------------------------|-------------------------------------------| | 18 | AM-IN | AM / SW signal input pin | Use this pin for AM/SW signal input. | FM-IN (Pin 20) AM-IN (Pin 18) | | 19 | V <sub>REF1</sub> | Reference pin | Use this pin as the reference of the AM/FM signal. | <b>+</b> K, X <b>+</b> K, X <b>+</b><br>□ | | 20 | FM-IN | FM/TV signal input<br>pin | Use this pin for FM/TV signal input. | Vref1 (Pin 19) | | 21 | V <sub>C</sub> C | Bipolar section power supply | _ | _ | | | | | This is a tri-state output of | V <sub>DD</sub> ⊀ | | 22 | DO1 | Phase comparator | the phase comparator. | | | 23 | DO2 | output | DO1~DO2 are parallel | | | | | | outputs. | <i>m</i> | | 24 | D-GND | MOS section GND | _ | _ | #### **OPERATION** #### O Serial I/O port The TB2110FN has two pairs of 24 bit registers, so it can set data to a total of 48 bits to control each function. Each data in these registers are transferred to and from the controller through a serial port using three pins: DATA, CLOCK, and PERIOD. A total of 32 bits consisting of 8 bit address and 24 data bits can be handled in one serial transfer. Because all operations are controlled via register, this section describes mainly the function of 8 bit address and each register. The registers are configured in units of 24 bits, and are selected by an 8 bit address. The address mapping of each register is listed in the next page as "Register allocation." | REGISTER | ADDRESS | CONTENTS OF 24 BITS | No. OF BITS | |----------------------|---------|------------------------------------------------------------------------------------------------------|-------------------------------| | Input<br>Register 1 | D0H | PLL dividend number setting<br>Reference frequency setting<br>PLL input and mode setting<br>Not used | 16<br>3<br>2<br>3<br>Total 24 | | Input<br>Register 2 | D2H | General-purpose counter control<br>Test bit<br>Output data<br>Not used | 7<br>1<br>4<br>12<br>Total 24 | | Output<br>Register 1 | D1H | General-purpose counter numeric data<br>Not used | 22<br>2<br>Total 24 | | Output<br>Register 2 | D3H | Data in register D2<br>Lock detection data<br>Input data<br>Not used | 8<br>2<br>1<br>13<br>Total 24 | The input data is latched into register 1 or register 2 at the falling edge of PERIOD to put each function to work. The output data that comes in parallel is latched into the output register at the 9th falling edge of CLOCK, and is serially output from the DATA pin. (Note)Transmit dummy data at least once before transferring regular data to initialize the device's internal circuits after power-on. | | f | X | | - | 6 | | | 0 | | 23 | i | | 0 | | | | 23 | = | | 0 | | |-------------------------------|---------------------|------|-----------------------------------------------|----------|------------------------------------------|---------|----------------------------------|----------|----------------------|---------|-------|--------------------------------------------|----------|-----|----------------------|--------|-------|---------------|----------------------------------|----------|--| | | í | | | - | 3 | X | | 0 | | 22 | OUT-5 | OUTS | * | | | | 22 | | | 0 | | | | 7 | MOD | mode<br>-control | - | | X | | 0 | | 21 | BUSY | | 0 | | | | 21 | OUT-5 | | 0 | | | | Ş | Ξ | Pom<br>Pom | - | 20 | X | | 0 | | 20 | OVER | | 0 | | | | 20 | OUT-5 | OUTS | * | | | | ç | X | | ٦ | <u>.</u> | 1 | 00T1 | 0 | | 19 | f19 | | 0 | | | | 19 | 04 | UT1 | 0 | | | | 0 | RZ | unter | - | α. | 03 | a from C<br>to 0 | 0 | | 18 | f18 | | 0 | | | | 18 | 03 | from 0<br>to 0 | 0 | | | | | F.1 | referece-counter | Ŀ | | 02 | output-data from OUT1<br>to OUT4 | ۰ | | 17 | f17 | | 0 | | | | 17 | 02 | output-data from OUT1<br>to OUT4 | 0 | | | | , t | RO | refe | - | 4 | 5 | no | ٥ | | 91 | £16 | | 0 | | | | 16 | 01 | ont | 0 | | | | ň | P15 | | * | | M | | 0 | | 1 15 | f15 | | 0 | | | | 15 | | | 0 | | | | 2 | P14 | | * | 41 | M9 | If-counter<br>-mode | ٥ | | 3 14 | f14 | | ٥ | | | | 14 | 6<br>W | IF-counter<br>-mode | 0 | | | | 5 | P13 | | * | , r | Σ̈́ | IF-cc | 0 | | 13 | £13 | BUSY | 0 | | | | E | 8₩ | IF-cc | 0 | | | | ÷ | P12 | | * | 5 | М | | ٥ | | 1 12 | f12 | 9, OVER | 0 | | | | 1 12 | | | 0 | | | | 5 | 11 | 2 | * | 5 | M | | ٥ | | 10 11 | 111 | IF-counter-out from f00 to f19, OVER, BUSY | 0 | | | | | ENABLE UNLOCK | | ٥ | | | | p0 | P10 | Pre-Set pulse swallow counter from P00 to P15 | * | 60 | М | | 0 | | | f10 | t from f | 0 | | | | 9 10 | ¥ | | 0 | | | | × × | P09 | from P | * | 0 | M | | 0 | | 60 80 | £09 | unter-ou | 0 | | | | 08 09 | ONLOC | Phase-comp | * | | | | | P08 | / counte | * | | M | | 0 | _ | 07 0 | f08 | IF-co | 0 | | | _ | 07 | | Pha | * | | | | 11. | P07 | swallow | * | 1,1,1 | Į Į | ┈ | 0 | -1- | 06 0 | f07 | | 0 | | 1 | | 0 90 | | | 0 | | | | "1" | P05 | et pulse | * | 1.1 | N START | cortrol-signal | - | 1 | 05 0 | £06 | | ° | | "1" | , | 0.5 | | | | | | | T-bus = "D" | P05 | Pre-S | * | T-bus = "D" | RESE | corti | | "0" | 04<br>C | f05 | | • | | 0 | = St | | | | ٥ | | | | | P04 | | * | 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, | ронд | $\mathbb{Z}$ | 0 | | 03 | £04 | | 0 | | "1" | | 03 | | | _ | | | | "0" | PQ. | | * | "0" | X | | 0 | 0. | 05 | £03 | | 0 | | 0 | | 05 | | | 0 | | | | ,,0,, | P02 | | * | "O" | Д | | 0 | 0 | 01 | f02 | | 0 | | 0 | | 5 | | | 0 | | | | "0"<br>T-bus = "0' | P0 1 | | * | "1"<br>T-bus = "2" | 19 | IF-counter<br>-gate | 0 | "0"<br>T-bus = "1" | 00 | 101 | | 0 | | .1. | " = SI | - 1 | 61 | IF-counter<br>-gate | 0 | | | 85 | | P00 | | L* | "0." | 09 | / L | ٥ | LSB | | t00 | | ٥ | LSB | | | | 09 | ¥ | 0 | | | NO<br>O | Input register "D0" | | | (Note 3) | Input register "D2" | | | (Note 3) | Output register "D1" | | | | (Note 3) | | Output register "D3" | | | | | (Note 3) | | | OCAT | out regis | | | | out regis | | | | out regis | | | | | | out regis | | | | | | | | GISTER ALLOCATION -BUS format | du du | | | | <u> </u> | | | | Outp | | | | | | Outp | | | | | | | | GISTE | | | | | | | | | | | | | | | | | | | | | | TB2110FN-7 (Note 3) \* value is undecided when power on #### O Serial transfer format The serial transfer format consists of 8 bit address and 24 bit data as shown above. The addresses used here are D0H to D3H. ## O Crystal oscillator connecting pins (XI, XO) Connect a crystal oscillator and capacitors to these pins as shown in Figure 1 to generate the clock required for the device's internal operation. Use a 75 kHz crystal oscillator here. (Note)Choose a crystal oscillator that has a small CI value and good startup characteristics. Figure 1 #### Programmable counter The programmable counter section consists of 1/4 + 1/2 prescalers, 2 modulus prescaler, and 4bit + 12bit programmable binary counters. 1. Setting the programmable counter section The programmable counter need to be set for the divisor (16 bits) and the dividing mode (2 bits). (1) Setting the dividing mode Use the FM and MODE bit to choose the input setting and the dividing mode (pulse swallow mode or direct dividing mode). Four mode are available as listed below. Choose the desired one according to the frequency bands used. | MODE | FM | MODE | DIVIDING MODE | TYPICAL<br>RECEIVING BAND | INPUT FREQUENCY<br>RANGE | INPUT<br>PIN | DIVISOR | |------|----|------|------------------------|---------------------------|--------------------------|--------------|---------| | AM | 0 | 0 | Direct dividing mode | LW, MW | 0.5~10 MHz | AMIN | n | | SW | 0 | 1 | Pulse swallow mode | SW | 3~40 MHz | AIVIIII | n | | FM | 1 | 0 | 1/4+pulse swallow mode | FM | 40~150 MHz | FMIN | 4·n | | TV | 1 | 1 | 1/8+pulse swallow mode | TV | 50~250 MHz | FIVILIN | 8·n | (Note) 'n' denotes the set value. #### (2) Setting the divisor To determine the programmable counter's divisor, set binary data to the P0~P15 bits. • For the pulse swallow mode (16 bits, SW, FM, and TV BAND) Range of divisor set (pulse swallow mode) $n = 210 \text{ H} \sim \text{FFFFH}$ (528 $\sim$ 65535) - (Note) The actual divisor is 4 times the programmed number for the 1/4 + pulse swallow mode, and 8 times the programmed number for the 1/8 + pulse swallow mode. - Direct divide method (12 bits) Range of divisor set (direct divide mode) n = 10 H~FFFH (16~4095) (Note) In the direct divide method, the data in P0~P3 becomes irrelevant and the P4 port becomes the LSB. - 2. Circuit configuration of prescaler and programmable counter - (1) Circuit configuration in the pulse swallow mode The circuit is configured with a 2 modulus prescaler, swallow counter (4 bits), and a programmable counter (12 bits). In FM and TV modes, a 1/4 and a 1/8 prescaler are added in the front stage. (2) Circuit configuration in the direct divide method In the direct divide method, the prescaler section is passed through and the circuit consists of only a programmable counter (12 bits). - (3) The FM-IN and AM-IN inputs each have a built-in amp, and are therefore capable of capacitor-coupled, small-amplitude operation. - O Reference counter (divider to generate the reference frequency) The reference counter section is configured with a crystal oscillator and a counter. Using a 75 kHz crystal oscillator, this circuit can generate seven types of reference frequencies. 1. Setting the reference frequency Use the R0~R2 bits to set the reference frequency. | R2 | R1 | R0 | REFERENCE<br>FREQUENCY | |----|----|----|------------------------| | 0 | 0 | 0 | 1 kHz | | 0 | 0 | 1 | 3 kHz | | 0 | 1 | 0 | 3.125 kHz | | 0 | 1 | 1 | 5 kHz | | 1 | 0 | 0 | 6.25 kHz | | 1 | 0 | 1 | 12.5 kHz | | 1 | 1 | 0 | 25 kHz | | 1 | 1 | 1 | Standby mode | When REF code = 7 H (R0~R2 = 1), the device is placed in standby mode. #### O Phase comparator The phase comparator compares the phase difference between the reference frequency signal fed from the reference frequency divider and the divided output from the programmable counter, and outputs the difference. In this way it controls the VCO through a low-pass filter to ensure that the frequencies and the phases of these two signals are matched to each other. Because this phase comparator has two tri-state buffers DO1 and DO2 connected in parallel as its outputs, you can design the optimum filter constant for each of the FM and AM bands. Furthermore, you can use the DOHZ bit of register D2 to place the DO2 output in a high-impedance state as necessary. DOHZ "1": The DO2 pin is placed in the high-impedance state. "0": Nomal operation DO output timing chart Example of an active low-pass filter circuit Shown above is a DO output timing chart and a typical active low-pass filter circuit based on a Darlington connection of FET and bipolar transistors. The filter circuit shown above is just one example. When designing the actual circuit, consider the band configuration and the desired characteristics of your system. #### O Unlock detection bit This bit is used to detect an unlock condition of the PLL circuit. When not locked (i.e., the reference frequency and the programmable counter's divided output are not locked in phase), the phase comparator outputs a pulse to the unlock F/F synchronously with the period of the reference frequency. The unlock F/F is set by this pulse. The unlock F/F is reset each time the RESET bit of register 2 (unlock reset bit) is set to 1. After the unlock F/F is reset in this way, you can access the unlock detection bit to see if the PLL circuit is in lock condition. Because the pulse is input synchronously with the period of the reference frequency, you must wait for a duration greater than the period of the reference frequency after resetting the unlock F/F before you can access the unlock detection bit (UNLOCK). If this duration is short, you cannot detect the correct lock condition. To solve this problem, the device has a lock enable F/F. This F/F is reset each time the unlock reset bit is set to 1, and lock enable bit is set to 1 with the unlock detection timing. This means that you can detect the correct unlock condition when the lock enable bit (ENABLE) is 1. | ENABLE | UNLOCK | STATE | |--------|--------|--------| | 0 | * | _ | | 1 | 0 | LOCK | | | 1 | UNLOCK | #### ○ General-purpose counter The general-purpose counter is used to count frequencies such as the FM/AM band IF frequency to detect the auto stop signal during auto search tuning. For this frequency counting, the general-purpose counter uses a frequency measurement (IF-AM, IF-FM input) method to count the number of pulses input to the counter during a certain duration of time (gate time). - 1. General-purpose counter control bits - (1) G0, G1 bits ... These bits choose the general-purpose counter's gate time. | G0 | G1 | GATE TIME | |----|----|-----------| | 0 | 0 | 1 ms | | 1 | 0 | 4 ms | | 0 | 1 | 16 ms | | 1 | 1 | 64 ms | - (2) START bit - ··· Each time the START bit is set to 1, measurement is restarted after resetting the general-purpose counter. - (3) M8, M9 bits ... These bits choose the general-purpose counter's measurement mode and input pin. | M8 | М9 | PIN<br>SELECTION | INPUT FREQUENCY<br>RANGE | REMARKS | |----|----|------------------|--------------------------|-----------------------------------------------| | 0 | 1 | IF-AM | 0.3~1.0 MHz | Direct input to IF counter | | 1 | 0 | IF-FM | 8~16 MHz | IF frequency divided by 2 input to IF counter | (Note)In the IF-FM mode, the general-purpose counter (20 bit binary counter) is preceded by an additionally inserted 1/2 prescaler. Therefore, the input signal from IF-FM is divided by 2 before being fed into the general-purpose counter. - 2. General-purpose counter data output bits (f0~f19) - (1) General-purpose counter count data bits (f0~f19) The resulting count of the general-purpose counter can be read in binary from the output registers f0 through f19. (2) General-purpose counter operation detect bits | OVER ··· | General-purpose counter ——overflow bit | "1" | General-purpose counter is in overflow condition. | |----------|----------------------------------------|-----|-------------------------------------------------------------------------------------------| | | | "0" | General-purpose counter data is valid. | | BUSY | | | General-purpose counter is counting.<br>General-purpose counter has finished<br>counting. | (Note)When using the general-purpose counter, check to see that the BUSY bit is 0 (finished counting) and that the OVER bit is 0 (valid data) before you reference the contents of the general-purpose counter data bits (f0~f19). **TOSHIBA** #### 3. Circuit configuration of general-purpose counter The general-purpose counter section is configured with an input amp., a gate time control circuit, and a 20 bit binary counter. #### 4. Measurement timing of general-purpose counter (Note) IF-FM and IF-AM are capable of C-coupled, small-amplitude operation using a bipolar input. #### O General-purpose input/output ports The device has general-purpose input/output ports controlled by serial port. 1. General-purpose output ports (OT-1~OT-4) The data set to the O1~O4 bits of input register 2 are output in parallel from their dedicated output ports OT-1~OT-4. 2. General-purpose input port (IN) The data input from the IN pin can be read out from the DATA pin as OUT-5 of the output register. (Note)The output ports are set to "0" when the device is powered on. (Therefore, the general-purpose output ports are held Low at power-on.) (Note)The TS bit of input register 2 must always be set to "0". ## ○ DC/DC converter The TB2110FN uses a coil-type DC/DC converter (boosted voltage circuit) to allow for low-voltage operation. Coil: (SUMIDA ELECTRIC CO., LTD, CP-4LB) | • • • • • • • • • • • • • • • • • • • • | | , , | | | | | | | |-----------------------------------------|-----------------|----------|----|-------|-----|-----|-------------------|--| | TEST | L (μH) 1-3 | CO (nE) | 00 | TURNS | | | WIRE (mm $\phi$ ) | | | FREQUENCY | $L(\mu\Pi)$ 1-3 | CO (pi ) | QU | 1-2 | 2-3 | 6-4 | vviiλL (iiiiiiφ) | | | 2.52 MHz | 15.6 ± 3% | _ | _ | 18T | 14T | 2T | 0.08 UEW | | #### **BOTTOM VIEW** ## **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|--------------------------|------| | Supply Voltage | $V_{DD}$ | - 0.3~4.5 | V | | Input Voltage | V <sub>IN</sub> | $-0.3 \sim V_{DD} + 0.3$ | ٧ | | Power Dissipation | PD | 400 | mW | | Operating Temperature | T <sub>opr</sub> | <b>- 20∼75</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-65∼150</b> | °C | ## **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, Ta = $-20\sim75^{\circ}$ C, $V_{CC}$ = $1.0\sim2.5$ V, $V_{DD}$ = 2.4 V) | CHARACT | ERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------------|-----------------|-----------------|----------------------|----------------------------------------------|------|------|------|------| | Operating<br>Power Supply | Biplor Unit | VCC | | PLL operation<br>(Normal operating) | 1.2 | 1.5 | 2.5 | V | | Voltage | MOS Unit | V <sub>DD</sub> | | Step-up control circuit operating | 2.2 | 2.4 | 3.6 | | | Operating Pov | wer Supply | lcc | _ | PLL operation<br>(Normal operating), TV mode | _ | 18 | 40 | m ^ | | Current | · • • · · · • • | | _ | PLL operation<br>(Normal operating), TV mode | _ | 1.5 | 7 | mA | ## (Stand-by mode) | Operating Power Supply | lcs | _ | $V_{CC} = 1.5 V$ | 30 | 50 | μΑ | |------------------------|-----|---|------------------|----|----|---------| | Current | | | 100 | | | $\mu$ r | ## (Operating frequency) | Crystal Oscillation<br>Frequency | fxT | _ | Crystal oscillator connected to XI and XO pins. | _ | 75 | _ | kHz | |----------------------------------|--------------------|---|-------------------------------------------------|-----|----|-----|-----| | TV in | fTV | _ | TV mode | 50 | ~ | 250 | MHz | | FM in | fFM | _ | FM mode | 40 | ~ | 150 | MHz | | SW in | fsw | _ | SW mode | 3 | ~ | 40 | MHz | | AM in | f <sub>A</sub> M | _ | AM mode | 0.5 | ~ | 10 | MHz | | IF-FM | f <sub>IF-FM</sub> | _ | IF-FM | 8 | ~ | 16 | MHz | | IF-AM | f <sub>IF-AM</sub> | _ | IF-AM | 0.3 | ~ | 1.0 | MHz | ## (Input voltage) | TV in | V TVin | _ | TV mode | | | | | |-------|--------------------|---|---------|----|----|-----|-------------------| | FM in | V FMin | _ | FM mode | | | 300 | | | SW in | V SWin | _ | SW mode | 25 | _~ | | m\/ | | AM in | V AMin | _ | AM mode | 23 | | | mV <sub>rms</sub> | | IF-FM | V <sub>IF-FM</sub> | _ | IF-FM | | | | | | IF-AM | V <sub>IF-AM</sub> | _ | IF-AM | | | | | ## (OT-1~OT-4 open-collector output current) | CHARACT | ERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------|-----------|------------------|----------------------|------------------|------|------|------|------| | Output<br>Current | "L" Level | l <sub>OL1</sub> | | $V_{OL} = 0.2 V$ | 1.0 | 3.0 | 1 | mA | # (DATA, CLOCK, PERIOD, I/O) | Input | "H" Level | $V_{IH}$ | _ | _ | 1.7 | ~ | $V_{DD}$ | V | |---------|-----------|------------------|---|----------------------------------------|-------|-------|----------|---------| | Voltage | "L" Level | $V_{IL}$ | _ | <del>-</del> | 0.0 | ~ | 0.5 | V | | Input | "H" Level | lін | _ | V <sub>IH</sub> = 2.4 V | _ | _ | ±0.5 | | | Current | "L" Level | IJL | _ | $V_{IL} = 0.0 V$ | _ | _ | ± 1.0 | $\mu$ A | | Output | "H" Level | I <sub>OH2</sub> | _ | V <sub>OH</sub> = 2.0 V, Only DATA pin | - 0.2 | - 1.0 | _ | mΑ | | Current | "L" Level | l <sub>OL2</sub> | _ | V <sub>OL</sub> = 0.4 V, Only DATA pin | 0.2 | 1.0 | _ | IIIA | # (DO1, DO2) | Input | "H" Level | ІОН3 | _ | $V_{OH} = 2.0 V$ | -0.2 | - 1.0 | _ | mΑ | |----------------|-----------|------|---|------------------------------------|------|-------|-------|---------| | Voltage | "L" Level | lOL3 | _ | $V_{OL} = 0.4 V$ | 0.2 | 1.0 | _ | | | Tri-State Leak | Current | lTL | | $V_{TLH} = 2.4 V, V_{TLL} = 0.0 V$ | _ | | ± 0.1 | $\mu$ A | | Auto Clear Voltage | V <sub>CL1</sub> | l | Clear release voltage | _ | _ | 1.9 | V | |--------------------|------------------|---|-----------------------|-----|---|-----|---| | | $V_{CL2}$ | 1 | Clear voltage | 1.4 | | _ | V | | | | | Boosting voltage transistor drive | | | | | |----------------------------------|--------|---|-----------------------------------|-----|-----|-----|---------| | V <sub>CONT</sub> Output Current | ICONT | _ | current | 100 | 150 | _ | $\mu$ A | | | | | V <sub>CONT</sub> = 0.8 V | | | | | | Standby Release | VSTOFF | _ | Standby mode released | 0.7 | ~ | VCC | V | | Standby Mode | VSTON | | Placed in standby mode | 0.0 | ~ | 0.6 | V | Weight: 0.31 g (Typ.)