### PHASE-LOCKED-LOOP WITH VCO ### **FEATURES** - Low power consumption - Centre frequency of up to 17 MHz (typ.) at $V_{CC} = 4.5 \text{ V}$ Choice of three phase comparators: **EXCLUSIVE-OR:** edge-triggered JK flip-flop; edge-triggered RS flip-flop - **Excellent VCO frequency linearity** - VCO-inhibit control for ON/OFF keying and for low standby power consumption - Minimal frequency drift - Operating power supply voltage VCO section 3.0 to 6.0 V digital section 2.0 to 6.0 V - Zero voltage offset due to op-amp buffering - Output capability: standard - I<sub>CC</sub> category: MSI | | | | TYF | | | |-----------------|-------------------------------------------|--------------------------------------------------|-----|-----|------| | SYMBOL | PARAMETER | CONDITIONS | нс | нст | UNIT | | fo | VCO centre frequency | C1 = 40 pF<br>R1 = 3 kΩ<br>V <sub>CC</sub> = 5 V | 19 | 19 | MHz | | CI | input capacitance (pin 5) | | 3.5 | 3.5 | pF | | C <sub>PD</sub> | power dissipation capacitance per package | notes 1 and 2 | 24 | 24 | рF | $GND = 0 V; T_{amb} = 25 °C$ #### Notes 1. CPD is used to determine the dynamic power dissipation (PD in $\mu$ W): $$PD = CPD \times VCC^2 \times f_i + \Sigma (CL \times VCC^2 \times f_0)$$ where: f; = input frequency in MHz CL = output load capacitance in pF fo = output frequency in MHz $\Sigma (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ VCC = supply voltage in V 2. Applies to the phase comparator section only (VCO disabled). For power dissipation of the VCO and demodulator sections see Figs 22, 23 and 24. ### **PACKAGE OUTLINES** 16-lead DIL; plastic (SOT38Z). 16-lead mini-pack; plastic (SO16; SOT109A). ### GENERAL DESCRIPTION The 74HC/HCT4046A are high-speed Si-gate CMOS devices and are pin compatible with the "4046" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT4046A are phase-lockedloop circuits that comprise a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3) with a common signal input amplifier and a common comparator input. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the "4046A" forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. (continued on next page) ### APPLICATIONS - FM modulation and demodulation - Frequency synthesis and multiplication - Frequency discrimination - Tone decoding - Data synchronization and conditioning - Voltage-to-frequency conversion - Motor-speed control #### PIN DESCRIPTION | PIN NO. | SYMBOL | NAME AND FUNCTION | |---------|--------------------|-------------------------------| | 1 | PCPOUT | phase comparator pulse output | | 2 | PC1 <sub>OUT</sub> | phase comparator 1 output | | 3 | COMPIN | comparator input | | 4 | vco <sub>out</sub> | VCO output | | 5 | INH | inhibit input | | 6 | C1 <sub>A</sub> | capacitor C1 connection A | | 7 | C1 <sub>B</sub> | capacitor C1 connection B | | 8 | GND | ground (0 V) | | 9 | VCOIN | VCO input | | 10 | DEMOUT | demodulator output | | 11 | R <sub>1</sub> | resistor R1 connection | | 12 | R <sub>2</sub> | resistor R2 connection | | 13 | PC2 <sub>OUT</sub> | phase comparator 2 output | | 14 | SIGIN | signal input | | 15 | PC3 <sub>OUT</sub> | phase comparator 3 output | | 16 | Vcc | positive supply voltage | # GENERAL DESCRIPTION (Cont'd) The VCO requires one external capacitor C1 (between C1<sub>A</sub> and C1<sub>B</sub>) and one external resistor R1 (between R<sub>1</sub> and GND) or two external resistors R1 and R2 (between R<sub>1</sub> and GND, and R<sub>2</sub> and GND. Resistor R1 and capacitor C1 determine the frequency range of the VCO. Resistor R2 enables the VCO to have a frequency offset if required. The high input impedance of the VCO simplifies the design of low-pass filters by giving the designer a wide choice of resistor/capacitor ranges. In order not to load the low-pass filter, a demodulator output of the VCO input voltage is provided at pin 10 (DEMOUT). In contrast to conventional techniques where the DEMOUT voltage is one threshold voltage lower than the VCO input voltage, here the DEMOUT voltage equals that of the VCO input. If DEMOUT is used, a load resistor (Rg) should be connected from DEMOUT to GND; if unused, DEMOUT should be left open. The VCO output (VCOUT) can be connected directly to the comparator input (COMPIN), or connected via a frequency-divider. The VCO output signal has a duty factor of 50% (maximum expected deviation 1%), if the VCO input is held at a constant DC level. A LOW level at the inhibit input (INH) enables the VCO and demodulator, while a HIGH level turns both off to minimize standby power consumption. The only difference between the HC and HCT versions is the input level specification of the INH input. This input disables the VCO section. The sections of the comparator are identical, so that there is no difference in the SIG $_{IN}$ (pin 14) or COMP $_{IN}$ (pin 3) inputs between the HC and HCT versions. ## Phase comparators The signal input (SIGIN) can be directly coupled to the self-biasing amplifier at pin 14, provided that the signal swing is between the standard HC family input logic levels. Capacitive coupling is required for signals with smaller swings. Phase comparator 1 (PC1) This is an EXCLUSIVE-OR network. The signal and comparator input frequencies $\{f_i\}$ must have a 50% duty factor to obtain the maximum locking range. The transfer characteristic of PC1, assuming ripple $\{f_r=2f_i\}$ is suppressed, is: $$V_{DEMOUT} = \frac{V_{CC}}{\pi} (\phi_{SIGIN} - \phi_{COMPIN})$$ where VDEMOUT is the demodulator output at pin 10; VDEMOUT = VPC1OUT (via low-pass filter). The phase comparator gain is: $K_p = \frac{V_{CC}}{L}$ (V/r). The average output voltage from PC1, fed to the VCO input via the low-pass filter and seen at the demodulator output at pin 10 (VDEMOUT), is the resultant of the phase differences of signals (SIG<sub>IN</sub>) and the comparator input (COMP<sub>IN</sub>) as shown in Fig. 6. The average of VDEMOUT is equal to 1/2 V<sub>CC</sub> when there is no signal or noise at SIG<sub>IN</sub> and with this input the VCO oscillates at the centre frequency (f<sub>O</sub>). Typical waveforms for the PC1 loop locked at f<sub>O</sub> are shown in Fig. 7. The frequency capture range $(2f_{\rm c})$ is defined as the frequency range of input signals on which the PLL will lock if it was initially out-of-lock. The frequency lock range $(2f_{\rm L})$ is defined as the frequency range of input signals on which the loop will stay locked if it was initially in lock. The capture range is smaller or equal to the lock range. $\phi$ DEMOUT = $(\phi$ SIGIN — $\phi$ COMPIN). ### GENERAL DESCRIPTION (Cont'd) ### Phase comparators (Cont'd) With PC1, the capture range depends on the low-pass filter characteristics and can be made as large as the lock range. This configuration retains lock even with very noisy input signals. Typical behaviour of this type of phase comparator is that it can lock to input frequencies close to the harmonics of the VCO centre frequency. #### Phase comparator 2 (PC2) This is a positive edge-triggered phase and frequency detector. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIG]N and COMP]N are not important. PC2 comprises two D-type flip-flops, control-gating and a 3-state output stage. The circuit functions as an up-down counter (Fig. 5) where SIG]N causes an up-count and COMP]N a down-count. The transfer function of PC2, assuming ripple ( $f_{\rm f}=f_{\rm f}$ ) is suppressed, is: $V_{DEMOUT} = \frac{V_{CC}}{4\pi}(\phi_{SIGIN} - \phi_{COMPIN})$ where VDEMOUT is the demodulator output at pin 10; V<sub>DEMOUT</sub> = V<sub>PC2OUT</sub> (via low-pass filter). The phase comparator gain is: $$K_p = \frac{V_{CC}}{4\pi} (V/r).$$ VDEMOUT is the resultant of the initial phase differences of SIGIN and COMPIN as shown in Fig. 8. Typical waveforms for the PC2 loop locked at f<sub>0</sub> are shown in Fig. 9. When the frequencies of SIGIN and COMPIN are equal but the phase of SIGIN leads that of COMPIN, the p-type output driver at PC2<sub>OUT</sub> is held "ON" for a time corresponding to the phase difference ( $\phi_{DEMOUT}$ ). When the phase of SIGIN lags that of COMPIN, the n-type driver is held "ON". When the frequency of SIG<sub>IN</sub> is higher than that of COMP<sub>IN</sub>, the p-type output driver is held "ON" for most of the input signal cycle time, and for the remainder of the cycle both n and p- type drivers are "OFF" (3-state). If the SIG<sub>IN</sub> frequency is lower than the COMP<sub>IN</sub> frequency, then it is the n-type driver that is held "ON" for most of the cycle. Subsequently, the voltage at the capacitor (C2) of the low-pass filter connected to PC2<sub>OUT</sub> varies until the signal and comparator inputs are equal in both phase and frequency. At this stable point the voltage on C2 remains constant as the PC2 output is in 3-state and the VCO input at pin 9 is a high impedance. Also in this condition, the signal at the phase comparator pulse output (PCP<sub>OUT</sub>) is a HIGH level and so can be used for indicating a locked condition Thus, for PC2, no phase difference exists between $SIG_{IN}$ and $COMP_{IN}$ over the full frequency range of the VCO. Moreover, the power dissipation due to the low-pass filter is reduced because both p and n-type drivers are "OFF" for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range and is independent of the low-pass filter. With no signal present at $SIG_{IN}$ the VCO adjusts, via PC2, to its I SIG\_IN the VCO adjusts, via PC2, to its I SIOwest frequency. Fig. 8 Phase comparator 2: average output voltage versus input phase difference: VDEMOUT = VPC2OUT = $$\frac{V_{CC}}{4\pi}(\phi_{SIGIN} - \phi_{COMPIN})$$ $\phi$ DEMOUT = $(\phi$ SIGIN - $\phi$ COMPIN). Fig. 9 Typical waveforms for PLL using phase comparator 2, loop locked at $f_{\rm O}$ . Phase comparator 3 (PC3) This is a positive edge-triggered sequential phase detector using an RS-type flip-flop. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIG $_{IN}$ and COMP $_{IN}$ are not important. The transfer characteristic of PC3, assuming ripple ( $f_{\Gamma}=f_{I}$ ) is suppressed, is: $$V_{DEMOUT} = \frac{V_{CC}}{2\pi} (\phi_{SIGIN} - \phi_{COMPIN})$$ where VDEMOUT is the demodulator output at pin 10; VDEMOUT = VPC3OUT (via low-pass The phase comparator gain is: $K_D = \frac{V_{CC}}{2\pi} (V/r)$ . The average output from PC3, fed to the VCO via the low-pass filter and seen at the demodulator output at pin $10~(VD_EMOUT)$ , is the resultant of the phase differences of SIG $_{\parallel N}$ and COMP $_{\parallel N}$ as shown in Fig. 10. Typical waveforms for the PC3 loop locked at $_{10}$ are shown in Fig. 11. The phase-to-output response characteristic of PC3 (Fig. 10) differs from that of PC2 in that the phase angle between SIG<sub>IN</sub> and COMP<sub>IN</sub> varies between 0° and 360° and is 180° at the centre frequency. Also PC3 gives a greater voltage swing than PC2 for input phase differences but as a consequence the ripple content of the VCO input signal is higher. The PLL lock range for this type of phase comparator and the capture range are dependent on the low-pass filter. With no signal present at SIG<sub>IN</sub> the VCO adjusts, via PC3, to its lowest frequency. # RECOMMENDED OPERATING CONDITIONS FOR 74HC/HCT | SYMBOL | PARAMETER | | 74HC | | | 74HC | Γ | LINUT | COMPLETIONS | |---------------------------------|----------------------------------------------|------|------|--------------------|------|------|------|-------|-------------------------------------------------------------------------------| | | TOTALLET | min. | typ. | max. | min. | typ. | max. | UNIT | CONDITIONS | | Vcc | DC supply voltage | 3.0 | 5.0 | 6.0 | 4.5 | 5.0 | 5.5 | v | | | vcc | DC supply voltage if VCO section is not used | 2.0 | 5.0 | 6.0 | 4.5 | 5.0 | 5.5 | v | | | V <sub>i</sub> | DC input voltage range | 0 | | Vcc | 0 | | Vcc | ν | | | v <sub>O</sub> | DC output voltage range | 0 | | Vcc | 0 | | Vcc | v | - | | T <sub>amb</sub> | operating ambient temperature range | -40 | | +85 | - 40 | | +85 | °C | see DC and AC | | T <sub>amb</sub> | operating ambient temperature range | -40 | | +125 | - 40 | | +125 | °C | CHARACTERISTICS | | t <sub>r</sub> , t <sub>f</sub> | input rise and fall times (pin 5) | | 6.0 | 1000<br>500<br>400 | | 6.0 | 500 | ns | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Voltages are referenced to GND (ground = 0 V) | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | CONDITIONS | |------------------|-------------------------------------------|------|------|------|-------------------------------------------------------------------------------------------------| | v <sub>cc</sub> | DC supply voltage | -0.5 | +7 | v | | | ±IIK | DC input diode current | | 20 | mA | for $V_{I} < -0.5 \text{ V}$ or $V_{I} > V_{CC} + 0.5 \text{ V}$ | | ±10K | DC output diode current | 1 | 20 | mA | for V <sub>O</sub> < -0.5 V or V <sub>O</sub> > V <sub>CC</sub> + 0.5 V | | ±10 | DC output source or sink current | | 25 | mA | for -0.5 V < V <sub>O</sub> < V <sub>CC</sub> + 0.5 V | | ±ICC;<br>±IGND | DC V <sub>CC</sub> or GND current | | 50 | mA | | | T <sub>stg</sub> | storage temperature range | - 65 | +150 | °C | | | P <sub>tot</sub> | power dissipation per package plastic DIL | | 750 | mW | for temperature range: -40 to +125 °C<br>74HC/HCT<br>above +70 °C: derate linearly with 12 mW/K | | | plastic mini-pack (SO) | 1 | 500 | mW | above +70 °C: derate linearly with 8 mW/K | Quiescent supply current Voltages are referenced to GND (ground = 0 V) | | | | T <sub>amb</sub> (°C) | | | | | | | TEST CONDITIONS | | | |--------|-----------------------------------------|------|-----------------------|------|-------------|------|-----------------|-------|-------|-----------------|-----------------------------------------------------------------------------------------------------------|--| | SYMBOL | DL PARAMETER | | | | 74H | С | UNIT | ,, | OTHER | | | | | STUBOL | FARAMETER | | +25 | +25 | -40 to +125 | | V <sub>CC</sub> | OTHER | | | | | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | | ¹cc | quiescent supply current (VCO disabled) | | : | 8.0 | | 80.0 | | 160,0 | μΑ | 6.0 | pins 3, 5, and 14 at V <sub>CC</sub> ;<br>pin 9 at GND; I <sub>I</sub> at pins<br>3 and 14 to be excluded | | # Phase comparator section Voltages are referenced to GND (ground = 0 V) | | | | | | T <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | | |------------------|---------------------------------------------------------------------------------|--------------------|-------------------|----------------------------|--------------------|----------------------------|--------------------|-----------------------------|------|--------------------------|------------------------------------------|-------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | | | | 74H | С | | | UNIT | ,, | ,, | OTHER | | | STIVIBUL | PARAMETER | | +25 | | -40 | to +85 | -40 t | o +125 | UNIT | V <sub>CC</sub> | Vį | CIMER | | | , | | min. | typ. | max. | min. | max. | mɨn. | max. | 1 | | | | | | V <sub>1H</sub> | DC coupled HIGH level input voltage SIGIN, COMPIN | 1.5<br>3.15<br>4.2 | 1.2<br>2.4<br>3.2 | | 1.5<br>3.15<br>4.2 | | 1.5<br>3.15<br>4.2 | | v | 2.0<br>4.5<br>6.0 | | | | | VIL | DC coupled<br>LOW level input voltage<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | | 0.8<br>2.1<br>2.8 | 0.5<br>1.35<br>1.8 | | 0.5<br>1.35<br>1.8 | | 0.5<br>1.35<br>1.8 | v | 2.0<br>4.5<br>6.0 | | | | | V <sub>ОН</sub> | HIGH level output voltage PCPOUT, PCnOUT | 1.9<br>4.4<br>5.9 | 2.0<br>4.5<br>6.0 | | 1.9<br>4.4<br>5.9 | | 1.9<br>4.4<br>5.9 | | v | 2.0<br>4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | -1 <sub>O</sub> = 20 μA<br>-1 <sub>O</sub> = 20 μA<br>-1 <sub>O</sub> = 20 μA | | | v <sub>OH</sub> | HIGH level output voltage PCPOUT, PCnOUT | 3.98<br>5.48 | | | 3.84<br>5.34 | | 3.7<br>5.2 | | v | 4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | - I <sub>O</sub> = 4.0 mA<br>- I <sub>O</sub> = 5.2 mA | | | V <sub>OL</sub> | LOW level output voltage PCPOUT, PCnOUT | | 0<br>0<br>0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | ٧ | 2.0<br>4.5<br>6.0 | VIH<br>or<br>VIL | I <sub>O</sub> = 20 μA<br>I <sub>O</sub> = 20 μA<br>I <sub>O</sub> = 20 μA | | | V <sub>OL</sub> | LOW level output voltage PCPOUT, PCnOUT | | 0.15<br>0.16 | 0,26<br>0.26 | | 0.33<br>0.33 | | 0.4<br>0.4 | v | 4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 4.0 mA<br>I <sub>O</sub> = 5.2 mA | | | ±l; | input leakage current<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | | | 3.0<br>7.0<br>18.0<br>30.0 | | 4.0<br>9.0<br>23.0<br>38.0 | | 5.0<br>11.0<br>27.0<br>45.0 | μА | 2.0<br>3.0<br>4.5<br>6.0 | V <sub>CC</sub><br>or<br>GND | | | | ±1 <sub>OZ</sub> | 3-state<br>OFF-state current<br>PC2 <sub>OUT</sub> | | | 0.5 | | 5.0 | | 10.0 | μА | 6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | VO = VCC or<br>GND | | | RI | input resistance<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | | 800<br>250<br>150 | | | | | | kΩ | 3.0<br>4.5<br>6.0 | point; | self-bias operating $\Delta V_{\parallel} = 0.5 \text{ V}$ ; gs 12, 13 and 14 | | # DC CHARACTERISTICS FOR 74HC (Cont'd) VCO section Voltages are referenced to GND (ground = 0 V) | | | | | _ | T <sub>amb</sub> ( | (°C) | | | | | TEST C | ONDITIONS | |-----------------|---------------------------------------------------------------|--------------------|-------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------|-------------------|------------------------------------------|----------------------------------------------------------------------------------| | SYMBOL | PARAMETER | | | | 74H | С | | | | | | | | STINBOL | FANAMETER | | +25 | | -40 | to +85 | -40 to +125 | | UNIT | V <sub>CC</sub> | VI | OTHER | | | | min. | typ. | max. | min. | max. | min. | max. | 1 | | | | | V <sub>IH</sub> | HIGH level<br>input voltage<br>INH | 2.1<br>3.15<br>4.2 | 1.7<br>2.4<br>3.2 | | 2.1<br>3.15<br>4.2 | | 2.1<br>3.15<br>4.2 | | v | 3.0<br>4.5<br>6.0 | | | | V <sub>IL</sub> | LOW level<br>input voltage<br>INH | | 1.3<br>2.1<br>2.8 | 0.9<br>1.35<br>1.8 | | 0.9<br>1.35<br>1.8 | | 0.9<br>1.35<br>1.8 | v | 3.0<br>4.5<br>6.0 | | | | v <sub>он</sub> | HIGH level<br>output voltage<br>VCOOUT | 2.9<br>4.4<br>5.9 | 3.0<br>4.5<br>6.0 | | 2.9<br>4.4<br>5.9 | | 2.9<br>4.4<br>5.9 | | v | 3.0<br>4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | - I <sub>O</sub> = 20 μA<br>- I <sub>O</sub> = 20 μA<br>- I <sub>O</sub> = 20 μA | | V <sub>OH</sub> | HIGH level<br>output voltage<br>VCOOUT | 3.98<br>5.48 | <b>4.32</b> 5.81 | | 3.84<br>5.34 | | 3.7<br>5.2 | | v | 4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | -I <sub>O</sub> = 4.0 mA<br>-I <sub>O</sub> = 5.2 mA | | VOL | LOW level<br>output voltage<br>VCOOUT | | 0<br>0<br>0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | v | 3.0<br>4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 20 μA<br>I <sub>O</sub> = 20 μA<br>I <sub>O</sub> = 20 μA | | V <sub>OL</sub> | LOW level<br>output voltage<br>VCOOUT | | 0.15<br>0.16 | 0.26<br>0.26 | | 0.33<br>0.33 | | 0.4<br>0.4 | v | 4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 4.0 mA<br>I <sub>O</sub> = 5.2 mA | | V <sub>OL</sub> | LOW level output<br>voltage C1 <sub>A</sub> , C1 <sub>B</sub> | | | 0.40<br>0.40 | | 0.47<br>0.47 | | 0.54<br>0.54 | v | 4.5<br>6.0 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 4.0 mA<br>I <sub>O</sub> = 5.2 mA | | ±I <sub>1</sub> | input leakage current<br>INH, VCO <sub>IN</sub> | | | 0.1 | | 1.0 | | 1.0 | μΑ | 6.0 | V <sub>CC</sub><br>or<br>GND | | | R1 | resistor range | 3.0<br>3.0<br>3.0 | | 300<br>300 | | | | | kΩ | 3.0<br>4.5<br>6.0 | | note 1 | | R2 | resistor range | 3.0<br>3.0<br>3.0 | | 300<br>300 | | | | | kΩ | 3.0<br>4.5<br>6.0 | | note 1 | | C1 | capacitor range | 40<br>40<br>40 | | no<br>limit | | | | | pF | 3.0<br>4.5<br>6.0 | | | | VVCOIN | operating voltage<br>range at VCO <sub>IN</sub> | 1,1<br>1,1<br>1,1 | | 1.9<br>3.4<br>5.9 | | | | | v | 3.0<br>4.5<br>6.0 | | over the range<br>specified for R1<br>for linearity see<br>Figs 20 and 21. | ## Note <sup>1.</sup> The parallel value of R1 and R2 should be more than 2.7 k $\Omega$ . Optimum performance is achieved when R1 and/or R2 are/is > 10 k $\Omega$ . ### Demodulator section Voltages are referenced to GND (ground = 0 V) | | | | | - | T <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | | |------------------|-------------------------------------|----------------|-------------------|-------------------|--------------------|--------|-------|--------|------|-------------------|----------------------------------------------------------------------------------------------------------------------|--|--| | | | | | | 74H | C | | | UNIT | Vac | OTHER | | | | SYMBOL | PARAMETER | | +25 | - | -40 | to +85 | -40 t | o +125 | ONIT | VCC | OTHER | | | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | | | RS | resistor range | 50<br>50<br>50 | | 300<br>300<br>300 | | | | | kΩ | 3.0<br>4.5<br>6.0 | at R <sub>S</sub> $>$ 300 k $\Omega$ the leakage current can influence VDEMOUT | | | | V <sub>OFF</sub> | offset voltage<br>VCOIN to VDEMOUT | | ±30<br>±20<br>±10 | | | | | | mV | 3.0<br>4.5<br>6.0 | V <sub>I</sub> = V <sub>VCOIN</sub> = 1/2 V <sub>CC</sub> ;<br>values taken over R <sub>S</sub> range<br>see Fig. 15 | | | | RD | dynamic output resistance at DEMOUT | | 25<br>25<br>25 | | | | | | Ω | 3.0<br>4.5<br>6.0 | V <sub>DEMOUT</sub> = 1/2 V <sub>CC</sub> | | | # Phase comparator section $GND = 0 \ V; t_r = t_f = 6 \ ns; C_L = 50 \ pF$ | | | | | - | r <sub>amb</sub> ( | °C) | | | | | TEST CONDITIONS | |---------------------------------------------------|----------------------------------------------------------------------------------------------------|------|---------------------|-----------------|--------------------|-----------------|-------|------------------|------|--------------------------|------------------------| | SYMBOL | DADAMETED | | | | 74H | C | | | | | OTHER | | STMBUL | PARAMETER | +25 | | | -40 to +85 | | -40 t | o +125 | UNIT | V <sub>CC</sub> | OTHER | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | <sup>t</sup> PHL/<br><sup>t</sup> PLH | propagation delay<br>SIG <sub>IN</sub> , COMP <sub>IN</sub><br>to PC1 <sub>OUT</sub> | | 63<br>23<br>18 | 200<br>40<br>34 | | 250<br>50<br>43 | | 300<br>60<br>51 | ns | 2.0<br>4.5<br>6.0 | Fig. 16 | | <sup>t</sup> PHL/<br><sup>t</sup> PLH | propagation delay<br>SIG <sub>IN</sub> , COMP <sub>IN</sub><br>to PCP <sub>OUT</sub> | | 96<br>35<br>28 | 340<br>68<br>58 | | 425<br>85<br>72 | | 510<br>102<br>87 | ns | 2.0<br>4.5<br>6.0 | Fig. 16 | | <sup>t</sup> PHL <sup>/</sup><br><sup>t</sup> PLH | propagation delay<br>SIGIN, COMPIN<br>to PC3 <sub>OUT</sub> | | 77<br>28<br>22 | 270<br>54<br>46 | | 340<br>68<br>58 | | 405<br>81<br>69 | ns | 2.0<br>4.5<br>6.0 | Fig. 16 | | <sup>t</sup> PZH/<br><sup>t</sup> PZL | 3-state output enable time SIG <sub>IN</sub> , COMP <sub>IN</sub> to PC2 <sub>OUT</sub> | | 83<br>30<br>24 | 280<br>56<br>48 | | 350<br>70<br>60 | | 420<br>84<br>71 | ns | 2.0<br>4.5<br>6.0 | Fig. 17 | | t <sub>PHZ</sub> /<br>t <sub>PLZ</sub> | 3-state output disable time SIG <sub>IN</sub> , COMP <sub>IN</sub> to PC2 <sub>OUT</sub> | | 99<br>36<br>29 | 325<br>65<br>55 | | 405<br>81<br>69 | | 490<br>98<br>83 | ns | 2.0<br>4.5<br>6.0 | Fig. 17 | | <sup>t</sup> THL/<br><sup>t</sup> TLH | output transition time | | 19<br>7<br>6 | 75<br>15<br>13 | | 95<br>19<br>16 | | 110<br>22<br>19 | ns | 2.0<br>4.5<br>6.0 | Fig. 16 | | V <sub>I (p-p)</sub> | AC coupled input sensitivity<br>(peak-to-peak value) at<br>SIG <sub>IN</sub> or COMP <sub>IN</sub> | | 9<br>11<br>15<br>33 | | | | | | mV | 2.0<br>3.0<br>4.5<br>6.0 | f <sub>i</sub> = 1 MHz | # VCO section $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | | r <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | |------------------|---------------------------------------------------|---------------------|-------------------|------|----------------------|------|-------------|------|------|-------------------|-------------------------------------------------------------------------------------|--| | OVMOO! | SYMBOL PARAMETER | 74HC | | | | | | | | ., | OTHER | | | SYMBOL PARAMETER | PARAMETER | +25 | | | -40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | OTHER | | | | | min. | typ. | max. | typ. | max. | min. | max. | | | | | | ∆f/T | frequency stability<br>with temperature<br>change | | | | 0.20<br>0.15<br>0.14 | | | | %/K | 3.0<br>4.5<br>6.0 | $V_I = V_{VCOIN} = 1/2 V_{CC};$<br>R1 = 100 kΩ; R2 = ∞;<br>C1 = 100 pF; see Fig. 18 | | | fo | VCO centre frequency<br>(duty factor = 50%) | 3.0<br>11.0<br>13.0 | | | | | | | MHz | 3.0<br>4.5<br>6.0 | $V_{VCOIN} = 1/2 V_{CC}$ ;<br>R1 = 3 kΩ; R2 = ∞;<br>C1 = 40 pF; see Fig. 19 | | | ∆f∨co | VCO frequency linearity | | 1.0<br>0.4<br>0.3 | | | | | | % | 3.0<br>4.5<br>6.0 | R1 = 100 kΩ; R2 = ∞;<br>C1 = 100 pF;<br>see Figs 20 and 21 | | | δvco | duty factor at VCO <sub>OUT</sub> | | 50<br>50<br>50 | | | | | | % | 3.0<br>4.5<br>6.0 | | | 846 Quiescent supply current Voltages are referenced to GND (ground = 0 V) | | | T <sub>amb</sub> (°C) | | | | | | | | TEST CONDITIONS | | | |--------|-------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-----------------|-------|-------|----|------------------|----------------------------------------------------------------------------------------------------------|--| | | | | | | | | | | | Van | OTHER | | | SYMBOL | PARAMETER | +25 | | +125 | UNIT | V <sub>CC</sub> | OTTEN | | | | | | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | | Icc | quiescent supply current (VCO disabled) | | | 8.0 | | 80.0 | | 160.0 | μА | 6.0 | pins 3, 5 and 14 at V <sub>CC</sub> ;<br>pin 9 at GND; I <sub>1</sub> at pins<br>3 and 14 to be excluded | | | ΔICC | additional quiescent supply current per input pin for unit load coefficient is 1 (note 1) VI = VCC - 2.1 V | | 100 | 360 | | 450 | | 490 | μΑ | 4.5<br>to<br>5.5 | pins 3 and 14 at V <sub>CC</sub> ;<br>pin 9 at GND; I <sub>1</sub> at pins<br>3 and 14 to be excluded | | ### Note <sup>1.</sup> The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given above. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD<br>COEFFICIENT | |-------|--------------------------| | INH | 1.00 | # Phase comparator section Voltages are referenced to GND (ground = 0 V) | | | | | • | T <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | | |-----------------|----------------------------------------------------------------------------------|------|------|------|--------------------|------|-------------|------|------|-----------------|------------------------------------------|-------------------------------------------------------------------|--| | SYMBOL | PARAMETER | | | | 74HC | ст | | | UNIT | V | V, | OTHER | | | SAMBOL | PARAMETER | +25 | | | -40 to +85 | | -40 to +125 | | UNII | VCC | 1 | OTHER | | | | | min. | typ. | max. | min. | max. | min. | max. | ] | | | | | | V <sub>IH</sub> | DC coupled<br>HIGH level input voltage<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | 3.15 | 2.4 | | | | | | v | 4.5 | | | | | VIL | DC coupled<br>LOW level input voltage<br>SIG <sub>1N</sub> , COMP <sub>1N</sub> | | 2.1 | 1.35 | | | | | v | 4.5 | | - " | | | V <sub>OH</sub> | HIGH level output voltage<br>PCP <sub>OUT</sub> , PC <sub>nOUT</sub> | 4.4 | 4.5 | | 4.4 | | 4.4 | | v | 4.5 | VIH<br>or<br>VIL | - I <sub>O</sub> = 20 μA | | | V <sub>OH</sub> | HIGH level output voltage PCP <sub>OUT</sub> , PC <sub>nOUT</sub> | 3.98 | 4.32 | | 3.84 | | 3.7 | | v | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | - I <sub>O</sub> = 4.0 mA | | | v <sub>OL</sub> | LOW level output voltage PCP <sub>OUT</sub> , PC <sub>nOUT</sub> | | 0 | 0.1 | | 0.1 | | 0.1 | v | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | ΙΟ = 20 μΑ | | | VOL | LOW level output voltage<br>PCP <sub>OUT</sub> , PC <sub>nOUT</sub> | | 0.15 | 0.26 | | 0.33 | | 0.4 | v | 4.5 | VIH<br>or<br>VIH | I <sub>O</sub> = 4.0 mA | | | ±II | input leakage current<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | | | 30 | | 38 | | 45 | μΑ | 5.5 | V <sub>CC</sub><br>or<br>GND | | | | ±loz | 3-state OFF-state current PC2 <sub>OUT</sub> | | | 0.5 | | 5.0 | | 10.0 | μА | 5.5 | VIH<br>or<br>VIL | VO = VCC or<br>GND | | | R <sub>I</sub> | input resistance<br>SIGIN, COMPIN | | 250 | | | | | | kΩ | 4.5 | point, | self-bias operating<br>$ \Delta V = 0.5 V$ ;<br>gs 12, 13 and 14 | | VCO section Voltages are referenced to GND (ground = 0 V) | | | | | 7 | amb ( | °C) | | | | TEST CONDITIONS | | | | |-----------------|---------------------------------------------------------------------------------------|------|------|-------------|-------|------------|------|-------------|------|------------------|------------------------------------------|------------------------------------------------------------|--| | | | | | | 74HC | T | | | UNIT | V | Vı | OTHER - I <sub>O</sub> = 20 μA - I <sub>O</sub> = 4.0 mA | | | SYMBOL | PARAMETER | | +25 | | | -40 to +85 | | -40 to +125 | | VCC | VI | OTHER | | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | | | V <sub>IH</sub> | HIGH level<br>input voltage<br>INH | 2.0 | 1.6 | | 2.0 | | 2.0 | | v | 4.5<br>to<br>5.5 | | | | | VIL | LOW level<br>input voltage<br>INH | | 1.2 | 0.8 | | 0.8 | | 0.8 | v | 4.5<br>to<br>5.5 | | | | | V <sub>OH</sub> | HIGH level<br>output voltage<br>VCOOLIT | 4.4 | 4.5 | | 4.4 | | 4.4 | | v | 4.5 | VIH<br>or<br>VIH | - I <sub>O</sub> = 20 μA | | | v <sub>OH</sub> | HIGH level<br>output voltage<br>VCOOUT | 3.98 | 4.32 | | 3.84 | | 3.7 | | v | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 4.0 mA | | | VOL ' | LOW level<br>output voltage<br>VCOOUT | | 0 | 0.1 | | 0.1 | | 0.1 | v | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | 1 <sub>O</sub> = 20 μΑ | | | VOL | LOW level<br>output voltage<br>VCOOUT | | 0.15 | 0.26 | | 0.33 | | 0.4 | v | 4.5 | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | I <sub>O</sub> = 4.0 mA | | | V <sub>OL</sub> | LOW level output<br>voltage C1 <sub>A</sub> , C1 <sub>B</sub><br>(test purposes only) | | | 0.40 | | 0.47 | | 0.54 | v | 4.5 | or<br>AIH | I <sub>O</sub> = 4.0 mA | | | ±IĮ | input leakage current<br>INH, VCOIN | | | 0.1 | | 1.0 | | 1.0 | μΑ | 5.5 | V <sub>CC</sub><br>or<br>GND | | | | R1 | resistor range | 3.0 | | 300 | | | | | kΩ | 4.5 | | note 1 | | | R2 | resistor range | 3.0 | | 300 | | | | | kΩ | 4.5 | İ | note 1 | | | C1 | capacitor range | 40 | | no<br>limit | | | | | pF | 4.5 | | | | | VVCOIN | operating voltage range at VCO <sub>IN</sub> | 1.1 | | 3.4 | | | | | v | 4.5 | | specified for R1;<br>for linearity see | | ### Note <sup>1.</sup> The parallel value of R1 and R2 should be more than 2.7 k $\Omega$ . Optimum performance is achieved when R1 and/or R2 are/is > 10 k $\Omega$ . # **Demodulator section** Voltages are referenced to GND (ground = 0 V) | | | | | | T <sub>amb</sub> ( | °C) | | TEST CONDITIONS | | | | | |------------------|------------------------------------------------------------|------|------|------|--------------------|------|-------------|-----------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | | | | 74H0 | T | | | | | | | | STINBOL | FARAMETER | +25 | | | -40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | OTHER | | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | | R <sub>S</sub> | resistor range | 50 | | 300 | | | | | kΩ | 4.5 | at R <sub>S</sub> $>$ 300 k $\Omega$ the leakage current can influence VDEMOUT | | | V <sub>OFF</sub> | offset voltage<br>VCO <sub>IN</sub> to V <sub>DEMOUT</sub> | | ±20 | | | | | | mV | 4.5 | V <sub>I</sub> = V <sub>VCOIN</sub> = 1/2 V <sub>CC</sub> ;<br>values taken over R <sub>S</sub> range<br>see Fig. 15 | | | RD | dynamic output resistance at DEMOUT | | 25 | | | | | | Ω | 4.5 | V <sub>DEMOUT</sub> = 1/2 V <sub>CC</sub> | | # Phase comparator section GND = 0 V; $t_{\Gamma} = t_{f} = 6$ ns; $C_{L} = 50$ pF | | | | | 7 | r <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | |---------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|--------------------|--------|--------|--------|-------|-----------------|------------------------| | | | | | | 74HC | T | | | UNIT | Vac | OTHER | | SYMBOL | PARAMETER | | +25 | | <b>-40</b> 1 | to +85 | -40 to | o +125 | Olari | VCC | OTHER | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | tPHL/ | propagation delay<br>SIGIN, COMPIN<br>to PC1 <sub>OUT</sub> | | 23 | 40 | | 50 | | 60 | ns | 4.5 | Fig. 16 | | <sup>t</sup> PHL <sup>/</sup><br><sup>t</sup> PLH | propagation delay<br>SIG <sub>IN</sub> , COMP <sub>IN</sub><br>to PCP <sub>OUT</sub> | | 35 | 68 | | 85 | | 102 | ns | 4.5 | Fig. 16 | | t <sub>PHL</sub> /<br>t <sub>PLH</sub> | propagation delay<br>SIG <sub>IN</sub> , COMP <sub>IN</sub><br>to PC3 <sub>OUT</sub> | | 28 | 54 | | 68 | | 81 | ns | 4.5 | Fig. 16 | | tPZH/ | 3-state output enable time SIG <sub>IN</sub> , COMP <sub>IN</sub> to PC2 <sub>OUT</sub> | | 30 | 56 | | 70 | | 84 | ns | 4.5 | Fig. 17 | | tPHZ/ TPLZ | 3-state output disable<br>time SIG <sub>IN</sub> , COMP <sub>IN</sub><br>to PC2 <sub>OUT</sub> | | 36 | 65 | | 81 | | 98 | ns | 4.5 | Fig. 17 | | t <sub>THL</sub> /<br>t <sub>TLH</sub> | output transition time | | 7 | 15 | | 19 | | 22 | ns | 4.5 | Fig. 16 | | V <sub>I (pp)</sub> | AC coupled input sensitivity<br>(peak-to-peak value) at<br>SIGIN or COMPIN | | 15 | | | | | | mV | 4.5 | f <sub>i</sub> = 1 MHz | # VCO section $GND = 0 \ V; t_f = t_f = 6 \ ns; C_L = 50 \ pF$ | | | | | 1 | Γ <sub>amb</sub> ( | °C) | | | | TEST CONDITIONS | | | |--------|---------------------------------------------------|------|------|------|--------------------|--------|-------|--------|-------|-----------------|------------------------------------------------------------------------------------------------------------------------|--| | | | | | | 74H0 | T | | | UNIT | \<br>\<br>V | OTHER | | | SYMBOL | PARAMETER | | +25 | | 40 | to +85 | -40 t | o +125 | CIVIT | VCC | OTTLEN | | | | | min. | typ. | max. | typ. | max. | min. | max. | | | | | | Δf/T | frequency stability<br>with temperature<br>change | | | | 0.15 | | | | %/K | 4.5 | V <sub>I</sub> = V <sub>V</sub> COIN within<br>recommended range;<br>R1 = 100 kΩ; R2 = ∞;<br>C1 = 100 pF; see Fig. 18b | | | fo | VCO centre frequency (duty factor = 50%) | 11.0 | 17.0 | | | | | | MHz | 4.5 | $V_{VCOIN} = 1/2 V_{CC};$<br>R1 = 3 k $\Omega$ ; R2 = $\infty$ ;<br>C1 = 40 pF; see Fig. 19 | | | Δfvco | VCO frequency linearity | | 0.4 | | | | | | % | 4.5 | R1 = 100 kΩ; R2 = ∞;<br>C1 = 100 pF;<br>see Figs 20 and 21 | | | δvco | duty factor at VCOOUT | | 50 | | | | | | % | 4.5 | | | # FIGURE REFERENCES FOR DC CHARACTERISTICS # **AC WAVEFORMS** # Note to AC waveforms (1) HC : $V_M = 50\%$ ; $V_{\frac{1}{2}} = GND$ to $V_{CC}$ . # AC WAVE FORMS (Continued) Note to Fig. 18 To obtain optimum temperature stability, C1 must be as small as possible but larger than 100 pF. # **AC WAVEFORMS (Continued)** Fig. 24 Typical dc power dissipation of demodulator sections as a function of Rg: R1 = R2 = ∞; T<sub>amb</sub> = 25 °C; V<sub>VCOIN</sub> = 1/2 V<sub>CC</sub>. ### APPLICATION INFORMATION This information is a guide for the approximation of values of external components to be used with the 74HC/HCT4046A in a phase-lock-loop system. References should be made to Figs 29, 30 and 31 as indicated in the table. Values of the selected components should be within the following ranges: R1 between 3 k $\Omega$ and 300 k $\Omega$ ; R2 between 3 k $\Omega$ and 300 k $\Omega$ ; R1 + R2 parallel value $> 2.7 \text{ k}\Omega$ ; C1 greater than 40 pF. | SUBJECT | PHASE<br>COMPARATOR | DESIGN CONSIDERATIONS VCO frequency characteristic With R2 = $\infty$ and R1 within the range 3 k $\Omega$ < R1 < 300 k $\Omega$ , the characteristics of the VCO operation will be as shown in Fig. 25. (Due to R1, C1 time constant a small offset remains when R2 = $\infty$ ) | | | | | | | | |------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | VCO frequency<br>without extra<br>offset | PC1, PC2 or PC3 | | | | | | | | | | | | 1 <sub>max</sub> 1 <sub>o</sub> 21 <sub>t</sub> due to | | | | | | | | | | | Fig. 25 Frequency characteristic of VCO operating without offset: f <sub>o</sub> = centre frequency; 2f <sub>L</sub> = frequency lock range. | | | | | | | | | | PC1 | Selection of R1 and C1 Given f <sub>0</sub> , determine the values of R1 and C1 using Fig. 29. | | | | | | | | | | PC2 or PC3 | Given f <sub>max</sub> and f <sub>o</sub> , determine the values of R1 and C1 using Fig. 29, use Fig. 31 to obtain 2f <sub>L</sub> and then use this to calculate f <sub>min</sub> . | | | | | | | | | VCO frequency<br>with extra<br>offset | PC1, PC2 or PC3 | VCO frequency characteristic With R1 and R2 within the ranges 3 k $\Omega$ < R1 < 300 k $\Omega$ , 3 k $\Omega$ < R2 < 300 k $\Omega$ , the characteristics of the VCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as shown in Fig. 26. Type of the vCO operation will be as sh | | | | | | | | | | PC1, PC2 or PC3 | Selection of R1, R2 and C1 Given $f_0$ and $f_L$ , determine the value of product R1C1 by using Fig. 31. Calculate $f_0ff$ from the equation $f_0ff = f_0 - 1.6f_L$ . Obtain the values of C1 and R2 by using Fig. 30. Calculate the value of R1 from the value of C1 and the product R1C1. | | | | | | | | | SUBJECT | PHASE<br>COMPARATOR | DESIGN CONSIDERATIONS | | | | | | | | |-----------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | PLL conditions | PC1 | VCO adjusts to $f_0$ with $\phi_{DEMOUT} = 90^\circ$ and $V_{VCOIN} = 1/2 V_{CC}$ (see Fig. 6). VCO adjusts to $f_0$ with $\phi_{DEMOUT} = -360^\circ$ and $V_{VCOIN} = \min$ . (see Fig. 8). | | | | | | | | | with no signal at the SIG <sub>IN</sub> input | PC2 | | | | | | | | | | | PC3 | VCO adjusts to $f_0$ with $\phi_{DEMOUT} = -360^{\circ}$ and $V_{VCO1N} = min.$ (see Fig. 10). | | | | | | | | | PLL frequency capture range | PC1, PC2 or PC3 | Loop filter component selection | | | | | | | | | | | INPUT C2 OUTPUT $ \begin{array}{ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | , | | A small capture range $(2f_c)$ is obtained if $2f_c \approx 1/\pi (\sqrt{2\pi f_L/\tau})$ | | | | | | | | | | | Fig. 27 Simple loop filter for PLL without offset; R3 $\geqslant$ 500 $\Omega$ . | | | | | | | | | | | (a) $\tau_1 = \text{R3} \times \text{C2}$ ; (b) amplitude characteristic (c) pole-zero diagram $\tau_2 = \text{R4} \times \text{C2}$ ; $\tau_3 = (\text{R3} + \text{R4}) \times \text{C2}$ | | | | | | | | | PLL locks on | PC1 or PC3 | yes | | | | | | | | | harmonics at centre frequency | PC2 | no | | | | | | | | | noise rejection at | PC1 | high | | | | | | | | | signal input | PC2 or PC3 | low | | | | | | | | | AC ripple content | PC1 | $f_{\Gamma} = 2f_{i}$ , large ripple content at $\phi_{DEMOUT} = 90^{\circ}$ | | | | | | | | | when PLL is locked | PC2 | $f_r = f_i$ , small ripple content at $\phi_{DEMOUT} = 0^\circ$ | | | | | | | | | | PC3 | $f_r = f_i$ , large ripple content at $\phi_{DEMOUT} = 180^\circ$ | | | | | | | | ### APPLICATION INFORMATION (Continued) # Notes to Fig. 29 - 1. To obtain optimum VCO performance, C1 must be as small as possible but larger than 100 pF. - 2. Interpolation for various values of R1 can be easily calculated because, a constant R1C1 product will produce almost the same VCO output frequency. ### Notes to Fig. 30 1. To obtain optimum VCO performance, C1 must be as small as possible but larger than 100 pF. 2. Interpolation for various values of R2 can be easily calculated because, a constant R2C1 product will produce almost the same VCO output frequency. ## **APPLICATION INFORMATION (Continued)** ### PLL design example The frequency synthesizer, used in the design example shown in Fig. 32, has the following parameters: Output frequency: 2 MHz to 3 MHz frequency steps : 100 kHz settling time : 1 ms settling time : 1 ms overshoot : < 20% The open-loop gain is H (s) x G (s) = $K_D \times K_f \times K_O \times K_D$ . ### Where: $K_p$ = phase comparator gain $K_f$ = low-pass filter transfer gain $K_0 = K_y/s$ VCO gain $K_n = 1/n$ divider ratio The programmable counter ratio $K_{n}$ can be found as follows: $$N_{min.} = \frac{f_{out}}{f_{step}} = \frac{2 \text{ MHz}}{100 \text{ kHz}} = 20$$ $$N_{\text{max.}} = \frac{f_{\text{out}}}{f_{\text{step}}} = \frac{3 \text{ MHz}}{100 \text{ kHz}} = 30$$ The VCO is set by the values of R1, R2 and C1, R2 = 10 k $\Omega$ (adjustable). The values can be determined using the information in the section "DESIGN CONSIDERATIONS". With $f_0$ = 2.5 MHz and $f_L$ = 500 kHz this gives the following values ( $V_{CC}$ = 5.0 V): R1 = 10 k $\Omega$ $R2 = 10 k\Omega$ C1 = 500 pF The VCO gain is: $$K_{V} = \frac{2f_{L} \times 2 \times \pi}{0.9 - (V_{CC} - 0.9)} = \frac{1 \text{ MHz}}{3.2} \times 2\pi \approx 2 \times 10^{6} \text{ r/s/V}$$ The gain of the phase comparator is: $$K_p = \frac{V_{CC}}{4 \times \pi} = 0.4 \text{ V/r}.$$ The transfer gain of the filter is given by: $$K_{f} = \frac{1 + \tau_{2} s}{1 + (\tau_{1} + \tau_{2}) s}$$ #### Where: $\tau_1$ = R3C2 and $\tau_2$ = R4C2. The characteristics equation is: $$1 + H(s) \times G(s) = 0.$$ This results in: $$s^{2} + \frac{1 + K_{p} \times K_{v} \times K_{n} \times \tau_{2}}{(\tau_{1} + \tau_{2})} s + \frac{K_{p} \times K_{v} \times K_{n}}{(\tau_{1} + \tau_{2})} = 0.$$ The natural frequency $\omega_n$ is defined as $$\omega_{\rm n} = \sqrt{\frac{K_{\rm p} \times K_{\rm v} \times K_{\rm n}}{(\tau_1 + \tau_2)}}.$$ and the damping value $\xi$ is defined as follows: $$\zeta = \frac{1}{2\omega_n} \times \frac{1 + K_p \times K_v \times K_n \times \tau_2}{(\tau_1 + \tau_2)}.$$ In Fig. 33 the output frequency response to a step of input frequency is shown. The overshoot and settling time percentages are now used to determine $\omega_{n}.$ From Fig. 33 it can be seen that the damping ratio $\zeta=0.45$ will produce an overshoot of less than 20% and settle to within 5% at $\omega_{n}t=5.$ The required settling time is 1 ms. This results in: $$\omega_n = \frac{5}{t} = \frac{5}{0.001} = 5 \times 10^3 \text{ r/s}.$$ Rewriting the equation for natural frequency results in: $$(\tau_1 + \tau_2) = \frac{K_p \times K_v \times K_n}{\omega_n^2}$$ The maximum overshoot occurs at N<sub>max</sub>: $$(\tau_1 + \tau_2) = \frac{0.4 \times 2 \times 10^6}{5000^2 \times 30} = 0.0011 \text{ s.}$$ When C2 = 470 nF, then R4 = $$\frac{(\tau_1 + \tau_2) \times 2 \times \omega_n \times \zeta - 1}{K_p \times K_v \times K_n \times C2}$$ = 315 Ω now R3 can be calculated: $$R3 = \frac{\tau_1}{C2} - R4 = 2 k\Omega.$$ ### Note For an extensive description and application example please refer to application note ordering number 9398 649 90011. Also available a computer design program for PLL's ordering number 9398 961 10061. # **APPLICATION INFORMATION (Continued)** Since the output frequency is proportional to the VCO control voltage, the PLL frequency response can be observed with an oscilloscope by monitoring pin 9 of the VCO. The average frequency response, as calculated by the Laplace method, is found experimentally by smoothing this voltage at pin 9 with a simple RC filter, whose time constant is long compared to the phase detector sampling rate but short compared to the PLL response time.