**MEMORY** **CMOS** 2 × 1 M × 32-BIT SINGLE DATA RATE I/F FCRAM™ **Consumer/Embedded Application Specific Memory for SiP** # MB81ES653225-12/-12L CMOS 2-Bank × 1,048,576-Word × 32-Bit Fast Cycle Random Access Memory (FCRAM) with Single Data Rate for SiP ## **■ DESCRIPTION** The Fujitsu MB81ES653225 is a Single Data Rate Interface Fast Cycle Random Access Memory (FCRAM\*) containing 67,108,864 memory cells accessible in a 32-bit format. The MB81ES653225 features a fully synchronous operation referenced to a positive edge clock whereby all operations are synchronized at a clock input which enables high performance and simple user interface coexistence. The MB81ES653225 is utilized using a Fujitsu advanced FCRAM core technology and designed for low power consumption and low voltage operation than regular synchronous DRAM (SDRAM). The MB81ES653225 is dedicated for SiP (System in a package), and ideally suited for various embedded/consumer applications including digital AVs and image processing where a large band width and low power consumption memory is needed. \*: FCRAM is a trademark of Fujitsu Limited, Japan. #### **■ PRODUCT LINE** | Parameter | | MB81ES653225 | | | | | |------------------------------------------|------------------------------------------|--------------|--------|--|--|--| | Farameter | 12 | 12L | | | | | | Clock Frequency (Max) | CL = 2 | 54.0 | MHz | | | | | Clock Frequency (Max) | CL = 3 | 85.0 | MHz | | | | | Burst Mode Cycle Time (Min) | CL = 2 | 18.5 ns | | | | | | Burst Mode Cycle Time (Milit) | CL = 3 | 11.7 ns | | | | | | Access Time from Clock (Max) | CL = 2 | 12 | ns | | | | | Access Time from Clock (Max) | CL = 3 | 8.7 ns | | | | | | Operating Current (Max) (32 page length) | Operating Current (Max) (32 page length) | | | | | | | Power Down Mode Current (Max) | 0.5 mA | 0.1 mA | | | | | | Self Refresh Current (Max) (Ta = +85 °C) | | 1000 μΑ | 450 μΑ | | | | #### **■ FEATURES** - 1 M word × 32 bit × 2 banks organization - Low power supply - $V_{DD}$ : + 1.8 V $\pm$ 0.15 V $V_{DDQ}$ : + 1.8 V $\pm$ 0.15 V - 1.8 V-CMOS I/O interface - 8 K refresh cycles every 32 ms - · Auto-and Self-refresh - Two banks operation - Burst read/write operation and burst read/single write operation capability - Programmable burst type, burst length, and CAS Latency - Programmable page length function - Programmable Partial Array Self Refresh (PASR) - Programmable Temperature Compensated Self Refresh (TCSR) - Deep power down mode - Extended temperature operation - MB81ES653225-12 : From 0 °C to +85 °C (Ta) - MB81ES653225-12L : From -25 °C to +85 °C (Ta) - CKE power down mode - Output enable and input data mask - Disable function for TEST - Self burnin function for TEST - Built In Self Test (BIST) function for TEST ## ■ PAD LAYOUT ## **■ PAD DESCRIPTIONS** | Symbol | | Functio | n | | | | | | |-------------------------------------|------------------------|----------------------------|-----------------------------------|----------------------------------|--|--|--|--| | V <sub>DDQ</sub> , V <sub>DD</sub> | Supply Voltage | | | | | | | | | DQ <sub>31</sub> to DQ <sub>0</sub> | Data I/O | | | | | | | | | Vssq, Vss | Ground | | | | | | | | | WE (WEB) | Write Enable | | | | | | | | | CAS (CASB) | Column Address Strob | е | | | | | | | | RAS (RASB) | Row Address Strobe | | | | | | | | | CS (CSB) | Chip Select | | | | | | | | | BA | Bank Select (Bank Add | Bank Select (Bank Address) | | | | | | | | AP | Auto Precharge Enable | | | | | | | | | | | | Row | Column | | | | | | A <sub>14</sub> to A <sub>0</sub> * | Address Input | 128 page | $A_{12}$ to $A_0$ | A <sub>6</sub> to A <sub>0</sub> | | | | | | A14 10 A0 | Address input | 64 page | A <sub>13</sub> to A <sub>0</sub> | A <sub>5</sub> to A <sub>0</sub> | | | | | | | | 32 page | $A_{14}$ to $A_0$ | A <sub>4</sub> to A <sub>0</sub> | | | | | | CKE | Clock Enable | | | | | | | | | CLK | Clock Input | | | | | | | | | DQM₃ to DQM₀ | Input Mask/Output Ena | ıble | | | | | | | | DSE | Disable Mode Entry (ap | oply Vss except Disa | able Mode) | | | | | | | BME | Self Burn-in Mode Entr | y (apply Vss except | Self Burn-in Mo | de) | | | | | | TBST | BIST Mode Entry (appl | y Vss except BIST I | Mode) | | | | | | | _ | Don't Bond | | | | | | | | <sup>\*:</sup> A<sub>13</sub> must be connected to V<sub>ss</sub> in 128 page length mode. A<sub>14</sub> must be connected to V<sub>ss</sub> in 128 page length mode and 64 page length mode. ## **■ BLOCK DIAGRAM** #### ■ FUNCTIONAL TRUTH TABLE \*1 #### 1. COMMAND TRUTH TABLE \*2, \*3, \*4 | Function | Symbol | CI | <b>KE</b> | CS | RAS | CAS | WE | ВА | <b>A</b> 10 | Address | |------------------------------|----------|-----|-----------|----|------|-----|-----|----|-------------|-------------------------------| | Tunction | Syllibol | n-1 | n | CS | INAS | CAS | VVL | DA | (AP) | (Except for A <sub>10</sub> ) | | Device Deselect *5 | DESL | Н | Х | Н | Х | Х | Χ | Х | Х | Х | | No Operation *5 | NOP | Н | Х | L | Н | Н | Н | Х | Х | Х | | Burst Stop *6, *7 | BST | Н | Х | L | Н | Н | L | Х | Х | Х | | Read *7 | READ | Н | Х | L | Н | L | Н | V | L | Column Address | | Read with Auto-precharge *7 | READA | Н | Х | L | Н | L | Н | V | Н | Column Address | | Write *7 | WRIT | Н | Х | L | Н | L | L | V | L | Column Address | | Write with Auto-precharge *7 | WRITA | Н | Х | L | Н | L | L | V | Н | Column Address | | Bank Active *8 | ACTV | Н | Х | L | L | Н | Н | V | | Row Address | | Precharge Single Bank | PRE | Н | Х | L | L | Н | L | V | L | Х | | Precharge All Banks | PALL | Н | Χ | L | L | Н | L | Х | Н | Х | | Mode Register Set *9, *10 | MRS | Н | Х | L | L | L | L | V | V | V | <sup>\*1 :</sup> V = Valid, L = Logic Low, H = Logic High, X = either L or H. **Row Address** 128 page length: $A_{12}$ to $A_0$ 64 page length: $A_{13}$ to $A_0$ 32 page length: $A_{14}$ to $A_0$ Column Address 128 page length : $A_6$ to $A_0$ 64 page length : $A_5$ to $A_0$ 32 page length : $A_4$ to $A_0$ - \*2 : All commands assume no CSUS command on previous rising edge of clock. - \*3 : All commands are assumed to be valid state transitions. - \*4 : All inputs are latched on the rising edge of clock. - \*5 : NOP and DESL commands have the same effect. Unless specifically noted, NOP will represent both NOP and DESL command in later description. - \*6: When the current state is idle and CKE = L, BST command will represent Deep Power Down command. Refer to "3. CKE TRUTH TABLE" in section "■FUNCTION TRUTH TABLE". - \*7 : READ, READA, WRIT, WRITA and BST commands should only be issued after the corresponding bank has been activated (ACTV command) . Refer to "■STATE DIAGRAM". - \*8: ACTV command should only be issued after corresponding bank has been precharged (PRE or PALL command). - \*9 : Required after power up. Refer to "22. POWER-UP INITIALIZATION" in section "■FUNCTIONAL DESCRIPTION". - \*10 : MRS command should only be issued after all banks have been precharged (PRE or PALL command) . Refer to "■STATE DIAGRAM". #### 2. DQM TRUTH TABLE | Function | Symbol | CI | DQMi *1, *2 | | |--------------------------|----------|-----|-------------|--------| | i unction | Symbol | n-1 | n | DQIVII | | Data Write/Output Enable | ENBi *1 | Н | X | L | | Data Mask/Output Disable | MASKi *1 | Н | Х | Н | <sup>\*1:</sup> i = 0, 1, 2, 3 ## 3. CKE TRUTH TABLE \*1 | Commond State | Fation | 0 | Cl | <b>KE</b> | CS | RAS | CAS | WE | D.A | <b>A</b> 10 | Address | |----------------------|---------------------------------|---------|-----|-----------|----|-----|-----|-----|-----|-------------|----------------------------------| | Current State | Function | Command | n-1 | n | CS | KAS | CAS | VV⊏ | ВА | (AP) | (Except<br>for A <sub>10</sub> ) | | Bank Active | Clock Suspend<br>Mode Entry *2 | CSUS | Н | L | Χ | Х | Х | Х | Х | Х | Х | | Any<br>(Except Idle) | Clock Suspend<br>Continue *2 | _ | L | L | Χ | Х | Х | X | Х | Х | Х | | Clock Suspend | Clock Suspend<br>Mode Exit | _ | L | Ι | Χ | X | Χ | Χ | Х | Х | Х | | Idle | Auto-refresh<br>Command *3 | REF | Н | Ι | L | L | L | Η | Х | Х | Х | | Idle | Self-refresh Entry<br>*3, *4 | SELF | Н | <b>ا</b> | Ы | L | L | Η | Х | Х | Х | | Self Refresh | Self-refresh Exit *5 | SELFX | L | Τ | L | Н | Н | Ι | Х | Х | Χ | | Och Renesh | OCII TOITOSIT EXIL | OLLIX | L | Н | Н | Х | Χ | Χ | Х | Х | Х | | Idle | Power Down Entry | PD | Η | لــ | ┙ | Н | Н | Ι | Х | X | Χ | | lale | *3, *4 | | Н | L | Н | Х | Χ | Χ | Х | Χ | Χ | | Power Down | Power Down Exit | PDX | L | Н | L | Н | Н | Н | Х | Х | Χ | | Fower Down | Fower Down Exit | FDX | L | Н | Н | Х | Х | Х | Х | Х | Х | | Idle | Deep Power Down<br>Entry *3, *4 | DPD | Н | L | L | Н | Н | L | Х | Х | Х | | Deep Power | Deep Power Down | DPDX | L | Н | L | Н | Н | Н | Х | Х | Х | | Down | Exit | DFDA | L | Н | Н | Х | Х | Х | Х | Х | Х | <sup>\*1 :</sup> Address : $A_{12}$ to $A_{0}$ @128 page length mode : $A_{13}$ to $A_0$ @64 page length mode : $A_{14}$ to $A_0$ @32 page length mode $<sup>^*2</sup>$ : DQMo for DQ7 to DQ0, DQM1 for DQ15 to DQ8, DQM2 for DQ23 to DQ16, DQM3 for DQ31 to DQ24 <sup>\*2:</sup> The CSUS command requires that at least one bank is active. Refer to "■STATE DIAGRAM". <sup>\*3:</sup> REF, SELF, DP and DPD commands should only be issued after all banks have been precharged (PRE or PALL command). Refer to "■STATE DIAGRAM". <sup>\*4:</sup> SELF, PD and DPD commands should only be issued after the last read data have been appeared on DQ. <sup>\*5:</sup> CKE should be held high within one trc period after toksp. ## 4. OPERATION COMMAND TABLE (single bank operation) \*1 | Current<br>State | CS | RAS | CAS | WE | Address | Command | Function | |------------------|----|-----|-----|----|------------|------------|--------------------------------------------------| | | Н | Χ | Χ | Χ | Х | DESL | | | | L | Н | Н | Н | Х | NOP | NOP | | | L | Н | Н | L | Х | BST | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Illegal *2 | | Idle | L | Н | L | L | BA, CA, AP | WRIT/WRITA | illegal - | | laio | L | L | Н | Н | BA, RA | ACTV | Bank Active after tRCD | | | L | L | Н | L | BA, AP | PRE/PALL | NOP *5 | | | L | L | L | Н | Х | REF/SELF | Auto-refresh or Self-refresh *3, *6 | | | L | L | L | L | MODE | MRS | Mode Register Set<br>(Idle after trsc) *3, *7 | | | Н | Χ | Χ | Х | Х | DESL | | | | L | Н | Н | Н | Х | NOP | NOP | | | L | Н | Н | L | Х | BST | | | | L | Н | L | Н | BA, CA, AP | READ/READA | Begin Read; Determine AP | | Bank Active | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Begin Write; Determine AP | | Barik Motive | L | L | Н | Н | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Precharge; Determine Precharge Type | | | L | L | L | Н | Х | REF/SELF | Illogol | | | L | L | L | L | MODE | MRS | Illegal | | | Н | Χ | Χ | Χ | Х | DESL | NOP (Continue Burst to End $\rightarrow$ | | | L | Н | Н | Н | Х | NOP | Bank Active) | | | L | Н | Н | L | Х | BST | Burst Stop → Bank Active | | | L | Н | L | Н | BA, CA, AP | READ/READA | Terminate Burst, New Read;<br>Determine AP | | Read | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Terminate Burst, Start Write;<br>Determine AP *4 | | | L | L | Н | Н | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Terminate Burst, Precharge → Idle | | | L | L | L | Н | Х | REF/SELF | Illogal | | | L | L | L | L | MODE | MRS | ·Illegal | (Continued) | Current<br>State | CS | RAS | CAS | WE | Address | Command | Function | |------------------|----|-----|-----|----|------------|------------|-------------------------------------------------| | | Н | Χ | Χ | Χ | Х | DESL | NOP (Continue Burst to End $\rightarrow$ | | | L | Н | Н | Н | Х | NOP | Bank Active) | | | L | Н | Н | L | Х | BST | Burst Stop → Bank Active | | | L | Н | L | Н | BA, CA, AP | READ/READA | Terminate Burst, Start Read;<br>Determine AP *4 | | Write | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Terminate Burst, New Write;<br>Determine AP | | | L | L | Н | Н | BA, RA | ACTV | Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | Terminate Burst, Precharge → Idle | | | L | L | L | Н | Х | REF/SELF | Illogol | | | L | L | L | L | MODE | MRS | Illegal | | | Н | Х | Χ | Х | Х | DESL | NOP (Continue Burst to End $\rightarrow$ | | | L | Н | Н | Н | Х | NOP | Precharge → Idle) | | | L | Н | Н | L | Х | BST | Illegal | | Read with | L | Н | L | Н | BA, CA, AP | READ/READA | | | Auto- | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illogol *2 | | precharge | L | L | Н | Н | BA, RA | ACTV | - Illegal *2 | | | L | L | Н | L | BA, AP | PRE/PALL | | | | L | L | L | Н | Х | REF/SELF | Illogol | | | L | L | L | L | MODE | MRS | Illegal | | | Н | Х | Х | Χ | Х | DESL | NOP (Continue Burst to End $\rightarrow$ | | | L | Н | Н | Н | Х | NOP | Precharge → Idle) | | | L | Н | Н | L | Х | BST | Illegal | | Write with | L | Н | L | Н | BA, CA, AP | READ/READA | | | Auto- | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal *2 | | precharge | L | L | Н | Н | BA, RA | ACTV | Tilleyal - | | | L | L | Н | L | BA, AP | PRE/PALL | | | | L | L | L | Н | Х | REF/SELF | Illegal | | | L | L | L | L | MODE | MRS | (Continued) | (Continued) ## (Continued) | Current<br>State | CS | RAS | CAS | WE | Address | Command | Function | | |---------------------|----|-----|-----|----|------------|------------------------------------|-------------------------------------|--| | | Н | Х | Х | Х | Х | DESL | NOP (Idle after tRP) | | | | L | Н | Н | Н | Х | NOP | NOP (Idle after tRP) | | | | L | Н | Н | L | Х | BST | NOP (Idle after trp) *8 | | | | L | Н | L | Н | BA, CA, AP | READ/READA | | | | Precharging | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illegal *2 | | | | L | L | Н | Н | BA, RA | ACTV | | | | | L | L | Н | L | BA, AP | PRE/PALL | NOP (PALL may affect other bank) *5 | | | | L | L | L | Н | Х | REF/SELF | Megal | | | | L | L | L | L | MODE | MRS | - Illegal | | | | Н | Х | Χ | Χ | Х | DESL | | | | | L | Н | Н | Н | Х | NOP | NOP (Bank Active after tRCD) | | | | L | Н | Н | L | Х | BST | | | | | | Н | L | Н | BA, CA, AP | READ/READA | | | | Bank<br>Activating | L | Н | L | L | BA, CA, AP | WRIT/WRITA | Illogol *2 | | | rouvaing | L | L | Н | Н | BA, RA | ACTV | - Illegal *2 | | | | L | L | Н | L | BA, AP | PRE/PALL | | | | | L | L | L | Н | Х | REF/SELF | Illogol | | | | L | L | L | L | MODE | MRS | lllegal | | | | Н | Х | Х | Х | Х | DESL | NOP (Idle after trc) | | | | L | Н | Н | Х | Х | NOP/BST | NOP (Idle after trc) *8 | | | Refreshing | L | Н | L | Х | Х | READ/READA/<br>WRIT/WRITA | | | | | L | L | Н | Х | Х | ACTV/<br>PRE/PALL | Illegal | | | | L | L | L | Х | Х | REF/SELF/<br>MRS | | | | | Н | Х | Х | Х | Х | DESL | NOP (Idle after trsc) | | | | L | Н | Н | Н | Х | NOP | TNOT (TUTE ATTEL TRSC) | | | Mode | L | Н | Н | L | Х | BST | | | | Register<br>Setting | L | Н | L | Х | Х | READ/READA/<br>WRIT/WRITA | Illegal | | | | L | L | Х | Х | Х | ACTV/PRE/<br>PALL/REF/<br>SELF/MRS | | | RA = Row Address BA = Bank Address CA = Column Address AP = Auto Precharge - \*1: All command entries assume the CKE was High during the proceeding clock cycle and the current clock cycle. After illegal commands are asserted, following command function and data could not be guaranteed. If used, power up sequence be asserted after power shout down. - \*2: Illegal to bank in the specified state; entry may be legal in the bank specified by BA, depending on the state of that bank. - \*3: Illegal if any bank is not idle. - \*4: Must satisfy bus contention, bus turn around, and/or write recovery requirements. Refer to "11. READ INTERRUPTED BY PRECHARGE (EXAMPLE @ CL = 2, BL = 4)" and "12. WRITE TO READ TIMING (EXAMPLE @ CL = 2, BL = 4)" in section "■TIMING DIAGRAMS". - \*5: NOP to bank precharging or in idle state. May precharge bank specified by BA (and AP) . - \*6: SELF command should only be issued after the last read data have been appeared on DQ. - \*7: MRS command should only be issued on condition that all DQ are in Hi-Z. - \*8: BST command should only be issued with CKE = "H". ## 5. COMMAND TRUTH TABLE FOR CKE \*1 | Current State | CKE<br>n-1 | CKE<br>n | CS | RAS | CAS | WE | Address | Function | | |--------------------|------------|----------|----|-----|-----|----|---------|--------------------------------------------------------|--| | | Н | Х | Х | Х | Х | Х | Х | Invalid | | | | L | Н | Н | Х | Х | Х | Х | Exit Self-refresh | | | Self- | L | Н | L | Н | Н | Н | Х | (Self-refresh Recovery → Idle after t <sub>RC</sub> ) | | | refresh | L | Н | L | Н | Н | L | Х | | | | | L | Н | L | Н | L | Х | Х | Illegal | | | | L | Н | L | L | Х | Х | Х | | | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Self-refresh) | | | | L | Х | Х | Х | Х | Х | Х | Invalid | | | | Н | Н | Н | Х | Х | Х | Х | Idle after tac | | | | Н | Н | L | Н | Н | Н | Х | - Idle after tro | | | Self-<br>refresh | Н | Н | L | Н | Н | L | Х | | | | Recovery | Н | Н | L | Н | L | Х | Х | -<br> | | | • | Н | Н | L | L | Х | Х | Х | Illegal | | | | Н | Н | Χ | Х | Х | Χ | Х | 1 | | | | Н | L | Х | Х | Х | Х | Х | Illegal *2 | | | | Н | Х | Х | Х | Х | Х | Х | Invalid | | | | L | Н | Н | Х | Х | Х | Х | Exit Power Down Mode → Idle | | | Power | L | Н | L | Н | Н | Н | Х | - Exit Fower Down Wode → Idle | | | Down | L | L | Х | Х | Х | Х | Х | NOP<br>(Maintain Power Down Mode) | | | | L | Н | L | L | Х | Χ | Х | Illegal | | | | L | Н | L | Н | L | Х | Х | - Illegal | | | | Н | Х | X | Х | Х | Х | Х | Invalid | | | | L | Н | Н | Х | Х | Х | Х | Exit Deep Power Down Mode → | | | Doop Bower | L | Н | L | Н | Н | Н | Х | Idle *3 | | | Deep Power<br>Down | L | L | Х | Х | Х | Х | Х | NOP (Maintain Deep Power Down Mode) | | | | L | Н | L | L | Х | Х | Х | Illogol | | | | L | Н | L | Н | L | Х | Х | - Illegal | | (Continued) ## (Continued) | Current State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Address | Function | |-----------------------------------------|------------|----------|----|-----|-----|----|---------|-----------------------------------------------------------------------| | Bank Active | Н | Н | Х | Х | Х | Х | Х | Refer to "4. Operation Command Table". | | Bank<br>Activating<br>Read/Write | Н | L | Х | Х | Х | Х | Х | Refer to "4. Operation Command table". Start Clock Suspend next cycle | | All Banks Idle | L | Х | X | Х | Х | Х | X | Invalid | | | Н | Н | Х | Х | Х | Х | Х | Refer to "4. Operation Command Table". | | | Н | L | L | Н | Н | L | Х | Illegal | | Precharging | Н | L | Н | Х | Х | Х | Х | | | Refreshing | Н | L | L | L | Х | Х | Х | Refer to "4. Operation Command | | | Н | L | L | Н | L | Х | Х | Table". | | | Н | L | L | Н | Н | Н | Χ | | | | L | Х | Х | Х | Х | Х | Х | Invalid | | 0 | Н | Х | Х | Х | Х | Х | Х | Invalid | | Clock<br>Suspend | L | Н | Χ | Х | Х | Χ | Χ | Exit Clock Suspend next cycle | | | L | L | Х | Х | Х | Х | Х | Maintain Clock Suspend | | | L | Х | Х | Х | Х | Х | Х | Invalid | | Any State<br>Other Than<br>Listed Above | Н | Н | Х | Х | Х | Х | Х | Refer to "4. Operation Command Table". | | | Н | L | Х | Х | Х | Х | Х | Illegal | <sup>\*1:</sup> All entries are specified at CKE (n) state. CKE input must satisfy corresponding set up and hold time for CKE. $<sup>^*2</sup>$ : CKE should be held High for tRC period after tCKSR <sup>\*3:</sup> After deep power down exit, it requires "19. DEEP POWER DOWN EXIT TIMINIG" procedure in section "■TIMING DIAGRAMS". #### **■ FUNCTIONAL DESCRIPTION** #### 1. SDR I/F FCRAM BASIC FUNCTION Three major differences between this SDR I/F FCRAMs and conventional DRAMs are: synchronized operation, burst mode, and mode register. The synchronized operation is the fundamental difference. An SDR I/F FCRAM uses a clock input for the synchronization, where the DRAM is basically asynchronous memory although it has been using two clocks, RAS and CAS. Each operation of DRAM is determined by their timing phase differences while each operation of SDR I/F FCRAM is determined by commands and all operations are referenced to a positive clock edge. The burst mode is a very high speed access mode utilizing an internal column address generator. Once a column addresses for the first access is set, following addresses are automatically generated by the internal column address counter. The mode register is to justify the SDR I/F FCRAM operation and function into desired system conditions. Refer to "■MODE REGISTER TABLE". ### 2. FCRAM™ The MB81ES653225 utilizes FCRAM core technology. The FCRAM is an acronym of Fast Cycle Random Access Memory and provides very fast random cycle time, low latency and low power consumption than regular DRAMs. ## 3. CLOCK INPUT (CLK) and CLOCK ENABLE (CKE) All input and output signals of SDR I/F FCRAM use register type buffers. A CLK is used as a trigger for the register and internal burst counter increment. All inputs are latched by a positive edge of CLK. All outputs are validated by the CLK. CKE is a high active clock enable signal. When CKE = Low is latched at a clock input during active cycle, the next clock will be internally masked. During idle state (all banks have been precharged) , the Power Down mode (standby) is entered with CKE = Low and this will make low standby current. The standby current of the Deep Power Down mode is lower than that of the Power Down mode. This mode is entered with CKE = Low, $\overline{RAS} = \overline{CAS} = \text{High}$ and $\overline{WE} = \text{Low}$ . ## 4. CHIP SELECT (CS) $\overline{\text{CS}}$ enables all commands inputs, $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}$ , and address input. When $\overline{\text{CS}}$ is High, command signals are negated but internal operation such as burst cycle will not be suspended. If such a control isn't needed, $\overline{\text{CS}}$ can be tied to ground level. ## 5. COMMAND INPUT (RAS, CAS and WE) Unlike a conventional DRAM, RAS, CAS, and WE do not directly imply SDR I/F FCRAM operation, such as Row address strobe by RAS. Instead, each combination of RAS, CAS, and WE input in conjunction with CS input at a rising edge of the CLK determines SDR I/F FCRAM operation. Refer to "1. COMMAND TRUTH TABLE" in section "■FUNCTIONAL TRUTH TABLE." #### 6. ADDRESS INPUT (A14 to A0) Address input selects an arbitrary location of a total of 1,048,576 words of each memory cell matrix. Address field is defined for selected page length by the Programmable Page Length mode : 128 page length = $A_{12}$ to $A_{0}$ , 64 page length = $A_{13}$ to $A_{0}$ , 32 page length = $A_{14}$ to $A_{0}$ . A total of twenty address input signals are required to decode such a matrix. SDR I/F FCRAM adopts an address multiplexer in order to reduce the pin count of the address line. At a Bank Active command (ACTV), Row addresses are initially latched and the remainder of Column addresses are then latched by a Column address strobe command of either a Read command (READ or READA) or Write command (WRIT or WRITA). ## 7. BANK SELECT (BA) This SDR I/F FCRAM has two banks in one part and each bank is organized as 1 Mwords by 32-bit. Bank selection by BA occurs at Bank Active command (ACTV) followed by read (READ or READA), write (WRIT or WRITA), and precharge command (PRE). ## 8. DATA INPUT AND OUTPUT (DQ31 to DQ0) Input data is latched and written into the memory at the clock following the write command input. Data output is obtained by the following conditions followed by a read command input: trac; from the bank active command when trcd (Min) is satisfied. (This parameter is reference only.) tcac; from the read command when tRCD is greater than tRCD (Min). (This parameter is reference only.) tac ; from the clock edge after trac and toac. The polarity of the output data is identical to that of the input. Data is valid between access time (determined by the three conditions above) and the next positive clock edge (toh). #### 9. DATA I/O MASK (DQM) DQM is an active high enable input and has an output disable and input mask function. During burst cycle and when DQM $_0$ to DQM $_3$ = High is latched by a clock, input is masked at the same clock and output will be masked at the second clock later while internal burst counter will increment by one or will go to the next stage depending on burst type. DQM $_0$ , DQM $_1$ , DQM $_2$ , DQM $_3$ , controls DQ $_7$ to DQ $_0$ , DQ $_1$ 5 to DQ $_2$ 8, DQ $_2$ 9 to DQ $_3$ 1 to DQ $_2$ 9, respectively. #### 10. BURST MODE OPERATION AND BURST TYPE The burst mode provides faster memory access. The burst mode is implemented by keeping the same row address and by automatic strobing column address. Access time and cycle time of burst mode is specified as tac and tok, respectively. The internal column address counter operation is determined by a mode register which defines burst type and burst count length of 1, 2, 4 or 8 bits of boundary or full column. In order to terminate or to move from the current burst mode to the next stage while the remaining burst count is more than 1, the following combinations will be required. | Current Stage | Next Stage | Method (Assert the following command) | | | | | |---------------|-------------|---------------------------------------|----------------------------------------|--|--|--| | Burst Read | Burst Read | Read Command | | | | | | Burst Read | Burst Write | 1st Step | Mask Command (Normally 3 clock cycles) | | | | | burst Read | Duist write | 2nd Step | Write Command after lowd | | | | | Burst Write | Burst Write | | Write Command | | | | | Burst Write | Burst Read | Read Command | | | | | | Burst Read | Precharge | | Precharge Command | | | | | Burst Write | Precharge | Precharge Command | | | | | The burst type can be selected either sequential or interleave mode if burst length is 2, 4 or 8. The sequential mode is an incremental decoding scheme within a boundary address to be determined by count length, it assigns + 1 to the previous (or initial) address until reaching the end of boundary address and then wraps round to least significant address (= 0) . The interleave mode is a scrambled decoding scheme for $A_2$ and $A_0$ . If the first access of column address is even (0), the next address will be odd (1), or vice-versa. When the full column burst operation is executed at single write mode, Auto-precharge command is valid only at write operation. | Burst<br>Length | Starting Column<br>Address<br>A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | Sequential Mode | Interleave Mode | |-----------------|----------------------------------------------------------------------------|-------------------------------|-----------------| | 2 | X X 0 | 0 – 1 | 0 – 1 | | | X X 1 | 1 – 0 | 1 – 0 | | | X 0 0 | 0-1-2-3 | 0-1-2-3 | | 4 | X 0 1 | 1 – 2 – 3 – 0 | 1 - 0 - 3 - 2 | | 4 | X 1 0 | 2 - 3 - 0 - 1 | 2-3-0-1 | | | X 1 1 | 3 – 0 – 1 – 2 | 3 – 2 – 1 – 0 | | | 0 0 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | 0 0 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | 0 1 0 | 2 - 3 - 4 - 5 - 6 - 7 - 0 - 1 | 2-3-0-1-6-7-4-5 | | 8 | 0 1 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | 0 | 1 0 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | 1 0 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | 1 1 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | 1 1 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | ## 11. FULL COLUMN BURST AND BURST STOP COMMAND (BST) The full column burst is an option of burst length and available only at sequential mode of burst type. This full column burst mode is repeatedly access to the same row. If burst mode reaches the end of column address, then it wraps around to the first column address (=0) and continues to count until interrupted by the new read (READ) /write (WRIT), precharge (PRE), or burst stop (BST) commands. The selection of Auto-precharge option is illegal during the full column burst operation. The BST command is applicable to terminate the burst operation. If the BST command is asserted during the burst mode, its operation is terminated immediately and the internal state moves to Bank Active. When a read mode is interrupted by the BST command, the output will be in High-Z. For the detailed rule, please refer to "8. READ INTERRUPTED BY BURST STOP (EXAMPLE @CL = 2, BL = Full Column" in section "■TIMING DIAGRAMS". When a write mode is interrupted by the BST command, the data to be applied at the same time with the BST command will be ignored. #### 12. BURST READ & SINGLE WRITE The burst read and single write mode provides single word write operation regardless of its burst length. In this mode, burst read operation does not be affected by this mode. #### 13. PROGRAMMABLE PAGE LENGTH FUNCTION The programmable page length function provides lower operation current than regular SDRAM. Page length is selected by Mode Register Set, and row address field and column address field are defined for selected page length as below. | | Row address | Column address | |-----------------|-----------------------------------|----------------------------------| | 128 page length | A <sub>12</sub> to A <sub>0</sub> | A <sub>6</sub> to A <sub>0</sub> | | 64 page length | A <sub>13</sub> to A <sub>0</sub> | A <sub>5</sub> to A <sub>0</sub> | | 32 page length | A <sub>14</sub> to A <sub>0</sub> | A <sub>4</sub> to A <sub>0</sub> | Row/column address allocation at each page length is shown as the following table. For example, $A_{14}$ (row address) at 32 page length mode is corresponded to $A_5$ (column address) at 64 page length mode. | 32 page | Row | /: A14 | to A | 0 | | | | | | | | | | | | Column : A4 to A0 | | | | | |----------|-----|----------------------------------------|------|---|---|---|---|---|---|---|----|----|-------------------|-------------------------------------------|----|-------------------|---|---|---|---| | 32 page | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 4 | 3 | 2 | 1 | 0 | | 64 page | Row | Row: A <sub>13</sub> to A <sub>0</sub> | | | | | | | | | | | | Column : A <sub>0</sub> to A <sub>5</sub> | | | | | | | | 64 page | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 5 | 4 | 3 | 2 | 1 | 0 | | 129 page | Row | Row: A <sub>12</sub> to A <sub>0</sub> | | | | | | | | | | | Column : A6 to A0 | | | | | | | | | 128 page | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## 14. PRECHARGE AND PRECHARGE OPTION (PRE, PALL) SDR I/F FCRAM memory core is the same as conventional DRAMs', requiring precharge and refresh operations. Precharge rewrites the bit line and to reset the internal Row address line and is executed by the Precharge command (PRE). With the Precharge command, SDR I/F FCRAM will automatically be in standby state after precharge time (trp). The precharged bank is selected by combination of AP and BA when Precharge command is asserted. If AP = High, all banks are precharged regardless of BA (PALL). If AP = Low, a bank to be selected by BA is precharged (PRE). The auto-precharge enters precharge mode at the end of burst mode of read or write without Precharge command assertion. This auto precharge is entered by AP = High when a read or write command is asserted. Refer to "1. COMMAND TRUTH TABLE" in section "■FUNCTIONAL TRUTH TABLE". ## 15. AUTO-REFRESH (REF) Auto-refresh uses the internal refresh address counter. The SDR I/F FCRAM Auto-refresh command (REF) generates Precharge command internally. All banks of SDR I/F FCRAM should be precharged prior to the Auto-refresh command. The Auto-refresh command should also be asserted every 3.9 $\mu$ s or a total 8192 refresh commands within 32 ms period. ## 16. SELF-REFRESH ENTRY (SELF) Self-refresh function provides automatic refresh by an internal timer as well as Auto-refresh and will continue the refresh function until cancelled by SELFX. The Self-refresh is entered by applying an Auto-refresh command in conjunction with CKE = Low (SELF) . Once SDR I/F FCRAM enters the self-refresh mode, all inputs except for CKE will be "don't care" (either logic high or low level state) and outputs will be in a High-Z state. During a self-refresh mode, CKE = Low should be maintained. SELF command should only be issued after last read data has been appeared on DQ Note: When the burst refresh method is used, a total of 8,192 auto-refresh commands within 2 ms must be asserted prior to the self-refresh mode entry. #### 17. SELF-REFRESH EXIT (SELFX) To exit self-refresh mode, apply minimum token after CKE brought high, and then the No Operation command (NOP) or the Deselect command (DESL) should be asserted within one trope period. CKE should be held High within one trope period after token Refer to "16. Self-refresh entry AND exit timing" in section "■TIMING DIAGRAMS" for the detail. It is recommended to assert an Auto-refresh command just after the trope period to avoid the violation of refresh period. Note: When the burst refresh method is used, a total of 8,192 auto-refresh commands within 2 ms must be asserted after the self-refresh exit. ## 18. MODE REGISTER SET (MRS) The mode register of SDR I/F FCRAM provides a variety of different operations. The register consists of five operation fields; Burst Length, Burst Type, CAS latency, Operation Code and Page length. Refer to "■MODE REGISTER TABLE". The mode register can be programmed by the Mode Register Set command (MRS). Once a mode register is programmed, the contents of the register will be held until re-programmed by another MRS command. MRS command should only be issued on condition that all DQ is in Hi-Z. The condition of the mode register is undefined after the power-up stage. It is required to set each field after initialization of SDR I/F FCRAM. Refer to "22. POWER-UP INITIALIZATION". ## 19. EXTENDED MODE REGISTER SET (EMRS) The extended mode register consists of two operation fields; Partial Array Self Refresh (PASR) and Temperature Compensated Self Refresh (TCSR). Refer to "MODE REGISTER TABLE". The condition of the extended mode register is undefined after the Power-up stage. It is required to set each field after initialization of SDR I/F FCRAM. Refer to "22. POWER-UP INITIALIZATION". ## 20. PARTIAL ARRAY SELF REFRESH (PASR) Memory array size to be refreshed during self refresh operation is programmable in order to reduce self refresh current. Data outside the defined area will not be retained during self refresh. #### 21. TEMPERATURE COMPENSATED SELF REFRESH (TCSR) Programmable refresh rate for self refresh mode allows the system to control power as a function of temperature. ## 22. POWER-UP INITIALIZATION The SDR I/F FCRAM internal condition after power-up will be undefined. It is required to follow the following Power On Sequence to execute read or write operation. - 1. Apply power (V<sub>DD</sub> should be applied before or in parallel with V<sub>DDQ</sub>) and start clock. Attempt to maintain either NOP or DESL command at the input. - 2. Maintain stable power, stable clock, and NOP condition for a minimum of 100 $\mu s$ . - 3. Precharge all banks by Precharge (PRE) or Precharge All command (PALL) . - 4. Assert minimum of 2 Auto-refresh command (REF) . - 5. Program the mode register by Mode Register Set command (MRS). - 6. Program the extended mode register by Extended Mode Register Set command (EMRS). In addition, it is recommended DQM and CKE track $V_{\text{DD}}$ to insure that output is High-Z state. The Mode Register Set command (MRS) and Extended Mode Register Set command (EMRS) can be set before 2 Auto-refresh command (REF) . ## 23. DISABLE MODE When DSE is applied high level, SDR I/F FCRAM entries Disable mode. Disable mode entry doesn't require clock. In Disable mode, SDR I/F FCRAM current consumption is less than IDD2PS and the output is High-Z. Any command isn't accepted in this mode. To exit Disable mode, apply Low level to DSE. #### 24. SELF BURNIN MODE When BME is applied High level, SDR I/F FCRAM entries Self Burnin mode. Self Burnin mode entry doesn't require clock. In SELF BURNIN mode, self refresh command is asserted internally. Any command isn't accepted in this mode. To exit Self Burnin mode, apply Low level to BME. ## 25. BIST MODE When TBST is applied High level, SDR I/F FCRAM entries BIST mode. BIST mode entry dosen't require clock. To exit BIST mode, apply Low level to TBST. ## **■ STATE DIAGRAM** ## **■ BANK OPERATION COMMAND TABLE** ## MINIMUM CLOCK LATENCY OR DELAY TIME FOR 1 BANK OPERATION | Second command<br>(same<br>bank) | MRS | ACTV | READ | *4<br>READA | WRIT | *4<br>WRITA | PRE | PALL | REF | SELF | BST | |----------------------------------|-------------------------------|----------------------------|-------------|--------------|---------|----------------|------------------------------|----------------------------------|------------------------------|----------------------------------|--------------| | First command | | | | | | | | | | | | | MRS | <b>t</b> RSC | <b>t</b> RSC | | _ | _ | _ | <b>t</b> RSC | <b>t</b> RSC | <b>t</b> RSC | <b>t</b> RSC | <b>t</b> RSC | | ACTV | _ | _ | trcd | <b>t</b> RCD | trcd | <b>t</b> RCD | tras | tRAS | _ | _ | 1 | | READ | | _ | 1 | 1 | *5<br>1 | *5<br><b>1</b> | *4<br>1 | *4<br>1 | | | 1 | | READA | *1, *2<br>BL<br>+ <b>t</b> RP | BL<br>+ t <sub>RP</sub> | _ | _ | _ | | *4<br>BL<br>+ <b>t</b> RP | *4<br>BL<br>+ <b>t</b> RP | *2<br>BL<br>+ <b>t</b> RP | *2, *7<br>BL<br>+ <b>t</b> RP | | | WRIT | | _ | <b>t</b> wr | twr | 1 | 1 | *4<br><b>t</b> DPL | *4<br><b>t</b> dpl | | _ | 1 | | WRITA | *2<br>BL-1<br>+ <b>t</b> DAL | BL-1<br>+ t <sub>DAL</sub> | _ | _ | | _ | *4<br>BL-1<br>+ <b>t</b> DAL | *4<br>BL-1<br>+ t <sub>DAL</sub> | *2<br>BL-1<br>+ <b>t</b> DAL | *2<br>BL-1<br>+ t <sub>DAL</sub> | | | PRE | *2, *3<br><b>t</b> RP | <b>t</b> RP | _ | | | _ | 1 | *4<br>1 | *2<br><b>t</b> RP | *2, *6<br><b>t</b> RP | 1 | | PALL | *3<br><b>t</b> RP | <b>t</b> RP | | _ | | _ | 1 | 1 | <b>t</b> RP | *6<br><b>t</b> RP | 1 | | REF | <b>t</b> RC | <b>t</b> RC | | _ | _ | _ | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | | SELFX | <b>t</b> RC | <b>t</b> RC | — | _ | | _ | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | trc | <sup>—:</sup> Illegal Command <sup>\*1 :</sup> If $t_{RP}$ (Min) < CL $\times$ tck, minimum latency is a sum of (BL + CL) $\times$ tck. <sup>\*2 :</sup> Assume all banks are in Idle state. <sup>\*3 :</sup> Assume output is in High-Z state. <sup>\*4:</sup> Assume tras (Min) is satisfied. <sup>\*5 :</sup> Assume no I/O conflict. <sup>\*6 :</sup> Assume after the last data have been appeared on DQ. <sup>\*7 :</sup> If $t_{RP}$ (Min) < (CL - 1) $\times$ tck, minimum latency is a sum of (BL + CL - 1) $\times$ tck. #### MINIMUM CLOCK LATENCY OR DELAY TIME FOR MULTI BANK OPERATION | Second command | | | | - 1 OK MC | | - | | | | | | |----------------|----------------|--------------|------------|----------------|------------|-----------------|--------------|----------------|--------------|----------------|-------------| | (other bank) | MRS | ACTV | *5<br>READ | *5,*6<br>READA | *5<br>WRIT | *5, *6<br>WRITA | PRE | PALL | REF | SELF | BST | | First command | | | | | | | | | | | | | MRS | <b>t</b> RSC | <b>t</b> RSC | | | | | <b>t</b> RSC | <b>t</b> RSC | <b>t</b> RSC | <b>t</b> RSC | trsc | | ACTV | | *2 | *7 | *7 | *7 | *7 | *6, *7 | *7 | | | 1 | | ACTV | _ | <b>t</b> rrd | 1 | 1 | 1 | 1 | 1 | <b>t</b> RAS | | | 1 | | READ | | *2, *4 | 1 | 1 | *10 | *10 | *6 | *6 | | | 1 | | KLAD | | 1 | ' | ı | 1 | 1 | 1 | 1 | | | ' | | | *1, *2 | *2, *4 | *6 | *6 | *6, *10 | *6, *10 | *6 | *6 | *2 | *2, *9 | | | READA | BL + | 1 | 1 | 1 | 1 | 1 | 1 | BL + | BL + | BL + | | | | <b>t</b> RP | | | | - | - | | <b>t</b> RP | <b>t</b> RP | <b>t</b> RP | | | WRIT | _ | *2, *4 | 1 | 1 | 1 | 1 | *6 | *6 | | _ | 1 | | | | 1 | | - | - | - | 1 | <b>t</b> DPL | | | - | | | *2 | *2, *4 | *6 | *6 | *6 | *6 | *6 | *6 | *2 | *2 | | | WRITA | BL-1 | 1 | 1 | 1 | 1 | 1 | 1 | BL-1 | BL-1 | BL-1 | | | | + <b>t</b> dal | | | | | | | + <b>t</b> dal | + tdal | + <b>t</b> DAL | | | PRE | *2, *3 | *2, *4 | *7 | *7 | *7 | *7 | *6, *7 | *7 | *2 | *2, *8 | 1 | | | <b>t</b> RP | 1 | 1 | 1 | 1 | 1 | 1 | 1 | <b>t</b> RP | <b>t</b> RP | | | PALL | *3 | <b>t</b> RP | | | | _ | 1 | 1 | <b>t</b> RP | *8 | 1 | | | <b>t</b> RP | | | | | | | | | <b>t</b> RP | | | REF | <b>t</b> RC | <b>t</b> RC | | | | _ | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | trc | trc | | SELFX | trc | <b>t</b> RC | _ | | | | <b>t</b> RC | <b>t</b> RC | <b>t</b> RC | trc | <b>t</b> RC | —: Illegal Command \*1 : If $t_{RP}$ (Min) < CL $\times$ tck, minimum latency is a sum of (BL + CL) $\times$ tck. \*2 : Assume bank of the object is in Idle state. \*3 : Assume output is in High-Z state. \*4 : trrd (Min) of other bank (second command will be asserted) is satisfied. \*5 : Assume other bank is in active, read or write state. \*6 : Assume tras (Min) is satisfied. \*7 : Assume other banks are not in READA/WRITA state. \*8 : Assume after the last data have been appeared on DQ. \*9 : If $t_{RP}$ (Min) < (CL - 1) $\times$ tck, minimum latency is a sum of (BL + CL - 1) $\times$ tck. \*10 : Assume no I/O conflict. #### **■ MODE REGISTER TABLE** #### **MODE REGISTER SET** A8\*3 **A**14\*5 ADDRESS BA A<sub>13</sub>\*4 A<sub>12</sub> **A**10 A<sub>9</sub> $A_7^{*3}$ $A_6$ $A_5$ $A_4$ Аз $A_2$ $A_1$ Αo **A**11 MODE 0 PL 0 0 Opcode 0 0 CL вт BL REGISTER PAGE A<sub>6</sub> A<sub>5</sub> $A_4$ **CAS Latency Burst Length A**14 **A**13 **A**12 A2 $A_1$ Αo LENGTH 0 0 Reserved BT = 0 $BT = 1^{2}$ GND GND 1 128 page 0 0 1 Reserved 0 0 0 1 Reserved GND 0 1 64 page 0 1 0 2 0 0 1 2 2 **GND** 1 1 Reserved 3 0 1 0 1 0 4 4 1 0 0 32 page 1 0 0 Reserved 0 1 1 8 8 0 1 1 Reserved 1 0 1 Reserved 1 0 0 Reserved Reserved 1 1 0 Reserved 1 1 0 Reserved 1 0 1 Reserved Reserved 1 1 Reserved 1 1 1 Reserved 1 1 0 Reserved Reserved Full 1 1 1 Reserved Column Op-code Аз **Burst Type** A<sub>9</sub> 0 Burst Read & Burst Write 0 Sequential (Wrap round, Binary-up) Interleave (Wrap round, Binary-up) Burst Read & Single Write \*1 **EXTENDED MODE REGISTER** | I | ВА | <b>A</b> 14 <sup>*5</sup> | <b>A</b> 13*4 | <b>A</b> 12 | <b>A</b> 11 | <b>A</b> 10 | <b>A</b> 9 | <b>A</b> 8 | <b>A</b> 7 | A <sub>6</sub> | <b>A</b> 5 | <b>A</b> 4 | Аз | A <sub>2</sub> | <b>A</b> 1 | Ao | ADDRESS | |---|----|---------------------------|---------------|-------------|-------------|-------------|------------|------------|------------|----------------|------------|------------|----|----------------|------------|----|---------------------------| | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TC | SR | ı | PASR | : | EXTENDED MODE<br>REGISTER | | <b>A</b> 4 | <b>A</b> 3 | MAX TEMPERATURE (T <sub>a</sub> ) * <sup>6</sup> | |------------|------------|--------------------------------------------------| | 0 | 0 | + 70 °C | | 0 | 1 | + 45 °C | | 1 | 0 | + 15 °C | | 1 | 1 | + 85 °C | | <b>A</b> 2 | <b>A</b> 1 | Ao | SELF REFRESH AREA | |------------|------------|----|----------------------------| | 0 | 0 | 0 | 64 M bit | | 0 | 0 | 1 | 32 M bit $(RA11 = 0)$ | | 0 | 1 | 0 | 16 M bit (RA11 = RA10 = 0) | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | Reserved | - \*1. When $A_9 = 1$ , burst length at Write is always one regardless of BL value. - \*2. BL = 1 and Full column are not applicable to the interleave mode. - \*3. $A_7 = 1$ and $A_8 = 1$ are reserved for vender test. - \*4. A<sub>13</sub> exists at operation with 32 and 64 page length mode. - \*5. A<sub>14</sub> exists at operation with 32 page length mode. - \*6. Ta is ambient temperature. #### ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Rat | Rating | | | | |------------------------------------|-----------|-------------|--------|------|--|--| | Farameter | Symbol | Min | Max | Unit | | | | Supply Voltage Relative to Vss | Vdd, Vddq | - 0.5 | + 3.0 | V | | | | Voltage at Any Pin Relative to Vss | Vin, Vout | - 0.5 | + 3.0 | V | | | | Short Circuit Output Current | Іоит | - 50 | + 50 | mA | | | | Power Dissipation | Po | _ | 1.0 | W | | | | Storage Temperature | Тѕтс | <b>– 55</b> | + 125 | °C | | | WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### ■ RECOMMENDED OPERATING CONDITIONS | D | ırameter | Symbol | | Value | | Unit | |---------------------|------------------|-----------|-----------------------------|-------|-----------------------------|------| | Г | ii ai ii etei | Syllibol | Min | Тур | Max | Onit | | Supply Voltage | | Vdd, Vddq | 1.65 | 1.8 | 1.95 | V | | Supply Voltage | | Vss, Vssq | 0 | 0 | 0 | V | | Input High Voltage | *1 | ViH | $V_{\text{DDQ}} \times 0.8$ | _ | V <sub>DDQ</sub> + 0.3 | V | | Input Low Voltage ' | -2 | Vıl | -0 .3 | _ | $V_{\text{DDQ}} \times 0.2$ | V | | Ambient | MB81ES653225-12 | Та | 0 | _ | + 85 | °C | | Temperature | MB81ES653225-12L | i ia | <b>- 25</b> | _ | + 85 | °C | | Junction | MB81ES653225-12 | Ti | 0 | _ | + 100 | °C | | Temperature *3 | MB81ES653225-12L | ] '' | <b>- 25</b> | — | + 100 | °C | \*1 : Overshoot limit : $V_{IH}$ (Max) = 3.0 V for pulse width $\leq 5$ ns, pulse width measured at 50% of pulse amplitude. \*2 : Undershoot limit : $V_{IL}$ (Min) = $V_{SSQ} - 1.0$ V for pulse width $\leq 5$ ns, pulse width measured at 50% of pulse amplitude. \*3: The maximum junction temperature of FCRAM (Tj) should not be more than 100 °C. Tj is represented by the power consumption of FCRAM ( $P_{FCRAM}$ ) and Logic LSI (PD), the thermal resistance of the package ( $\theta$ ja), and the maximum ambient temperature of the SiP (Tamax). $\Sigma$ pmax[W] = P<sub>FCRAM</sub> + PD Timax[ °C] = Tamax[ °C] + $\theta$ ja[ °C/W] $\times \Sigma$ pmax[W] WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. ## **■** CAPACITANCE ( $T_a = +25$ °C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------|------------------|-----|-----|-----|------| | Input Capacitance, Except for CLK | C <sub>IN1</sub> | 1.5 | _ | 3.0 | pF | | Input Capacitance for CLK | C <sub>IN2</sub> | 1.5 | | 3.0 | pF | | I/O Capacitance | Cı/o | 2.0 | _ | 4.0 | pF | ## **■ DC CHARACTERISTICS** (At recommended operating conditions unless otherwise noted.) \*1, \*2, \*3 | Danamatan | | Courselle est | 0 - 1141 | | Valu | ie | 11 | | |--------------------------------------------------------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|-----|------|--| | Parameter | | Symbol | Condition | on | Min | Max | Unit | | | Output High Volta | age | Voh (DC) | Iон = -0.1 mA | | V <sub>DDQ</sub> - 0.2 | | V | | | Output Low Volta | ige | Vol (DC) | IoL = 0.1 mA | | _ | 0.2 | V | | | Input Leakage<br>Current | | <b>I</b> LI | $0 \text{ V} \leq V_{IN} \leq V_{DDQ}$ ;<br>All other pins not under t | -5 | 5 | μΑ | | | | Output Leakage<br>Current | | ILO | $0 \text{ V} \le V_{IN} \le V_{DDQ}$ ; Data out disabled | | -5 | 5 | μΑ | | | | | | Burst Length = 1<br>trc = Min, tck = Min<br>One bank active | _ | 50 | | | | | Operating Current<br>(Average Power<br>Supply Current) | | I <sub>DD1</sub> | Output pin open<br>Address changed up to<br>1 time during | 64 page length | _ | 40 | mA | | | | | | trc (Min) $0 \ V \leq V_{IN} \leq V_{IL} \ Max$ $V_{IH} \ Min \leq V_{IN} \leq V_{DD}$ | 32 page length | _ | 35 | | | | | -12 | - IDD2P | CKE = V <sub>IL</sub><br>All banks idle tck = Min<br>Power down mode | | _ | 1 | mA | | | | -12L | - IDD2P | $ 0 \ V \leq V_{IN} \leq V_{IL} Max $ | | _ | 0.4 | - ma | | | | -12 | | CKE = V <sub>IL</sub><br>All banks idle<br>CLK = V <sub>IH</sub> or V <sub>IL</sub> | | _ | 0.5 | A | | | Precharge<br>Standby Current | -12L | - Iddeps | Power down mode $0 \text{ V} \leq V_{IN} \leq V_{IL} \text{ Max}$ $V_{IH} \text{ Min} \leq V_{IN} \leq V_{DD}$ | | _ | 0.1 | → mA | | | | | Idd2n | CKE = $V_{IH}$ All banks idle, $t_{CK} = 20$ ns NOP commands only, Input signals (except for 0 1 time during 2 clocks. $0 \ V \le V_{IN} \le V_{IL} Max$ $V_{IH} Min \le V_{IN} \le V_{DD}$ | | _ | 8 | mA | | | | | Idd2ns | $CKE = V_{IH}$ All banks idle $CLK = V_{IH} \text{ or } V_{IL}$ Input signal are stable. $0 \ V \leq V_{IN} \leq V_{IL} \text{ Max}$ $V_{IH} \text{ Min} \leq V_{IN} \leq V_{DD}$ | | _ | 1 | mA | | (Continued) (At recommended operating conditions unless otherwise noted.) \*1, \*2, \*3 | Parameter | | Symbol | Condition | Va | lue | Unit | |--------------------------------------------------------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | Parameter | | Symbol | Condition | Min | Max | Unit | | | -12 | - Пррзр | CKE = V <sub>IL</sub> Any bank active tcκ = Min | _ | 1 | mA | | | -12L | - IDD3P | $ 0 \ V \le V_{IN} \le V_{IL} \ Max $ | | 0.7 | | | | -12 | - Iddaps | CKE = V <sub>IL</sub> Any bank active CLK = V <sub>IH</sub> or V <sub>IL</sub> | l | 0.7 | mA. | | Active Standby | -12L | IDD3PS | $ \begin{array}{l} 0 \ V \leq V_{IN} \leq V_{IL} \ Max \\ V_{IH} \ Min \leq V_{IN} \leq V_{DD} \end{array} $ | _ | 0.5 | | | Current<br>(Power Supply<br>Current) | | Іррзи | $CKE = V_{IH}$ Any bank active $t_{CK} = 20 \text{ ns}$ NOP commands only, Input signals (except for CMD) are changed 1 time during 2 clocks. $0 \ V \leq V_{IN} \leq V_{IL} \ Max$ $V_{IH} \ Min \leq V_{IN} \leq V_{DD}$ | | 14 | mA | | | | Iddans | CKE = VIH Any bank active CLK = VIH or VIL Input signals are stable. $0 \text{ V} \leq \text{VIN} \leq \text{VIL} \text{ Max}$ VIH $\text{Min} \leq \text{VIN} \leq \text{VDD}$ | l | 1 | mA | | Burst mode Curre<br>(Average Power<br>Supply Current) | | I <sub>DD4</sub> | $tck = Min$ Burst Length = 4 Output pin open All-banks active Gapless data $0 \ V \le V_{IN} \le V_{IL} \ Max$ $V_{IH} \ Min \le V_{IN} \le V_{DD}$ | _ | 68 | mA | | Refresh Current#1<br>(Average Power<br>Supply Current) | | I <sub>DD5</sub> | Auto-refresh; $t_{CK} = Min$ $t_{RC} = Min$ $0 \ V \le V_{IN} \le V_{IL} \ Max$ $V_{IH} \ Min \le V_{IN} \le V_{DD}$ | _ | 50 | mA | (Continued) (Continued) (At recommended operating conditions unless otherwise noted.) \*1, \*2, \*3 | Parameter | | Cumbal | | Condition | Val | Unit | | | |-----------------------------------------------------------------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------|----------|------|-----| | | | Symbol | Condition | | | | Min | Max | | | -12 | - | | | PASR = "000" | _ | 760 | | | | -12L | | | TCSR = "00"<br>(Ta ≤ +70 °C) | (64 Mbit) | _ | 285 | | | | -12 | | | | PASR = "001" | _ | 640 | μΑ | | | -12L | | | | (32 Mbit) | | 200 | | | | -12 | | | | PASR = "010"<br>(16 Mbit) | | 580 | | | | -12L | | | | | | 155 | | | | -12 | | | TCSR = "01"<br>(Ta ≤ +45 °C) | PASR = "000" | _ | 640 | | | | -12L | | | | (64 Mbit) | | 200 | | | | -12 | | Self-refresh;<br>$t_{CK} = Min$<br>$CKE \le 0.2 V$ | | PASR = "001"<br>(32 Mbit) | _ | 580 | | | Refresh Current<br>#2 *4 | -12L | | | | | _ | 150 | | | | -12 | | | | PASR = "010"<br>(16 Mbit) | _ | 550 | | | | -12L | I <sub>DD6</sub> | | | | _ | 130 | | | (Average Power Supply Current) | -12 | IDD6 | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{IL}} \text{ Max}$<br>V <sub>IH</sub> Min $\leq \text{V}_{\text{IN}} \leq$ | | PASR = "000"<br>(64 Mbit)<br>PASR = "001" | _ | 560 | | | Supply Current) | -12L | | VIH WIITI S VIN S<br>VDDQ | | | _ | 130 | | | | -12 | | | TCSR = "10"<br>(Ta ≤ +15 °C) | | _ | 540 | | | | -12L | | | | (32 Mbit) | | 115 | | | | -12 | | | | PASR = "010"<br>(16 Mbit) | _ | 530 | | | | -12L | | | | | _ | 105 | | | | -12 | | | TCSR = "11"<br>(Ta ≤ +85 °C) | PASR = "000" | _ | 1000 | | | | -12L | | | | (64 Mbit) | <u> </u> | 450 | | | | -12 | | | | PASR = "001" | _ | 760 | | | | -12L | | | | (32 Mbit) | _ | 290 | | | | -12 | | | | PASR = "010"<br>(16 Mbit) | _ | 640 | | | | -12L | | | | | | 205 | | | Precharge Stand-<br>by<br>Current in Deep<br>Power Down<br>mode | -12 | l <sub>DD7</sub> | CKE ≤ 0.2 V<br>All banks idle<br>Deep Power Down | mode | | _ | 50 | μΑ | | | -12L | וטטו | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{IL}} \text{ Max}$ $\text{V}_{\text{IH}} \text{ Min} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | | | _ | 10 | μιτ | <sup>\*1:</sup> All voltages are referenced to Vss. <sup>\*2 :</sup> DC characteristics are measured after following the "22. POWER-UP INITIALIZATION" procedure in section "FUNCTIONAL DESCRIPTION." <sup>\*3:</sup> IDD depends on the output termination or load condition, clock cycle rate, signal clocking rate. The specified values are obtained with the output open and no termination resistor. <sup>\*4 :</sup> The measurement conditions of lob6 is assumed below. Total power of devices in package ( $\Sigma$ pmax) = 0.75 W The thermal resistance of the package ( $\theta$ ja) = 20 °C/W #### ■ AC CHARACTERISTICS #### 1. BASIC AC CHARACTERISTICS (At recommended operating conditions unless otherwise noted.) \*1, \*2, \*3 | Dovomotov | Cumbal | Value | | l lmi4 | | | |--------------------------------------------|---------------|-------------------|------------------|-------------------|------|----| | Parameter | Symbol | Min | Max | Unit | | | | Clock Period | CL = 2 | | tck2 | 18.5 | | ns | | Clock Fellou | CL = 3 | | tcк3 | 11.7 | | ns | | Clock High Time *5 | <b>t</b> cH | tск $ imes$ $0.3$ | _ | ns | | | | Clock Low Time *5 | | | <b>t</b> cL | tск $ imes$ $0.3$ | | ns | | Input Setup Time *5 | <b>t</b> sı | 2.5 | | ns | | | | Input Hold Time *5 | tнı | 1 | _ | ns | | | | Access Time from Clock | CL = 2 | | t <sub>AC2</sub> | _ | 12 | ns | | (Tck = Min) *5, *6, *7 | CL = 3 | | t <sub>AC3</sub> | _ | 8.7 | ns | | Output in Low-Z*5 | <b>t</b> LZ | 0 | _ | ns | | | | | CL = 2 | -12 | - <b>t</b> HZ2 | 2 | - 12 | ns | | Output in High-Z *5, *7, *8 | | -12L | | 1.5 | | | | Output in High-Z | CL = 3 | -12 | - <b>t</b> нzз | 2 | 8.7 | ns | | | CL = 3 | -12L | | 1.5 | | | | Output Hold Time *4 | -12<br>-12L | | <b>t</b> он | 2 | | ns | | Output Hold Time *4 | | | | 1.5 | | | | Time between Auto-Refresh command interval | <b>t</b> REFI | _ | 3.9 | μs | | | | Time between Refresh | tref | _ | 32 | ms | | | | Transition Time | t⊤ | 0.5 | 10 | ns | | | | CKE Setup Time for Power Down Exit Time *5 | <b>t</b> CKSP | 2.5 | _ | ns | | | <sup>\*1 :</sup> AC characteristics are measured after following the "22. POWER-UP INITIALIZATION" procedure in section "■FUNCTIONAL DESCRIPTION". <sup>\*2 :</sup> AC characteristics assume $t_T$ = 1 ns, 10 pF of capacitive load and 50 $\Omega$ of terminated load. Refer to "5. MEASUREMENT CONDITION OF THE AC CHARACTERISTICS". <sup>\*3 : 0.9</sup> V is the reference level for 1.8 V I/O for measuring timing of input/output signals. Transition times are measured between V<sub>IH</sub> (Min) and V<sub>IL</sub> (Max) . <sup>\*4:</sup> This value is for reference only. <sup>\*5 :</sup> If input signal transition time ( $t\tau$ ) is longer than 1 ns; [ ( $t\tau/2$ ) – 0.5] ns should be added to tac (Max) , thz (Max) , and toksp (Min) spec values, [ ( $t\tau/2$ ) – 0.5] ns should be subtracted from thz (Min) , thz (Min) , and toh (Min) spec values, and ( $t\tau$ – 1.0) ns should be added to tah (Min) , tal (Min) , tsl (Min) , and thl (Min) spec values. <sup>\*6:</sup> tac also specifies the access time at burst mode. <sup>\*7 :</sup> tac and toh are measured under output load circuit shown in "5. MEASUREMENT CONDITION OF THE AC CHARACTERISTICS". <sup>\*8 :</sup> Specified where output buffer is no longer driven. #### 2. BASE VALUES FOR CLOCK COUNT/LATENCY | Parameter | Cumbal | Va | Unit | | | | |-----------------------------------|------------------------|---------|-------------------|-------------------------|-----|------| | Parameter | | | Symbol | Min | Max | Unit | | RAS Cycle Time * | <b>t</b> <sub>RC</sub> | 80 | | ns | | | | RAS Precharge Time | <b>t</b> RP | 20 | _ | ns | | | | RAS Active Time | <b>t</b> ras | 60 | 110000 | ns | | | | RAS to CAS Delay Time | <b>t</b> RCD | 20 | _ | ns | | | | Write Recovery Time | <b>t</b> wr | 11.7 | _ | ns | | | | RAS to RAS Bank Active Delay Time | <b>t</b> rrd | 20 | _ | ns | | | | Data-in to Precharge Lead Time | <b>t</b> DPL | 18.5/20 | | ns | | | | | CL = 2 | -12 | tDAL2 | 1 cyc + t <sub>RP</sub> | | ns | | Data-in to Active/Refresh Command | | -12L | | 2 cyc + t <sub>RP</sub> | _ | | | Period | CL = 3 | -12 | t <sub>DAL3</sub> | 2 cyc + t <sub>RP</sub> | | nc | | | | -12L | | 2 cyc + t <sub>RP</sub> | | ns | | Mode Register Set Cycle Time | | | <b>t</b> RSC | 20 | _ | ns | <sup>\*:</sup> Actual clock count of trc (Irc) will be sum of clock count of tras (Iras) and trp (Irp). ## 3. CLOCK COUNT FORMULA $$Clock \geq \frac{Base\ Value}{Clock\ Period} \quad (Round\ up\ a\ whole\ number)$$ Note: All base values are measured from the clock edge at the command input to the clock edge for the next command input. All clock counts are calculated by a simple formula: clock count equals base value divided by clock period (round off to a whole number). ## 4. LATENCY (The latency values on these parameters are fixed regardless of clock period.) | Parameter | | Symbol | MB81ES653225-12 | MB81ES653225-12L | Unit | |---------------------------------------|------------------|-------------------|-----------------|------------------|-------| | CKE to Clock Disable | Іске | 1 | 1 | cycle | | | DQM to Output in High-Z | I <sub>DQZ</sub> | 2 | 2 | cycle | | | DQM to Input Data Delay | IDQD | 0 | 0 | cycle | | | Last Output to Write Command Delay | lowd | 2 | 2 | cycle | | | Write Command to Input Data Delay | lowd | 0 | 0 | cycle | | | Precharge to Output in High-Z Delay | CL = 2 | I <sub>ROH2</sub> | 2 | 2 | cycle | | Precharge to Output in Flight-2 Delay | CL = 3 | I <sub>ROH3</sub> | 3 | 3 | cycle | | Burst Stop Command to Output | CL = 2 | Iвsн2 | 2 | 2 | cycle | | in High-Z Delay | CL = 3 | Івѕнз | 3 | 3 | cycle | | CAS to CAS Delay (Min) | | Іссь | 1 | 1 | cycle | | CAS Bank Delay (Min) | | Ісво | 1 | 1 | cycle | ## 5. MEASUREMENT CONDITION OF AC CHARACTERISTICS ## 6. SETUP, HOLD AND DELAY TIME ## 7. DELAY TIME FOR POWER DOWN EXIT ## 8. PULSE WIDTH Note: These parameters are a limit value of the rising edge of the clock from one command input to next input. token is the latency value from the rising edge of CKE. Measurement reference voltage is 0.9 V. ## **■ TIMING DIAGRAMS** ## 1. CLOCK ENABLE-READ AND WRITE SUSPEND (@ BL = 4) - \*1 : The latency of CKE (ICKE) is one clock. - \*2 : During read mode, burst counter will not be incremented/decremented at the next clock of CSUS command. Output data remain the same data. - \*3: During the write mode, data at the next clock of CSUS command is ignored. #### 2. POWER DOWN ENTRY AND EXIT - \*1 : Precharge command (PRE or PALL) should be asserted if any bank is active and in the burst mode. - \*2 : Precharge command can be posted in conjunction with CKE after the last read data have been appeared on DQ. - \*3: It is recommended to apply NOP command in conjunction with CKE. - \*4: The ACTV command can be latched after tcksp (Min) + 1 clock (Min). ## 3. COLUMN ADDRESS TO COLUMN ADDRESS INPUT DELAY #### 4. DIFFERENT BANK ADDRESS INPUT DELAY ## 5. INPUT MASK AND OUTPUT DISABLE (@ BL = 4) ## 6. PRECHARGE TIMING (APPLIED TO THE SAME BANK) ## 8. READ INTERRUPTED BY BURST STOP (EXAMPLE @CL = 2, BL = Full Column) ## 9. WRITE INTERRUPTED BY BURST STOP (EXAMPLE @ BL = 2) ## 10. WRITE INTERRUPTED BY PRECHARGE (EXAMPLE @ CL = 2) Note: The precharge command (PRE) should only be issued after the topl of final data input is satisfied. PRE means 'PRE' or 'PALL'. ## 11. READ INTERRUPTED BY WRITE (EXAMPLE @ CL = 2, BL = 4) - \*1 : First DQM makes high-impedance state High-Z between last output and first input data. - \*2 : Second DQM makes internal output data mask to avoid bus contention. - \*3: Third DQM also makes internal output data mask. If burst read ends (final data output) at or after the second clock of burst write, this third DQM is required to avoid internal bus contention. ## 12. WRITE TO READ TIMING (EXAMPLE @ CL = 2, BL = 4) ## 13. READ WITH AUTO-PRECHARGE (EXAPLE @ CL = 2, BL = 2, Applied to same bank) ## 14. WRITE WITH AUTO-PRECHARGE (EXAMPLE @ CL = 2, BL = 2, Applied to same bank) \*1, \*2, \*3 - \*1 : Even if the final data is masked by DQM, the precharge does not start the clock of final data input. - \*2 : Once auto precharge command is asserted, no new command within the same bank can be issued. - \*3 : Auto-precharge command doesn't affect at full column burst operation except Burst READ & Single Write. - \*4 : Precharge at write with Auto-precharge is started after 1 clock at CL = 2 (-12), 2 clock at CL = 2 (-12L) and CL = 3 from the end of burst. - \*5 : Next command should be issued after $BL + t_{RP}$ (min) at CL = 2 (-12), $BL + 1 + t_{RP}$ (min) at CL = 2 (-12L) and CL = 3 from WRITA command. #### 15. AUTO-REFRESH TIMING - \*1 : All banks should be precharged prior to the first Auto-refresh command (REF) . - \*2 : Bank select is ignored at REF command. The refresh address and bank select are selected by internal refresh counter. - \*3: Either NOP or DESL command should be asserted during tRc period while Auto-refresh mode. - \*4 : Any activation command such as ACTV or MRS command other than REF command should be asserted after tree from the last REF command. ## 16. SELF-REFRESH ENTRY AND EXIT TIMING - \*1 : Precharge command (PRE or PALL) should be asserted if any bank is active prior to Self-refresh Entry command (SELF) . - \*2 : The Self-refresh Exit command (SELFX) is latched after toksp (Min) . It is recommended to apply NOP command in conjunction with CKE. - \*3: Either NOP or DESL command can be used during tRC period. - \*4 : CKE should be held high within one tRC period after tCKSP. - \*5 : CKE level should be held less than 0.2 V during self-refresh mode. #### 17. MODE REGISTER SET TIMING Note: The Mode Register Set command (MRS) should only be asserted after all banks have been precharged. ## 18. DEEP POWER DOWN ENTRY TIMING Note: Deep Power Down Command (DPD) should only be asserted if all banks have been precharged and all outputs are in High-Z. ## 19. DEEP POWER DOWN EXIT TIMING ## **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.