Low Power, Rail-to-Rail Output, Video Op Amp with Ultralow Power Disable ADA4853-1

## FEATURES

Ultralow power-down current: $1 \mu \mathrm{~A}$
Low quiescent current: 1.4 mA
Ideal for standard definition video
High speed
$100 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth
120 V/ $\mu \mathrm{s}$ slew rate
0.5 dB flatness: $\mathbf{2 2 \mathrm { MHz }}$

Differential gain: 0.26\%
Differential phase: $\mathbf{0 . 1 0}{ }^{\circ}$
Single-supply operation
Output swings to within $\mathbf{2 5 0} \mathbf{~ m V}$ of either rail
Rail-to-rail output
Low voltage offset: $\mathbf{2} \mathbf{~ m V}$
Wide supply range: $\mathbf{2 . 6 5}$ V to 5 V

## APPLICATIONS

## Portable multimedia players

## Video cameras

## Digital still cameras

Consumer video

## GENERAL DESCRIPTION

The ADA4853-1 is a low power, low cost, high speed, rail-torail output op amp with ultralow power disable that is ideal for portable consumer electronics. Despite its low price, the ADA4853-1 provides excellent overall performance and versatility. The $100 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth and $120 \mathrm{~V} / \mu \mathrm{s}$ slew rate make this amplifier well suited for many general-purpose, high speed applications.

The ADA4853-1 voltage feedback op amp is designed to operate at supply voltages as low as 2.65 V and up to 5 V using only 1.4 mA of supply current. To further reduce power consumption, the amplifier is equipped with a power-down mode, which lowers the supply current to less than 150 nA max, making it ideal in batterypowered applications.

The ADA4853-1 provides users with a true single-supply capability, allowing input signals to extend 200 mV below the negative rail and to within 1.2 V of the positive rail. On the output, the amplifier can swing within 150 mV of either supply rail.

With its combination of low price, excellent differential gain $(0.26 \%)$, differential phase $\left(0.10^{\circ}\right)$, and 0.5 dB flatness out to 22 MHz , this amplifier is ideal for video applications.

## Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## PIN CONFIGURATION



Figure 1. 6-Lead SC70

The ADA4853-1 is available in a 6-lead SC70 package and is designed to work in the extended industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$.


Figure 2. 0.5 dB Flatness Frequency Response

## ADA4853-1

## TABLE OF CONTENTS

$\qquad$
Applications. ..... 1
Pin Configuration. .....  1
General Description ..... 1
Revision History .....  2
Specifications ..... 3
Specifications with 3 V Supply .....  3
Specifications with 5 V Supply .....  4
Absolute Maximum Ratings .....  .5
Thermal Resistance .....  5
ESD Caution ..... 5
Typical Performance Characteristics .....  6
Circuit Description ..... 12
Headroom Considerations ..... 12
Overload Behavior and Recovery ..... 12
Applications ..... 13
Single-Supply Video Amplifier. ..... 13
Power Supply Bypassing ..... 13
Layout ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 14

## REVISION HISTORY

1/06—Revision 0: Initial Version

## SPECIFICATIONS

## SPECIFICATIONS WITH 3 V SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$ for $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Settling Time to 0.1\% <br> Slew Rate | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=0.1 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step } \end{aligned}$ | 95 | $\begin{aligned} & 90 \\ & 32 \\ & 8 \\ & 45 \\ & 100 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> ns <br> V/ $\mu \mathrm{s}$ |
| NOISE/DISTORTION PERFORMANCE <br> Differential Gain <br> Differential Phase <br> Input Voltage Noise <br> Input Current Noise | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.10 \\ & 22 \\ & 2.2 \end{aligned}$ |  | \% <br> Degrees <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Bias Current Drift Input Bias Offset Current Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 2.5 V | 72 | $\begin{aligned} & 2 \\ & 1.6 \\ & 1.0 \\ & 4 \\ & 50 \\ & 80 \end{aligned}$ | 3.3 1.5 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> nA <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Input Overdrive Recovery Time (Rise/Fall) Common-Mode Rejection Ratio | Differential/common mode $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=-0.5 \mathrm{~V} \text { to }+3.5 \mathrm{~V}, \mathrm{G}=+1 \\ & \mathrm{~V}_{\mathrm{CM}}=0.5 \mathrm{~V} \end{aligned}$ | 76 | $\begin{aligned} & 0.5 / 20 \\ & 0.6 \\ & -0.2 \text { to }+V_{c c}-1.2 \\ & 40 \\ & 85 \end{aligned}$ |  | $\mathrm{M} \Omega$ <br> pF <br> V <br> ns <br> dB |
| POWER-DOWN <br> Power-Down Input Voltage <br> Turn-Off Time <br> Turn-On Time <br> Power-Down Bias Current <br> Enabled <br> Power-Down | Power-down $\begin{aligned} & \text { Power-down }=3.0 \mathrm{~V} \\ & \text { Power-down }=0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.2 \\ & 1.2 \\ & 110 \\ & \\ & 25 \\ & 0.01 \end{aligned}$ | 30 | V <br> $\mu \mathrm{s}$ <br> ns <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time <br> Output Voltage Swing <br> Short-Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=-0.25 \text { to }+1.75 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { Sinking/sourcing } \end{aligned}$ | 0.3 to 2.8 | $\begin{aligned} & 50 \\ & 0.15 \text { to } 2.88 \\ & 120 / 100 \end{aligned}$ |  | ns <br> V <br> mA |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current (Power-Down) <br> Positive Power Supply Rejection <br> Negative Power Supply Rejection | $\begin{aligned} & \text { Power-down }=\text { low } \\ & +\mathrm{V}_{\mathrm{s}}=+1.5 \mathrm{~V} \text { to }+2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \\ & -\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \text { to }-2.5 \mathrm{~V},+\mathrm{V}_{\mathrm{s}}=+1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.65 \\ & \\ & -76 \\ & -79 \end{aligned}$ | $\begin{aligned} & 1.3 \\ & \\ & -86 \\ & -88 \end{aligned}$ | $\begin{aligned} & 5 \\ & 1.4 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## ADA4853-1

## SPECIFICATIONS WITH 5 V SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$ for $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Settling Time to $0.1 \%$ <br> Slew Rate | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=0.1 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \end{aligned}$ | 100 | $\begin{aligned} & 100 \\ & 32 \\ & 8 \\ & 54 \\ & 120 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> ns <br> V/ $/ \mathrm{s}$ |
| NOISE/DISTORTION PERFORMANCE <br> Differential Gain <br> Differential Phase <br> Input Voltage Noise <br> Input Current Noise | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}} 150 \Omega \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.33 \\ & 0.10 \\ & 22 \\ & 2.2 \end{aligned}$ |  | \% <br> Degrees <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE <br> Input Offset Voltage <br> Input Offset Voltage Drift <br> Input Bias Current <br> Input Bias Current Drift <br> Input Bias Offset Current <br> Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 4.5 V | 72 | $\begin{aligned} & 2 \\ & 1.6 \\ & 1.0 \\ & 4 \\ & 60 \\ & 80 \\ & \hline \end{aligned}$ | 3.3 1.5 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $n A /{ }^{\circ} \mathrm{C}$ <br> nA <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Input Overdrive Recovery Time (Rise/Fall) Common-Mode Rejection Ratio | Differential/common mode $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}, \mathrm{G}=+1 \\ & \mathrm{~V}_{\mathrm{CM}}=0.5 \mathrm{~V} \end{aligned}$ | -79 | $\begin{aligned} & 0.5 / 20 \\ & 0.6 \\ & -0.2 \text { to }+V_{c c}-1.2 \\ & 40 \\ & -88 \\ & \hline \end{aligned}$ |  | $\mathrm{M} \Omega$ <br> pF <br> V <br> ns <br> dB |
| POWER-DOWN <br> Power-Down Input Voltage <br> Turn-Off Time <br> Turn-On Time <br> Power-Down Bias Current <br> Enabled <br> Power-Down | Power-down <br> Power-down $=5 \mathrm{~V}$ <br> Power-down $=0 \mathrm{~V}$ |  | $\begin{aligned} & 1.2 \\ & 0.9 \\ & 100 \\ & 40 \\ & 0.01 \end{aligned}$ | 50 | V <br> $\mu \mathrm{s}$ <br> ns <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time Output Voltage Swing Short-Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=-0.25 \mathrm{~V} \text { to }+2.75 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=75 \Omega \end{aligned}$ <br> Sinking/sourcing | 0.45 to 4.55 | $\begin{aligned} & 50 \\ & 0.1 \text { to } 4.8 \\ & 135 / 105 \end{aligned}$ |  | ns V mA |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current (Power-Down) <br> Positive Power Supply Rejection <br> Negative Power Supply Rejection | $\begin{aligned} & \text { Power-down }=\text { low } \\ & +\mathrm{V}_{\mathrm{s}}=+2.5 \mathrm{~V} \text { to }+3.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-2.5 \mathrm{~V} \\ & -\mathrm{V}_{\mathrm{s}}=-2.5 \mathrm{~V} \text { to }-3.5 \mathrm{~V},+\mathrm{V}_{\mathrm{s}}=+2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.65 \\ & \\ & -75 \\ & -75 \end{aligned}$ | $\begin{aligned} & 1.4 \\ & \\ & -80 \\ & -80 \end{aligned}$ | $\begin{aligned} & 5 \\ & 1.5 \\ & 1.5 \end{aligned}$ | mA <br> $\mu \mathrm{A}$ <br> dB <br> dB |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 5.5 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $-\mathrm{V}_{\mathrm{S}}+1 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}-1 \mathrm{~V}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature | JEDEC J-STD-20 |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for surface-mount packages.
Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 6-Lead SC70 | 430 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Maximum Power Dissipation

The maximum safe power dissipation for the ADA4853-1 is limited by the associated rise in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the amplifiers. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ for a sine wave and a resistor load is the total power consumed from the supply minus the load power.

$$
\begin{aligned}
& P_{D}=\text { Total Power Consumed }- \text { Load Power } \\
& P_{D}=\left(V_{\text {SUPPLY VOLTAGE }} \times I_{\text {SUPPLY CURRENT }}\right)-\frac{V_{\text {OUT }}{ }^{2}}{R_{L}}
\end{aligned}
$$

RMS output voltages should be considered.
Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$. In addition, more metal directly in contact with the package leads and through holes under the device reduces $\theta_{\text {JA }}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 6-lead SC70 $\left(430^{\circ} \mathrm{C} / \mathrm{W}\right)$ on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## ADA4853-1

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Small Signal Frequency Response for Various Gains


Figure 5. Small Signal Frequency Response for Various Loads


Figure 6. Small Signal Frequency Response for Various Supplies


Figure 7. Small Signal Frequency Response for Various Capacitive Loads


Figure 8. 0.1 dB Flatness Response for Various Output Voltages


Figure 9. Large Signal Frequency Response for Various Gains


Figure 10. Large Signal Frequency Response for Various Loads


Figure 11. Small Signal Frequency Response for Various Temperatures


Figure 12. Small Signal Frequency Response for Various Temperatures


Figure 13. Slew Rate vs. Output Voltage


Figure 14. Open-Loop Gain and Phase vs. Frequency


Figure 15. Common-Mode Rejection vs. Frequency


Figure 16. Power Supply Rejection vs. Frequency


Figure 17. Output Impedance vs. Frequency Enabled


Figure 18. Harmonic Distortion vs. Frequency


Figure 19. Harmonic Distortion vs. Frequency


Figure 20. Harmonic Distortion vs. Frequency


Figure 21. Harmonic Distortion for Various Output Voltages


Figure 22. Small Signal Pulse Response for Various Supplies


Figure 23. Small Signal Pulse Response for Various Capacitive Loads


Figure 24. Large Signal Pulse Response for Various Supplies


Figure 25. Large Signal Pulse Response for Various Capacitive Loads


Figure 26. Output Overdrive Recovery


100ns/DIV
Figure 27. Input Overdrive Recovery

## ADA4853-1



Figure 28. Voltage Noise vs. Frequency


Figure 29. Current Noise vs. Frequency


Figure 30. Vos Distribution


Figure 31. Vos vs. Common-Mode Voltage


Figure 32. Supply Current vs. $\overline{P O W E R ~ D O W N ~ V o l t a g e ~}$


Figure 33. Input Offset Voltage vs. Temperature


Figure 34. Input Bias Current vs. Temperature


Figure 35. Output Swing vs. Load Resistance


Figure 36. Output Swing vs. Load Resistance


Figure 37. Output Saturation Voltage vs. Load Current


Figure 38. 0.1\% Settling Time


Figure 39. Enable/Disable Time

## ADA4853-1

## CIRCUIT DESCRIPTION

The ADA4853-1 features a high slew rate input stage that is a true single-supply topology, capable of sensing signals at or below the minus supply rail. The rail-to-rail output stage can pull within 100 mV of either supply rail when driving light loads and within 0.22 V when driving $150 \Omega$. High speed performance is maintained at supply voltages as low as 2.65 V .

## HEADROOM CONSIDERATIONS

This amplifier is designed for use in low voltage systems. To obtain optimum performance, it is useful to understand the behavior of the amplifiers as input and output signals approach the amplifier's headroom limits. The amplifier's input commonmode voltage range extends from the negative supply voltage (actually 200 mV below this), or from ground for single-supply operation, to within 1.2 V of the positive supply voltage.

Exceeding the headroom limit is not a concern for any inverting gain on any supply voltage, as long as the reference voltage at the amplifier's positive input lies within the amplifier's input common-mode range.

The input stage is the headroom limit for signals approaching the positive rail. Figure 40 shows a typical offset voltage vs. the input common-mode voltage for the ADA4853-1 on a 5 V supply. Accurate dc performance is maintained from approximately 200 mV below the minus supply to within 1.2 V of the positive supply. For high speed signals, however, there are other considerations. As the common-mode voltage gets within 1.2 V of positive supply, the amplifier responds well but the bandwidth begins to drop as the common-mode voltage approaches the positive supply. This can manifest itself in increased distortion or settling time. Higher frequency signals require more headroom than the lower frequencies to maintain distortion performance.


Figure 40. Vos vs. Common-Mode Voltage, $V_{s}=5 \mathrm{~V}$

For signals approaching the minus supply and inverting gain and high positive gain configurations, the headroom limit is the output stage. The ADA4853-1 uses a common emitter output stage. This output stage maximizes the available output range, limited by the saturation voltage of the output transistors. The saturation voltage increases with the drive current that the output transistor is required to supply due to the output transistor's collector resistance.

As the saturation point of the output stage is approached, the output signal shows increasing amounts of compression and clipping. As in the input headroom case, higher frequency signals require a bit more headroom than the lower frequency signals. Figure 21 illustrates this point by plotting the typical distortion vs. the output amplitude.

## OVERLOAD BEHAVIOR AND RECOVERY Input

The specified input common-mode voltage of the ADA4853-1 is 200 mV below the negative supply to within 1.2 V of the positive supply. Exceeding the top limit results in lower bandwidth and increased rise time. Pushing the input voltage of a unitygain follower to less than 1.2 V from the positive supply leads to an increasing amount of output error as well as a much increased settling time. The recovery time from input voltages 1.2 V or closer to the positive supply is approximately 40 ns , which is limited by the settling artifacts caused by transistors in the input stage coming out of saturation.

The amplifiers do not exhibit phase reversal, even for input voltages beyond the voltage supply rails. Going more than 0.6 V beyond the power supplies turns on protection diodes at the input stage, which greatly increases the current draw of the devices.

## APPLICATIONS

## SINGLE-SUPPLY VIDEO AMPLIFIER

With low differential gain and phase errors and wide 0.1 dB flatness, the ADA4853-1 is an ideal solution for video applications. Figure 41 shows a typical video driver set for a noninverting gain of +2 , where $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$. The video amplifier input is terminated into a shunt $75 \Omega$ resistor. At the output, the amplifier has a series $75 \Omega$ resistor for impedance matching to the video load.

When operating in low voltage, single-supply applications, the input signal is only limited by the input stage headroom.


## POWER SUPPLY BYPASSING

Attention must be paid to bypassing the power supply pins of the ADA4853-1. High quality capacitors with low equivalent series resistance (ESR), such as multilayer ceramic capacitors (MLCCs), should be used to minimize supply voltage ripple and power dissipation. A large, usually tantalum, $2.2 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ capacitor located in proximity to the ADA4853-1 is required to provide good decoupling for lower frequency signals. The actual value is determined by the circuit transient and frequency requirements. In addition, $0.1 \mu \mathrm{~F}$ MLCC decoupling capacitors should be located as close to each of the power supply pins as is physically possible, no more than $1 / 8$ inch away. The ground returns should terminate immediately into the ground plane. Locating the bypass capacitor return close to the load return minimizes ground loops and improves performance.

## LAYOUT

As is the case with all high speed applications, careful attention to printed circuit board (PCB) layout details prevents associated board parasitics from becoming problematic. The ADA4853-1 can operate up to 100 MHz ; therefore, proper RF design techniques must be employed. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance return path. Removing the ground plane on all layers from the area near and under the input and output pins reduces stray capacitance. Signal lines connecting the feedback and gain resistors should be kept as short as possible to minimize the inductance and stray capacitance associated with these traces. Termination resistors and loads should be located as close as possible to their respective inputs and outputs. Input and output traces should be kept as far apart as possible to minimize coupling (crosstalk) through the board. Adherence to microstrip or stripline design techniques for long signal traces (greater than 1 inch) is recommended. For more information on high speed board layout, go to: www.analog.com and www.analog.com/library/analogDialogue/archives/3909/layout.html.

## ADA4853-1

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-203-AB
Figure 42. 6-Lead Thin Shrink Small Outline Transistor Package [SC70] (KS-6)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature <br> Range | Package Description | Ordering <br> Quantity | Package <br> Option | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADA4853-1AKSZ-R2 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 6-Lead Thin Shrink Small Outline Transistor Package (SC70) | 250 | $\mathrm{KS}-6$ | HEC |
| ADA4853-1AKSZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 6-Lead Thin Shrink Small Outline Transistor Package (SC70) | 3,000 | $\mathrm{KS}-6$ | HEC |
| ADA4853-1AKSZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 6-Lead Thin Shrink Small Outline Transistor Package (SC70) | 10,000 | $\mathrm{KS}-6$ | HEC |

[^0]

## ADA4853-1

## NOTES


[^0]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

