S3C9688/P9688 PRODUCT OVERVIEW 1 # **PRODUCT OVERVIEW** # **SAM88RCRI PRODUCT FAMILY** Samsung's SAM88RCRI family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-programmable ROM sizes. A dual address/data bus architecture and a large number of bit- or nibble-configurable I/O ports provide a flexible programming environment for applications with varied memory and I/O requirements. Timer/counters with selectable operating modes are included to support real-time operations. Many SAM88RCRI microcontrollers have an external interface that provides access to external memory and other peripheral devices. #### S3C9688/P9688 MICROCONTROLLER The S3C9688/P9688 single-chip 8-bit microcontroller is fabricated using an advanced CMOS process. It is built around the powerful SAM88RCRI CPU core. Stop and Idle power-down modes were implemented to reduce power consumption. To increase on-chip register space, the size of the internal register file was logically expanded. The S3C9688 has 8 K bytes of program memory on-chip. Using the SAM88RCRI design approach, the following peripherals were integrated with the SAM88RCRI core: - Five configurable I/O ports (32 pins) - 20 bit-programmable pins for external interrupts - 8-bit timer/counter with three operating modes - Low speed USB function The S3C9688/P9688 is a versatile microcontroller that can be used in a wide range of low speed USB support general purpose applications. It is especially suitable for use as a keyboard controller and is available in a 42-pin SDIP and a 44-pin QFP package. #### **OTP** The S3C9688/P9688 microcontroller is also available in OTP (One Time Programmable) version, S3P9688. S3P9688 microcontroller has an on-chip 8-Kbyte one-time-programmable EPROM instead of masked ROM. The S3P9688 is comparable to S3C9688/P9688, both in function and in pin configuration. PRODUCT OVERVIEW S3C9688/P9688 # **FEATURES** #### CPU SAM88RCRI CPU core #### Memory - 8 K byte internal program memory (ROM) - 208 byte RAM #### Instruction Set - 41 instructions - IDLE and STOP instructions added for power-down modes #### Instruction Execution Time • 0.66 μs at 6 MHz f<sub>OSC</sub> #### Interrupts - 29 interrupt sources with one vector, each source has its pending bit - One level, one vector interrupt structure # **Oscillation Circuit** - 6 MHz crystal/ceramic oscillator - External clock source (6 MHz) - Embedded oscillation capacitor (XI, XO, 33pF) #### General I/O - Bit programmable five I/O ports (34 pins total) - (D+/PS2, D-/PS2 Included) - One 8-bit basic timer for watchdog function and programmable oscillation stabilization interval generation function - One 8-bit timer/counter with Compare/Overflow #### **USB Serial Bus** - Compatible to USB low speed (1.5 Mbps) device 2.0 specification. - 1 Control endpoint and 2 Interrupt endpoint - Serial bus interface engine (SIE) - Packet decoding/generation - CRC generation and checking - NRZI encoding/decoding and bit-stuffing - 8 bytes each receive/transmit USB buffer #### Low Voltage Reset - Low voltage detect for RESET - Power on Reset # **Operating Temperature Range** • -40 °C to +85 °C #### **Operating Voltage Range** • 4.0 V to 5.25 V ## Package Types - 42-pin SDIP - 44-pin QFP S3C9688/P9688 PRODUCT OVERVIEW # **BLOCK DIAGRAM** Figure 1-1. Block Diagram PRODUCT OVERVIEW S3C9688/P9688 # **PIN ASSIGNMENTS** Figure 1-2. Pin Assignment Diagram (42-Pin SDIP Package) S3C9688/P9688 PRODUCT OVERVIEW Figure 1-3. Pin Assignment Diagram (44-Pin QFP Package) PRODUCT OVERVIEW S3C9688/P9688 # **PIN DESCRIPTIONS** Table 1-1. S3C9688/P9688 Pin Descriptions | Pin Names | Pin<br>Type | Pin<br>Description | Circuit<br>Number | Pin<br>Numbers | Share<br>Pins | |------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------|---------------------------| | P0.0-P0.7 | I/O | Bit-programmable I/O port for Schmitt trigger input or open-<br>drain output. Port0 can be individually configured as external<br>interrupt inputs. Pull-up resistors are assignable by software. | В | 36–29<br>(30–23) | INT2 | | P1.0-P1.7 | I/O | Bit-programmable I/O port for Schmitt trigger input or open-<br>drain output. Pull-up resistors are assignable by software. | В | 28–21<br>(22–15) | - | | P2.0-P2.7 | I/O | Bit-programmable I/O port for Schmitt trigger input or open-<br>drain output. Port2 can be individually configured as external<br>interrupt inputs. Pull-up resistors are assignable by software. | В | 3–10<br>(41–44, 1–4) | INT0 | | P3.0-P3.3 | I/O | Bit-programmable I/O port for Schmitt trigger input, opendrain or push-pull output. P3.3 can be used to system clock output (CLO) pin. | C | 2, 1, 42, 41<br>(40–37) | P3.3/CLO | | P4.0-P4.3 | I/O | Bit-programmable I/O port for Schmitt trigger input or open-<br>drain output or push-pull output. Port4 can be individually<br>configured as external interrupt inputs. In output mode, pull-<br>up resistors are assignable by software. But in input mode,<br>pull-up resistors are fixed. | D | 16, 17, 19, 20<br>(10, 11, 13, 14) | INT1 | | D+/PS2 D-<br>/PS2 | I/O | Programmable port for USB interface or PS2 interface. | - | 40–39<br>(36–35) | - | | 3.3 V <sub>OUT</sub> | - | 3.3 V output from internal voltage regulator | _ | 38 (34) | - | | X <sub>IN</sub> , X <sub>OUT</sub> | - | System clock input and output pin (crystal/ceramic oscillator, or external clock source) | - | 14, 13<br>(8, 7) | - | | INTO<br>INT1<br>INT2 | I | External interrupt for bit-programmable port0, port2 and port4 pins when set to input mode. | ı | 3-10, 16,17, 19,<br>20, 29-36<br>(30-23, 41-44, 1-<br>4, 10, 11, 13, 14) | PORT2/<br>PORT4/<br>PORT0 | | RESET | I | RESET signal input pin. Input with internal pull-up resistor. | А | 18 (12) | _ | | TEST | I | Test signal input pin (for factory use only; connected to $V_{SS}$ ) | - | 15 (9) | _ | | V <sub>DD</sub> | _ | Power input pin | _ | 11 (5) | _ | | V <sub>SS</sub> | _ | Ground input pin | _ | 12, (6) | _ | | NC | - | No connection | 1 | 37 (31,32, 33) | _ | **NOTE**: Pin numbers shown in parenthesis '( )' are for the 44-QFP package; others are for the 42-SDIP package. # **PIN CIRCUITS DIAGRAMS** Table 1-2. Pin Circuit Assignments for the S3C9688/P9688 | Circuit Number | Circuit Type | S3C9688/P9688 Assignments | |----------------|--------------|---------------------------| | А | I | RESET signal input | | В | I/O | Ports 0, 1, and 2 | | С | I/O | Port 3 | | D | I/O | Port 4 | S3C9688/P9688 PRODUCT OVERVIEW Figure 1-4. Pin Circuit Type A (RESET) Figure 1-5. Pin Circuit Type B (Ports 0, 1 and 2) PRODUCT OVERVIEW S3C9688/P9688 Figure 1-6. Pin Circuit Type C (Port 3) Figure 1-7. Pin Circuit Type D (Port 4) S3C9688/P9688 PRODUCT OVERVIEW # **APPLICATION CIRCUIT** Figure 1-8. Keyboard Application Circuit Diagram PRODUCT OVERVIEW S3C9688/P9688 **NOTES** S3C9688/P9688 ADDRESS SPACES 2 # **ADDRESS SPACES** # **OVERVIEW** The S3C9688/P9688 microcontroller has two kinds of address space: - Program memory (ROM), internal - Internal register file A 13-bit address bus supports both program memory. A separate 8-bit register bus carries addresses and data between the CPU and the internal register file. The S3C9688 has 8 K bytes of mask-programmable program memory on-chip. There is one program memory configuration option: Internal ROM mode, in which only the 8 K byte internal program memory is used. The S3C9688/P9688 microcontroller has 208 general-purpose registers in its internal register file. Twenty-seven bytes in the register file are mapped for system and peripheral control functions. ADDRESS SAPCES S3C9688/P9688 # PROGRAM MEMORY (ROM) # Normal Operating Mode (Internal ROM) The S3C9688/P9688 has 8 K bytes (locations 0H-1FFFH) of internal mask-programmable program memory. The first 2 bytes of the ROM (0000H-0001H) are $\,$ an interrupt vector address. The program reset address in the ROM is 0100H. Figure 2-1. Program Memory Address Space S3C9688/P9688 ADDRESS SPACES #### REGISTER ARCHITECTURE The upper 64 bytes of the S3C9688/P9688's internal register file are addressed as working registers, system control registers and peripheral control registers. The lower 192 bytes of internal register file (00H-BFH) is called the general purpose register space. The total addressable register space is thereby 256 bytes. 233 registers in this space can be accessed.; 208 are available for general-purpose use. For many SAM88RCRI microcontrollers, the addressable area of the internal register file is further expanded by the additional of one or more register pages at general purpose register space (00H-BFH). This register file expansion is not implemented in the S3C9688/P9688, however. Page addressing is controlled by the System Mode Register (SYM.1-SYM.0). The specific register types and the area (in bytes) that they occupy in the internal register file are summarized in Table 2-1. Table 2-1. Register Type Summary | Register Type | Number of Bytes | |-------------------------------------------------------------------------------|-----------------| | CPU and system control registers | 11 | | Peripheral, I/O, and clock control and data registers | 34 | | General-purpose registers (including the 16-bit common working register area) | 208 | | Total Addressable Bytes | 253 | ADDRESS SAPCES S3C9688/P9688 Figure 2-2. Internal Register File Organization S3C9688/P9688 ADDRESS SPACES #### COMMON WORKING REGISTER AREA (C0H-CFH) The SAM88RCRI register architecture provides an efficient method of working register addressing that takes full advantage of shorter instruction formats to reduce execution time. This 16-byte address range is called common area. That is, locations in this area can be used as working registers by operations that address any location on any page in the register file. Typically, these working registers serve as temporary buffers for data operations between different pages. However, because the S3C9688/P9688 uses only page 0, you can use the common area for any internal data operation. The Register (R) addressing mode can be used to access this area Registers are addressed either as a single 8-bit register or as a paired 16-bit register. In 16-bit register pairs, the address of the first 8-bit register is always an even number and the address of the next register is an odd number. The most significant byte of the 16-bit data is always stored in the even-numbered register; the least significant byte is always stored in the next (+ 1) odd-numbered register. Figure 2-3. 16-Bit Register Pairs #### PF #### PROGRAMMING TIP —Addressing the Common Working Register Area As the following examples show, you should access working registers in the common area, locations C0H-CFH, using working register addressing mode only. Examples: 1. LD 0C2H,40H ; Invalid addressing mode! Use working register addressing instead: LD R2,40H ; R2 (C2H) " the value in location 40H 2. ADD 0C3H,#45H ; Invalid addressing mode! Use working register addressing instead: ADD R3,#45H ; R3 (C3H) " R3 + 45H ADDRESS SAPCES S3C9688/P9688 #### SYSTEM STACK S3C9-series microcontrollers use the system stack for storing data in subroutine call and return. The PUSH and POP instructions are used to control system stack operations. The S3C9688/P9688 architecture supports stack operations in the internal register file. #### Stack Operations Return addresses for procedure calls and interrupts and data are stored on the stack. The contents of the PC are saved to stack by a CALL instruction and restored by the RET instruction. When an interrupt occurs, the contents of the PC and the FLAGS register are pushed to the stack. The IRET instruction then pops these values back to their original locations. The stack address is always decremented before a push operation and incremented after a pop operation. The stack pointer (SP) always points to the stack frame stored on the top of the stack, as shown in Figure 2-4. Figure 2-4. Stack Operations #### Stack Pointer (SP) Register location D9H contains the 8-bit stack pointer (SP) that is used for system stack operations. After a reset, the SP value is undetermined. Because only internal memory space is implemented in the S3C9688/P9688, the SP must be initialized to an 8-bit value in the range 00H-BFH. #### NOTE In case a Stack Pointer is initialized to 00H, it is decreased to FFH when stack operation starts. This means that a Stack Pointer access invalid stack area. S3C9688/P9688 ADDRESS SPACES #### (B # PROGRAMMING TIP —Standard Stack Operations Using PUSH and POP The following example shows you how to perform stack operations in the internal register file using PUSH and POP instructions: POP R3 ; R3 " Stack address OBCH POP 20H ; 20H " Stack address OBDH POP CLKCON ; CLKCON " Stack address OBEH POP SYM ; SYM " Stack address OBFH ADDRESS SAPCES S3C9688/P9688 # NOTES S3C9688/P9688 ADDRESSING MODES 3 # **ADDRESSING MODES** # **OVERVIEW** Instructions that are stored in program memory are fetched for execution using the program counter. Instructions indicate the operation to be performed and the data to be operated on. Addressing mode is the method used to determine the location of the data operand. The operands specified in SAM88RCRI instructions may be condition codes, immediate data, or a location in the register file, program memory, or data memory. The SAM88RCRI instruction set supports six explicit addressing modes. Not all of these addressing modes are available for each instruction. The addressing modes and their symbols are as follows: - Register (R) - Indirect Register (IR) - Indexed (X) - Direct Address (DA) - Relative Address (RA) - Immediate (IM) ADDRESSING MODES S3C9688/P9688 #### REGISTER ADDRESSING MODE (R) In Register addressing mode, the operand is the content of a specified register (see Figure 3-1). Working register addressing differs from Register addressing because it uses an 16-byte working register space in the register file and an 4-bit register within that space (see Figure 3-2). Figure 3-1. Register Addressing Figure 3-2. Working Register Addressing S3C9688/P9688 ADDRESSING MODES #### INDIRECT REGISTER ADDRESSING MODE (IR) In Indirect Register (IR) addressing mode, the content of the specified register or register pair is the address of the operand. Depending on the instruction used, the actual address may point to a register in the register file, to program memory (ROM), or to an external memory space (see Figures 3-3 through 3-6). You can use any 8-bit register to indirectly address another register. Any 16-bit register pair can be used to indirectly address another memory location. Figure 3-3. Indirect Register Addressing to Register File ADDRESSING MODES S3C9688/P9688 # INDIRECT REGISTER ADDRESSING MODE (Continued) Figure 3-4. Indirect Register Addressing to Program Memory S3C9688/P9688 ADDRESSING MODES # INDIRECT REGISTER ADDRESSING MODE (Continued) Figure 3-5. Indirect Working Register Addressing to Register File ADDRESSING MODES S3C9688/P9688 # INDIRECT REGISTER ADDRESSING MODE (Concluded) Figure 3-6. Indirect Working Register Addressing to Program or Data Memory S3C9688/P9688 ADDRESSING MODES #### INDEXED ADDRESSING MODE (X) Indexed (X) addressing mode adds an offset value to a base address during instruction execution in order to calculate the effective operand address (see Figure 3-7). You can use Indexed addressing mode to access locations in the internal register file or in external memory. In short offset Indexed addressing mode, the 8-bit displacement is treated as a signed integer in the range -128 to +127. This applies to external memory accesses only (see Figure 3-8). For register file addressing, an 8-bit base address provided by the instruction is added to an 8-bit offset contained in a working register. For external memory accesses, the base address is stored in the working register pair designated in the instruction. The 8-bit or 16-bit offset given in the instruction is then added to the base address (see Figure 3-9). The only instruction that supports Indexed addressing mode for the internal register file is the Load instruction (LD). The LDC and LDE instructions support Indexed addressing mode for internal program memory, external program memory, and for external data memory, when implemented. Figure 3-7. Indexed Addressing to Register File ADDRESSING MODES S3C9688/P9688 # INDEXED ADDRESSING MODE (Continued) Figure 3-8. Indexed Addressing to Program or Data Memory with Short Offset S3C9688/P9688 ADDRESSING MODES # INDEXED ADDRESSING MODE (Concluded) Figure 3-9. Indexed Addressing to Program or Data Memory with Long Offset ADDRESSING MODES S3C9688/P9688 #### DIRECT ADDRESS MODE (DA) In Direct Address (DA) mode, the instruction provides the operand's 16-bit memory address. Jump (JP) and Call (CALL) instructions use this addressing mode to specify the 16-bit destination address that is loaded into the PC whenever a JP or CALL instruction is executed. The LDC and LDE instructions can use Direct Address mode to specify the source or destination address for Load operations to program memory (LDC) or to external data memory (LDE), if implemented. Figure 3-10. Direct Addressing for Load Instructions S3C9688/P9688 ADDRESSING MODES # DIRECT ADDRESS MODE (Continued) Figure 3-11. Direct Addressing for Call and Jump Instructions ADDRESSING MODES S3C9688/P9688 #### RELATIVE ADDRESS MODE (RA) In Relative Address (RA) mode, a two's-complement signed displacement between -128 and +127 is specified in the instruction. The displacement value is then added to the current PC value. The result is the address of the next instruction to be executed. Before this addition occurs, the PC contains the address of the instruction immediately following the current instruction. The instructions that support RA addressing is JR. Figure 3-12. Relative Addressing ### IMMEDIATE MODE (IM) In Immediate (IM) addressing mode, the operand value used in the instruction is the value supplied in the operand field itself. Immediate addressing mode is useful for loading constant values into registers. Figure 3-13. Immediate Addressing S3C9688/P9688 CONTROL REGISTERS 4 # **CONTROL REGISTERS** # **OVERVIEW** In this section, detailed descriptions of the S3C9688/P9688 control registers are presented in an easy-to-read format. These descriptions will help you to familiarize yourself with the mapped locations in the register file. You can also use them as a quick-reference source when writing application programs. System and peripheral registers are summarized in Table 4-1. Figure 4-1 illustrates the important features of the standard register description format. Control register descriptions are arranged in alphabetical order according to register mnemonic. More information about control registers is presented in the context of the various peripheral hardware descriptions in Part II of this manual. CONTROL REGISTERS \$3C9688/P9688 Table 4-1. System and Peripheral control Registers | Register Name | Mnemonic | Decimal | Hex | R/W | |----------------------------------------------------------------|-------------------|---------|-----|-----| | Timer 0 counter register | TOCNT | 208 | DOH | R | | Timer 0 data register | TODATA | 209 | D1H | R/W | | Timer 0 control register | TOCON | 210 | D2H | R/W | | USB selection and Transceiver crossover point control register | USXCON | 211 | ДЗН | R/W | | Clock control register | CLKCON | 212 | D4H | R/W | | System flags register | FLAGS | 213 | D5H | R/W | | D+/PS2, D-/PS2 data register<br>(Only PS2 Mode) | PS2DATA | 214 | D6H | R/W | | PS2 control and interrupt pending register | PS2CONINT | 215 | D7H | R/W | | Port 0 interrupt control register | POINT | 216 | D8H | R/W | | Stack pointer | SP | 217 | D9H | R/W | | Port 0 interrupt pending register | POPND | 218 | DAH | R/W | | Locati | ion DBH is not ma | apped. | • | | | Basic timer control register | BTCON | 220 | DCH | R/W | | Basic timer counter register | BTCNT | 221 | DDH | R | | Locati | ion DEH is not ma | apped. | • | | | System mode register | SYM | 223 | DFH | R/W | | Port 0 data register | P 0 | 224 | EOH | R/W | | Port 1 data register | P 1 | 225 | E1H | R/W | | Port 2 data register | P 2 | 226 | E2H | R/W | | Port 3 data register | P 3 | 227 | E3H | R/W | | Port 4 data register | P 4 | 228 | E4H | R/W | | Port 3 control register | P3CON | 229 | E5H | R/W | | Port 0 control register (high byte) | POCONH | 230 | E6H | R/W | | Port 0 control register (low byte) | POCONL | 231 | E7H | R/W | | Port 1 control register (high byte) | P1CONH | 232 | E8H | R/W | | Port 1 control register (low byte) | P1CONL | 233 | E9H | R/W | | Port 2 control register (high byte) | P2CONH | 234 | EAH | R/W | | Port 2 control register (low byte) | P2CONL | 235 | EBH | R/W | | Port 2 interrupt control register | P2INT | 236 | ECH | R/W | | Port 2 interrupt pending register | P2PND | 237 | EDH | R/W | | Port 4 control register | P4CON | 238 | EEH | R/W | | Port 4 interrupt enable/pending register | P4INTPND | 239 | EFH | R/W | S3C9688/P9688 CONTROL REGISTERS CONTROL REGISTERS \$3C9688/P9688 Table 4-1. System and Peripheral control Registers (Continued) | Register Name | Mnemonic | Decimal | Hex | R/W | |----------------------------------------------|----------|---------|-----|-----| | USB function address register | FADDR | 240 | FOH | R/W | | Control endpoint status register | EP0CSR | 241 | F1H | R/W | | Interrupt endpoint 1 control status register | EP1CSR | 242 | F2H | R/W | | Control endpoint byte count register | EP0BCNT | 243 | F3H | R/W | | Control endpoint FIFO register | EP0FIFO | 244 | F4H | R/W | | Interrupt endpoint 1 FIFO register | EP1FIFO | 245 | F5H | R/W | | USB interrupt pending register | USBPND | 246 | F6H | R/W | | USB interrupt enable register | USBINT | 247 | F7H | R/W | | USB power management register | PWRMGR | 248 | F8H | R/W | | Interrupt endpoint 2 control status register | EP2CSR | 249 | F9H | R/W | | Interrupt endpoint 2 FIFO register | EP2FIFO | 250 | FAH | R/W | | Endpoint mode register | EPMODE | 251 | FBH | R/W | | Endpoint 1 byte count | EP1BCNT | 252 | FCH | R/W | | Endpoint 2 byte count | EP2BCNT | 253 | FDH | R/W | | USB control register | USBCON | 254 | FEH | R/W | S3C9688/P9688 CONTROL REGISTERS Figure 4-1. Register Description Format CONTROL REGISTERS \$3C9688/P9688 # BTCON —Basic Timer Control Register DCH Bit Identifier RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7-.4 Watchdog Timer Enable Bits | 1 | 0 | 1 | 0 | Disable watchdog function | |---|-----------------|---|-----|---------------------------| | A | Any other value | | lue | Enable watchdog function | .3 and .2 Basic Timer Input Clock Selection Bits | 0 | 0 | f_/4096<br>OSC | |---|---|-----------------| | 0 | 1 | f/1024<br>_OSC | | 1 | 0 | f/128<br>_OSC | | 1 | 1 | Invalid setting | .1 Basic Timer Counter Clear Bit (note) | | 0 | No effect | |---|---|-------------| | Ī | 1 | Clear BTCNT | .0 Basic Timer Divider Clear Bit (note) | 0 | No effect | |---|---------------------| | 1 | Clear both dividers | **NOTE:** When you write a "1" to BTCON.0 (or BTCON.1), the basic timer counter (or basic timer divider) is cleared. The bit is then cleared automatically to "0". # CLKCON —System Clock Control Register D4H Bit Identifier RESET Value Read/Write .7 | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|----|----|-----|-----|----|----|----| | 0 | - | - | 0 | 0 | - | _ | - | | R/W | _ | _ | R/W | R/W | _ | _ | _ | Oscillator IRQ Wake-up Function Bit | 0 | Enable IRQ for main system oscillator wake-up in power down mode | |---|-------------------------------------------------------------------| | 1 | Disable IRQ for main system oscillator wake-up in power down mode | .6 and .5 Not used for S3C9688/P9688 .4 and .3 CPU Clock (System Clock) Selection Bits (1) | 0 | 0 | Divide by 16 (f <sub>OSC</sub> /16) | |---|---|-------------------------------------------| | 0 | 1 | Divide by 8 (f <sub>OSC</sub> /8) | | 1 | 0 | Divide by 2 (f <sub>OSC</sub> /2) | | 1 | 1 | Non-divided clock (f <sub>OSC</sub> ) (2) | .2-.0 Not used for S3C9688/P9688 ## NOTES: - After a reset, the slowest clock (divided by 16) is selected as the system clock. To select faster clock speeds, load the appropriate values to CLKCON.3 and CLKCON.4. - 2. $f_{\mbox{OSC}}$ means oscillator frequency. # EPOBCNT —Endpoint 0 Write Counter Register F3H | Bit Identifier | | | |----------------|--|--| | RESET Value | | | | Read/Write | | | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|----|-----|----|----|----|----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R | R | R | R/W | R | R | R | R | .7 | Data | Togg | 110 | Check | D i t | |------|-----------|--------|-------|-------| | Data | _ 1 0 9 9 | 11 E _ | Check | рπ | | 0 | DATA0 transaction toggle | |---|--------------------------| | 1 | DATA1 transaction toggle | .6 ## ${\bf Setup\_transa\,ction\,\,Bit}$ | 0 | Not setup transaction | |---|-----------------------| | 1 | Setup transaction | .5 ## RCV\_Over\_8\_BYTE Bit | 0 | Normal Operation | |---|---------------------------------| | 1 | Indicates over 8 bytes received | .4 ### **Enable Bit** | 0 | Disable Endpoint 0 | |---|--------------------| | 1 | Enable Endpoint 0 | .3-.0 ## The Byte counter of Data that stored in Endpoint ${\bf 0}$ | 0000 | Minimum bytes stored in Endpoint 0 | |------|------------------------------------| | 1000 | Maximum bytes stored in Endpoint 0 | # EPOCSR —Control Endpoint 0 Status Register F1H | Bit | lden | tifier | |-----|------|--------| |-----|------|--------| RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 Setup Transfer End Clear Bit | 0 | No effect (when write) | |---|----------------------------------| | 1 | To clear SETUP_TRANSFER_ END bit | .6 Out Packet Ready Clear Bit | 0 | No effect (when write) | |---|--------------------------| | 1 | To clear OUT_PKT_RDY bit | .5 Sending Stall Bit | 0 No effect (when write) | | No effect (when write) | |--------------------------|---|------------------------| | | 1 | To send STALL signal | .4 Setup Transfer End Bit | 0 | No effect (when write) | | | |---|------------------------------------------------------------------------------|--|--| | 1 | SIE sets this bit when a control transfer ends before DATA_END (bit3) is set | | | .3 Setup Data End Bit | 0 | 0 No effect (when write) | | |---|--------------------------------------------------------------------------------|--| | 1 | MCU set this bit after loading or unloading the last packet data into the FIFO | | .2 Sent Stall Bit | 0 | MCU clear this bit to end the STALL condition | | | | |---|---------------------------------------------------------------------------------|--|--|--| | 1 | SIE sets this bit if a control transaction is ended due to a protocol violation | | | | In Packet Ready Bit | 0 | SIE clear this bit once the packet has been successfully sent to the host | |---|---------------------------------------------------------------------------| | 1 | MCU sets this bit after writing a packet of data into ENDPOINTO FIFO | Out Packet Ready Bit | 0 No effect (when write) | | |--------------------------|-------------------------------------------------------------| | 1 | SIE sets this bit once a valid token is written to the FIFO | .1 .0 # EPOFIFO —Endpoint 0 FIFO Address Register F4H Bit Identifier RESET Value | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |---|-----|-----|-----|-----|-----|-----|-----|-----| | • | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W .7-.0 Endpoint 0 FIFO This register is bi-directional 8-byte depth FIFO used to transfer control Endpoint 0 data. # EP1BCNT —Endpoint 1 Write Counter Register FCH | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|----|-----|----|----|----|----| | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | | R | _ | R | R/W | R | R | R | R | .7 Data\_Toggle\_Check Bit | 0 | DATA0 transaction toggle | |---|--------------------------| | 1 | DATA1 transaction toggle | .6 Reserved .5 RCV\_Over\_8\_BYTE Bit | 0 | Normal Operation | |---|---------------------------------| | 1 | Indicates over 8 bytes received | .4 Enable Bit | 0 | Disable Endpoint 1 | |---|--------------------| | 1 | Enable Endpoint 1 | .3-.0 The Byte counter of Data that stored in Endpoint 1 | 0000 | Minimum bytes stored in Endpoint 1 | |------|------------------------------------| | 1000 | Maximum bytes stored in Endpoint 1 | # EP1CSR —Control Endpoint 1 Status Register F2H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W a) The bellows are configured as IN mode ### .7 Data Toggle Sequence Clear Bit | 0 | No effect (when write) | |---|-----------------------------------------------------------------------------| | 1 | MCU sets this bit to clear the data toggle sequence bit. The data toggle is | | | initialized to DATA0. | ### .6-.3 Maximum Packet Size Bits | 0 | No effect (when write) | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | These bits indicate the maximum packet size for IN endpoint, and needs to be updated by the MCU before it sets IN_PKT_RDY. Once set, the contents are | | | valid till MCU re-writes them. | ### .2 FIFO Flush Bit | | 0 | No effect (when write) | |---|---|---------------------------------------------------------------------------------| | Ī | 1 | When MCU writes a one to this register, the FIFO is flushed, and IN_PKT_RDY | | | | cleared. The MCU should wait for IN_PKT_RDY to be cleared for the flush to take | | | | place. | #### .1 Force STALL Bit | 0 | No effect (when write) | |---|-------------------------------------------------------------------------------| | 1 | MCU writes a 1 to this register to issue a STALL handshake to USB. MCU clears | | | this bit, to end the STALL condition. | ## .0 In Packet Ready Bit | 0 | SIE clear this bit once the packet has been successfully sent to the host | | | | | | |---|-----------------------------------------------------------------------------|--|--|--|--|--| | 1 | MCU sets this bit, after writing a packet of data into ENDPOINT1 FIFO. USB | | | | | | | | clears this bit, once the packet has been successfully sent to the host. An | | | | | | | | interrupt is generated when USB clears this bit, so MCU can load the next | | | | | | | | packet. | | | | | | # EP1CSR —Control Endpoint 1 Status Register F2H | Bit | ١d | еn | ti | fiei | |-----|----|----|----|------| | | | | | | RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|-----|----|----|-----|-----|-----|-----| | _ | 0 | - | - | 0 | 0 | 0 | 0 | | _ | R/W | - | - | R/W | R/W | R/W | R/W | b) The bellows are configured as OUT mode .7 Reserved .6 CLR\_OUT\_PKT\_RDY Bit | 0 | No effect (when write) | | |---|-------------------------------|--| | 1 | Clear OUT_PKT_RDY (bit 0) bit | | .5-.4 Reserved .3 RCV\_STALL\_SIG Bit | 0 | MCU can clear this bit | |---|----------------------------------------------| | 1 | SIE sets this bit after sending stall packet | .2 FLUSH\_FIFO Bit | 0 | No effect (when write) | |---|-------------------------------------------------| | 1 | FIFO is flushed, and OUT_PKT_RDY bit is cleared | .1 FORCE\_STALL Bit | 0 | MCU clears this bit to end the STALL condition | |---|------------------------------------------------| | 1 | Issues a STALL handshake to USB | .0 OUT\_Packet Ready Bit | 0 | No effect (when write) | |---|-------------------------------------------------------------| | 1 | SIE sets this bit once a valid token is written to the FIFO | # EP1FIFO —Endpoint 1 FIFO Address Register F5H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7-.0 Endpoint 1 FIFO This register is bi-directional 8-byte depth FIFO used to transfer control Endpoint 1 # EP2BCNT —Endpoint 2 Write Counter Register FDH | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|----|-----|----|----|----|----| | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | | R | _ | R | R/W | R | R | R | R | | Data | Togale | Check | Bit | |------|--------|-------|-----| | ĺ | 0 | DATA0 transaction toggle | |---|---|--------------------------| | | 1 | DATA1 transaction toggle | .6 .7 ### Reserved .5 ## RCV\_Over\_8\_BYTE Bit | 0 | Normal Operation | | |---|---------------------------------|--| | 1 | Indicates over 8 bytes received | | .4 #### **Enable Bit** | 0 | Disable Endpoint 2 | |---|--------------------| | 1 | Enable Endpoint 2 | .3-.0 ### The Byte counter of Data that stored in Endpoint 2 | 0000 | Minimum bytes stored in Endpoint 2 | |------|------------------------------------| | 1000 | Maximum bytes stored in Endpoint 2 | # EP2CSR —Control Endpoint 2 Status Register F9H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W a) The bellows are configured as IN mode ### .7 Data Toggle Sequence Clear Bit | 0 | No effect (when write) | |---|-----------------------------------------------------------------------------| | 1 | MCU sets this bit to clear the data toggle sequence bit. The data toggle is | | | initialized to DATA0. | ### .6-.3 Maximum Packet Size Bits | 0 | No effect (when write) | |---|------------------------------------------------------------------------------| | 1 | These bits indicate the maximum packet size for IN endpoint, and needs to be | | | updated by the MCU before it sets IN_PKT_RDY. Once set, the contents are | | | valid till MCU re-writes them. | ### .2 FIFO Flush Bit | 0 | No effect (when write) | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | When MCU writes a one to this register, the FIFO is flushed, and IN_PKT_RDY cleared. The MCU should wait for IN_PKT_RDY to be cleared for the flush to take place. | ## .1 Force STALL Bit | | 0 | No effect (when write) | |---|---|-------------------------------------------------------------------------------| | ſ | 1 | MCU writes a 1 to this register to issue a STALL handshake to USB. MCU clears | | | | this bit, to end the STALL condition. | ## .0 In Packet Ready Bit | 0 | SIE clear this bit once the packet has been successfully sent to the host | |---|-----------------------------------------------------------------------------| | 1 | MCU sets this bit, after writing a packet of data into ENDPOINT 2 FIFO. USB | | | clears this bit, once the packet has been successfully sent to the host. An | | | interrupt is generated when USB clears this bit, so MCU can load the next | | | packet. | | | | # EP2CSR —Control Endpoint 2 Status Register F9H | Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----------------|----|-----|----|----|-----|-----|-----|-----| | RESET Value | _ | 0 | - | - | 0 | 0 | 0 | 0 | | Read/Write | - | R/W | _ | - | R/W | R/W | R/W | R/W | b) The bellows are configured as OUT mode .7 Reserved .6 CLR\_OUT\_PKT\_RDY Bit | 0 | No effect (when write) | |---|-------------------------------| | 1 | Clear OUT_PKT_RDY (bit 0) bit | .5-.4 Reserved .3 RCV\_STALL\_SIG Bit | 0 | MCU can clear this bit | |---|----------------------------------------------| | 1 | SIE sets this bit after sending stall packet | .2 FLUSH\_FIFO Bit | 0 | No effect (when write) | |---|-------------------------------------------------| | 1 | FIFO is flushed, and OUT_PKT_RDY bit is cleared | .1 FORCE\_STALL Bit | | 0 | MCU clears this bit to end the STALL condition | |---|---|------------------------------------------------| | ĺ | 1 | Issues a STALL handshake to USB | .0 OUT\_Packet Ready Bit | 0 | No effect (when write) | |---|-------------------------------------------------------------| | 1 | SIE sets this bit once a valid token is written to the FIFO | # EP2FIFO —Endpoint 2 FIFO Address Register FAH Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7-.0 Endpoint 2 FIFO This register is bi-directional 8-byte depth FIFO used to transfer control Endpoint 2 ## EPMODE —Endpoint Mode Register FBH Bit Identifier RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|----|----|-----|-----|-----|-----| | 0 | 0 | - | - | 0 | 0 | 0 | 0 | | R/W | R/W | _ | _ | R/W | R/W | R/W | R/W | .7 and .6 ## Reset Length Selection Bits | 0 | 0 | 20.954us | |---|---|----------| | 0 | 1 | 10.476us | | 1 | 0 | 5.236us | | 1 | 1 | 2.664us | .5-.4 Not used for C9688/P9688 .3 #### Chip Test Mode: User must not set this bit. | 0 | Normal mode | |---|-------------| | 1 | Test mode | .2 ## Output Enable Mode | 0 | Enhanced mode | |---|---------------| | 1 | Normal mode | .1 ### Endpoint 2 Mode | 0 | Endpoint 2 acts as IN interrupt endpoint | |---|----------------------------------------------| | 1 | Endpoint 2 acts as an OUT interrupt endpoint | .0 ### Endpoint 1 Mode | | 0 | Endpoint 1 acts as an IN interrupt endpoint | | | | |---|---|----------------------------------------------|--|--|--| | ſ | 1 | Endpoint 1 acts as an OUT interrupt endpoint | | | | # FADDR —USB Function Address Register F0H | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 This register bit is used as test mode or special purpose mode, so user should set zero value, .6-.0 FADDR This register holds the USB address assigned by the host computer. FADDR is located at address F0H and is read/write addressable. # FLAGS —System Flags Register D5H Bit Identifier RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|----|----|----|----| | 0 | 0 | 0 | 0 | - | - | - | - | | R/W | R/W | R/W | R/W | _ | _ | _ | _ | .7 Carry Flag (C) | 0 | Operation does not generate a carry or borrow condition | |---|---------------------------------------------------------| |---|---------------------------------------------------------| .6 Zero Flag (Z) | 0 | Operation result is a non-zero value | | | |---|--------------------------------------|--|--| | 1 | Operation result is zero | | | .5 Sign Flag (S) | 0 | Operation generates a positive number (MSB = "0") | |---|---------------------------------------------------| | 1 | Operation generates a negative number (MSB = "1") | .4 Overflow Flag (V) | 0 | Operation result is $\leq$ +127 or $\geq$ -128 | |---|------------------------------------------------| | 1 | Operation result is $\geq$ +127 or $\leq$ -128 | .3-.0 Not used for S3C9688/P9688 # POCONH —Port 0 Control Register (High Byte) E6H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 0, P0.7 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | |---|-------------------------------------------------------------------------|-------------------------------------------------------|--|--|--| | 0 | 0 1 Schmitt trigger input, falling edge external interrupt with pull-up | | | | | | 1 | 0 | N-CH open drain output mode | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | .5 and .4 ### Port 0, P0.6 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|---------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .3 and .2 ## Port 0, P0.5 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | |---|-----------------------------------------------------------------------|-------------------------------------------------------|--|--|--| | 0 | 1 Schmitt trigger input, falling edge external interrupt with pull-up | | | | | | 1 | 0 | I-CH open drain output mode | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | .1 and .0 ## Port 0, P0.4 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | |---|---|---------------------------------------------------------------------|--|--|--| | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | | | | 1 | 0 | -CH open drain output mode | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | # POCONL —Port 0 Control Register (Low Byte) E7H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ### .7 and .6 ## Port 0, P0.3 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | |---|-------------------------------------------------------------------------|-------------------------------------------------------|--|--|--| | 0 | 0 1 Schmitt trigger input, falling edge external interrupt with pull-up | | | | | | 1 | 0 | I-CH open drain output mode | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | #### .5 and .4 ### Port 0, P0.2 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | |---|---|---------------------------------------------------------------------|--|--|--| | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | | | | 1 | 0 | -CH open drain output mode | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | #### .3 and .2 ## Port 0, P0.1 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | | | | |-------------------------------------------------------------------------|---|-------------------------------------------------------|--|--|--|--| | 0 1 Schmitt trigger input, falling edge external interrupt with pull-up | | | | | | | | 1 | 0 | N-CH open drain output mode | | | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | | | ### .1 and .0 ## Port 0, P0.0 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | | |---|---|---------------------------------------------------------------------|--| | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | # POINT —Port 0 Interrupt Control Register D8H | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 ### P0.7 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .6 ## P0.6 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .5 ### P0.5 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .4 ### P0.4 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .3 ## P0.3 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .2 ### P0.2 Configuration Bits | | 0 | External interrupt disable | |---|---|----------------------------| | I | 1 | External interrupt enable | .1 ### P0.1 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .0 ## P0.0 Configuration Bits | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | # POPND —Port 0 Interrupt Pending Register DAH | Bit | Identifi | e r | |-----|----------|-----| | | | | RESET Value .5 .4 .3 .2 .1 .0 Read/Write (NOTE) | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ## .7 P0.7 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ## .6 P0.6 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ## P0.5 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ### P0.4 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ## P0.3 Interrupt Pending Bit | | 0 | No pending (when read)/clear pending bit (when write) | | |---|---|-------------------------------------------------------|--| | ľ | 1 | Pending (when read)/no effect (when write) | | ## P0.2 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ## P0.1 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | ## P0.0 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | # P1CONH —Port 1 Control Register (High Byte) E8H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 1, P1.7 Configuration Bits | 0 | 0 | Schmitt trigger input | | |---|---|------------------------------------------|--| | 0 | 1 | Schmitt trigger input with pull-up | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | .5 and .4 ### Port 1, P1.6 Configuration Bits | 0 | 0 | Schmitt trigger input | | |---|---|------------------------------------------|--| | 0 | 1 | Schmitt trigger input with pull-up | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | .3 and .2 ## Port 1, P1.5 Configuration Bits | 0 | 0 | Schmitt trigger input | | |---|---|------------------------------------------|--| | 0 | 1 | Schmitt trigger input with pull-up | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | .1 and .0 ## Port 1, P1.4 Configuration Bits | 0 | 0 | chmitt trigger input | | | |---|---|------------------------------------------|--|--| | 0 | 1 | Schmitt trigger input with pull-up | | | | 1 | 0 | -CH open drain output mode | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | # P1CONL —Port 1 Control Register (Low Byte) E9H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 1, P1.3 Configuration Bits | 0 | 0 | chmitt trigger input | | | |---|---|------------------------------------------|--|--| | 0 | 1 | Schmitt trigger input with pull-up | | | | 1 | 0 | N-CH open drain output mode | | | | 1 | 1 | N-CH open drain output mode with pull-up | | | .5 and .4 ### Port 1, P1.2 Configuration Bits | 0 | 0 | Schmitt trigger input | | |---|---|------------------------------------------|--| | 0 | 1 | Schmitt trigger input with pull-up | | | 1 | 0 | I-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | .3 and .2 ## Port 1, P1.1 Configuration Bits | | 0 0 Schmitt trigger input | | | | |---|---------------------------|---|------------------------------------------|--| | I | 0 | 1 | Schmitt trigger input with pull-up | | | | 1 | 0 | N-CH open drain output mode | | | Ī | 1 | 1 | N-CH open drain output mode with pull-up | | .1 and .0 ## Port 1, P1.0 Configuration Bits | | 0 | 0 | Schmitt trigger input | | |---|---|---|------------------------------------------|--| | | 0 | 1 | Schmitt trigger input with pull-up | | | ĺ | 1 | 0 | N-CH open drain output mode | | | ĺ | 1 | 1 | N-CH open drain output mode with pull-up | | # P2CONH —Port 2 Control Register (High Byte) EAH Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 2, P2.7 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .5 and .4 ## Port 2, P2.6 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .3 and .2 ## Port 2, P2.5 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .1 and .0 ## Port 2, P2.4 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | # P2CONL —Port 2 Control Register (Low Byte) EBH Bit Identifier RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 2, P2.3 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .5 and .4 ### Port 2, P2.2 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .3 and .2 ## Port 2, P2.1 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | .1 and .0 ## Port 2, P2.0 Configuration Bits | 0 | 0 | Schmitt trigger input, rising edge external interrupt | |---|---|----------------------------------------------------------------------| | 0 | 1 | Schmitt trigger input, falling edges external interrupt with pull-up | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | N-CH open drain output mode with pull-up | # P2INT —Port 2 Interrupt Enable Register ECH | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 ### P2.7 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .6 ## P2.6 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .5 #### P2.5 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .4 #### P2.4 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .3 ## P2.3 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .2 ### P2.2 Interrupt Enable Bit | | 0 | External interrupt disable | |---|---|----------------------------| | I | 1 | External interrupt enable | .1 ## P2.1 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .0 ## P2.0 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | # P2PND —Port 2 Interrupt Pending Register EDH | Bit Identifier | |----------------| |----------------| RESET Value Read/Write (NOTE) | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 P2.7 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | .6 P2.6 Interrupt Pending Bit | | 0 | No pending (when read)/clear pending bit (when write) | |---|---|-------------------------------------------------------| | Ī | 1 | Pending (when read)/no effect (when write) | .5 P2.5 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | .4 P2.4 Interrupt Pending Bit | | 0 | No pending (when read)/clear pending bit (when write) | |---|---|-------------------------------------------------------| | ſ | 1 | Pending (when read)/no effect (when write) | .3 P2.3 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | .2 P2.2 Interrupt Pending Bit | 0 | No pending (when read)/clear pending bit (when write) | |---|-------------------------------------------------------| | 1 | Pending (when read)/no effect (when write) | .1 P2.1 Interrupt Pending Bit | C | ) | No pending (when read)/clear pending bit (when write) | |---|---|-------------------------------------------------------| | 1 | ı | Pending (when read)/no effect (when write) | .0 P2.0 Interrupt Pending Bit | | 0 | No pending (when read)/clear pending bit (when write) | | | | |---|---|-------------------------------------------------------|--|--|--| | I | 1 | Pending (when read)/no effect (when write) | | | | NOTE: To clear a port 2 interrupt pending condition, write a "0" to the corresponding P2PND register bit location. # P3CON —Port 3 Control Register E5H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 3, P3.3 Configuration Bits | 0 | 0 | Schmitt trigger input | |------------------------------------------------------------------------|---|---------------------------------------------------------------------| | 0 1 System clock output(CLO) mode. CLO comes from system clock circuit | | System clock output(CLO) mode. CLO comes from system clock circuit. | | 1 | 0 | Push-pull output | | 1 | 1 | N-channel open-drain output mode | .5 and .4 ## Port 3, P3.2 Configuration Bits | | 0 | Х | Schmitt trigger input | |--------------------------------------|---|----------------------------------|-----------------------| | 1 0 Push-pull output | | 0 | Push-pull output | | 1 1 N-channel open-drain output mode | | N-channel open-drain output mode | | .3 and .2 ## Port 3, P3.1 Configuration Bits | | 0 | х | Schmitt trigger input | |--------------------------------------|---|----------------------------------|-----------------------| | 1 0 Push-pull output | | 0 | Push-pull output | | 1 1 N-channel open-drain output mode | | N-channel open-drain output mode | | .1 and .0 ## Port 3, P3.0 Configuration Bits | | 0 | х | Schmitt trigger input | |--------------------------------------|---|----------------------------------|-----------------------| | 1 0 Push-pull output | | 0 | Push-pull output | | 1 1 N-channel open-drain output mode | | N-channel open-drain output mode | | NOTE: "x" means don't care. # P4CON —Port 4 Control Register EEH Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## Port 4, P4.3 Configuration Control Bits | | 0 | 0 | Schmitt trigger input, falling edge external interrupt with pull-up | | |---|---|----------------------------------------------|---------------------------------------------------------------------|--| | | 0 | 0 1 N-CH open drain output mode with pull-up | | | | | 1 | 0 | N-CH open drain output mode | | | ĺ | 1 | 1 | 1 Output push-pull mode | | .5 and .4 ### Port 4, P4.2 Configuration Control Bits | 0 | 0 Schmitt trigger input, falling edge external interrupt with pull-up | | | |----------------------------------------------|-----------------------------------------------------------------------|-----------------------------|--| | 0 1 N-CH open drain output mode with pull-up | | | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | Output push -pull mode | | .3 and .2 ## Port 4, P4.1 Configuration Control Bits | | 0 | 0 | Schmitt trigger input, falling edge external interrupt with pull-up | | |----------------------------|----------------------------------------------|------------------------|---------------------------------------------------------------------|--| | | 0 1 N-CH open drain output mode with pull-up | | | | | | 1 | 0 | N-CH open drain output mode | | | 1 1 Output push -pull mode | | Output push -pull mode | | | .1 and .0 ## Port 4, P4.0 Configuration Control Bits | 0 | 0 | Schmitt trigger input, falling edge external interrupt with pull-up | |---|--------------------------------------------|---------------------------------------------------------------------| | 0 | 1 N-CH open drain output mode with pull-up | | | 1 | 0 | N-CH open drain output mode | | 1 | 1 | Output push -pull mode | # **P4INTPND** —Port 4 Interrupt Enable and Pending Register EFH | Bit | Identifier | |-----|------------| | | | RESET Value .5 .2 .1 | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ### .7 P4.3 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | ### .6 P4.2 Interrupt Enable Bit | 0 | 0 External interrupt disable | | |---|------------------------------|---------------------------| | 1 | | External interrupt enable | ### P4.1 Interrupt Enable Bit | 0 External interrupt disable | | |------------------------------|--| | 1 External interrupt enable | | ### .4 P4.0 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | ## .3 P4.3 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | ## P4.2 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | ## P4.1 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | ## .0 P4.0 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | # PS2CONINT —PS2 Control and Interrupt Pending Register (PS2 Mode only) D7H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## D+/PS2 Configuration Control Bits | | 0 | 0 | Schmitt trigger input, falling edge external interrupt | | |---|---|---|---------------------------------------------------------------------|--| | | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | | | 1 | 0 | N-CH open drain output mode | | | ĺ | 1 | 1 | N-CH open drain output mode with pull-up | | .5 and .4 #### D-/PS2 Configuration Control Bits | 0 | 0 | Schmitt trigger input, falling edge external interrupt | | |---|---|---------------------------------------------------------------------|--| | 0 | 1 | Schmitt trigger input, falling edge external interrupt with pull-up | | | 1 | 0 | N-CH open drain output mode | | | 1 | 1 | N-CH open drain output mode with pull-up | | .4 ### D+/PS2 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .3 ### D-/PS2 Interrupt Enable Bit | 0 | External interrupt disable | |---|----------------------------| | 1 | External interrupt enable | .1 ## D+/PS2 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | .0 ## D-/PS2 Interrupt Pending Bit | 0 | No pending (when bit is read)/clear pending bit (when bit is write) | |---|---------------------------------------------------------------------| | 1 | Pending (when bit is read)/no effect (when bit is write) | # PWRMGR —USB Power Management Register F8H Bit Identifier RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|----|-----|-----|-----|----|-----| | _ | - | - | 0 | 0 | 0 | - | 0 | | _ | _ | _ | R/W | R/W | R/W | _ | R/W | .7-.5 Not used for C9688/P9688 .4 ## DATA + monitoring Bit | 0 | DATA+ is zero | |---|---------------| | 1 | DATA- is one | .3 ### DATA - monitoring Bit | 0 | DATA- is zero | |---|---------------| | 1 | DATA- is one | .2 ### Clear Suspend Counter Bit | 0 | - | |---|-----------------------------------------| | 1 | Clear internal suspend counter register | .1 Not used for S3P9688 .0 ## SUSPEND Status Bit | | Cleared when function receives resume signal from the host while in suspend mode | |---|----------------------------------------------------------------------------------| | 1 | This bit is set when SUSPEND interrupt occur | S3C9688/P9688 CONTROL REGISTERS # **SYM** —System Mode Register DFH | Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----------------|----|----|----|----|----|-----|-----|-----| | RESET Value | _ | - | - | - | - | 0 | 0 | 0 | | Read/Write | _ | _ | _ | _ | _ | R/W | R/W | R/W | .7-.3 Not used for \$3C9688/P9688 ## .2 Global Interrupt Enable Bit (note) | 0 | Disable global interrupt processing | |---|-------------------------------------| | 1 | Enable global interrupt processing | ## .1 and .0 Page Selection Bits | 0 | 0 | Addressing page 0 locations for S3C9688/P9688 | |-------|--------|-----------------------------------------------| | Other | values | Not allowed in S3C9688/P9688 | NOTE: SYM must be selected bit 1 and 0 into 00 for S3C9688/P9688. CONTROL REGISTERS \$3C9688/P9688 # TOCON —Timer 0 Control Register D2H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 and .6 ## TO Counter Input Clock Selection Bits | 0 | 0 | CPU clock/4096 | |---|---|----------------| | 0 | 1 | CPU clock/256 | | 1 | 0 | CPU clock/8 | | | | | .5 and .4 #### TO Operating Mode Selection Bits | 0 | 0 | Interval timer mode (The counter is automatically cleared whenever T0DATA value equals to T0CNT value) | |---|---|--------------------------------------------------------------------------------------------------------| | 0 | 1 | Invalid selection | | 1 | 0 | | | 1 | 1 | Overflow mode (OVF interrupt can occur) | .3 ## T0 Counter Clear Bit (T0CLR) | 0 | ) | No effect when written | |---|---|------------------------| | 1 | | Clear T0 counter | .2 ### T0 Overflow Interrupt Enable Bit (T0OVF) | 0 | Disable T0 overflow interrupt | |---|-------------------------------| | 1 | Enable T0 overflow interrupt | .1 ## TO Match Interrupt Enable Bit (TOINT) | ( | 0 | Disable T0 match interrupt | |---|---|----------------------------| | | 1 | Enable T0 match interrupt | .0 ## T0 Interrupt Pending Bit (T0PND) | 0 | No interrupt pending/Clear this pending bit (when write) | |---|----------------------------------------------------------| | 1 | Interrupt is pending(when read)/No effect (when write) | NOTE: When you write a "1" to T0CON.3, the timer 0 counter is cleared. The bit is then cleared automatically to "0". S3C9688/P9688 CONTROL REGISTERS # USBCON —USB Control Register FEH | Bit Id | len | tif | ier | |--------|-----|-----|-----| |--------|-----|-----|-----| RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|-----|-----|-----|-----|-----|----| | _ | - | 0 | 0 | 1 | 0 | 1 | 1 | | _ | _ | R/W | R/W | R/W | R/W | R/W | R | .7 and .6 Reserved ## .5 DP/DM Control Bit | 0 | DP/DM can not be individually controlled by MCU | |---|--------------------------------------------------------------------------| | 1 | DP/DM can be individually controlled by MCU to set USBCON.4 and USBCON.3 | .4 DP Status Bit | 0 | DP is low | | |---|------------|--| | 1 | DP is high | | .3 DM Status Bit | 0 | DM is low | |---|------------| | 1 | DM is high | .2 USB Reset MCU Bit | I | 0 | USB which is been on RESET can not make MCU reset | |---|---|-----------------------------------------------------| | | 1 | USB which is been on RESET can be able to reset MCU | .1 MCU reset USB Bit | 0 | No effect | | |---|-------------------------|--| | 1 | MCU forces USB be reset | | .0 USB RESET Signal Receive Bit | 0 | USB Reset is detected. | | |---|-------------------------|--| | 1 | USB Reset is undetected | | # USBINT —USB Interrupt Enable Register F7H | Bit Identifier | |----------------| | RESET Value | | Read/Write | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|----|-----|-----|-----|-----|-----| | _ | - | - | 0 | 0 | 0 | 0 | 0 | | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | .7-.5 Not used for C9688/P9688 .4 ## **USB** Reset Interrupt Pending Bit | 0 | Disable USB Reset Interrupt | | |---|-----------------------------|--| | 1 | Enable USB Reset Interrupt | | .3 ## **ENDPOINT2** Interrupt Pending Bit | 0 | Disable ENDPOINT 2 interrupt | | |---|------------------------------|--| | 1 | Enable ENDPOINT 2 interrupt | | .2 ## SUSPEND/RESUME Interrupt Enable Bit | 0 | Disable SUSPEND and RESUME interrupt | |---|--------------------------------------| | 1 | Enable SUSPEND and RESUME interrupt | .1 ## **ENDPOINT1** Interrupt Pending Bit | 0 Disable ENDPOINT 1 interrupt | | | |--------------------------------|-------------------------------|--| | 1 | 1 Enable ENDPOINT 1 interrupt | | .0 ## ENDPOINTO Interrupt Pending Bit | 0 | Disable ENDPOINT 0 interrupt | |---|------------------------------| | 1 | Enable ENDPOINT 0 interrupt | S3C9688/P9688 CONTROL REGISTERS # USBPND —USB Interrupt Pending Register F6H | Bit Identi | fie | r | |------------|-----|---| |------------|-----|---| RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|-----|-----|-----|-----|-----|-----| | _ | - | 0 | 0 | 0 | 0 | 0 | 0 | | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | .7-.6 Not used for C9688/P9688 .5 ## **USB** Reset Interrupt Pending Bit | 0 | No effect (Write 1, this bit is cleared) | | | |---|-------------------------------------------------------------|--|--| | 1 | This bit is set, when USB bus reset is detected on the bus. | | | .4 ## **ENDPOINT 2 Interrupt Pending Bit** | 0 | No effect (Write 1, this bit is cleared) | |---|------------------------------------------------------| | 1 | This bit is set, when endpoint2 needs to be serviced | .3 ## **RESUME Interrupt Pending Bit** | 0 | No effect (Write 1, this bit is cleared) | |---|--------------------------------------------------------------------------| | 1 | While in suspend mode, if resume signaling is received this bit gets set | .2 ## SUSPEND Interrupt Pending Bit | 0 | No effect (Write 1, this bit is cleared) | |---|-----------------------------------------------------| | 1 | This bit is set, when suspend signaling is received | .1 ## ENDPOINT1 Interrupt Pending Bit | ( | 0 | No effect (Write 1, this bit is cleared) | |---|---|------------------------------------------------------| | 1 | 1 | This bit is set, when endpoint1 needs to be serviced | .0 ## ENDPOINTO Interrupt Pending Bit | 0 | No effect (Write1, this bit is cleared ) | | | | | | | | |---|------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 1 | This bit is set, while endpoint 0 needs to serviced. It is set under the following | | | | | | | | | | conditions; | | | | | | | | | | — OUT_PKT_RDY is set | | | | | | | | | | — IN_PKT_RDY get cleared | | | | | | | | | | — SENT_STALL gets set | | | | | | | | | | — SETUP_DATA_END gets cleared | | | | | | | | | | — SETUP_TRANSFER_END gets set | | | | | | | | CONTROL REGISTERS \$3C9688/P9688 # USXCON —USB Selection and Signal Crossover Point Control Register D3H Bit Identifier RESET Value | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7 USB/PS2 Mode select Bit | 0 | PS2 Mode | |---|----------| | 1 | USB Mode | .6 USB Pull-Up Control register | 0 | Pull-Up Disable | |---|-----------------| | 1 | Pull-Up Enable | .5-.0 USB Signal Crossover Point Control Bit | Edge delay<br>Control | Bit 5, (2) | Bit 4, (1) | Bit 3, (0) | Delay<br>Value | Delay<br>Unit | |-----------------------|------------|------------|------------|----------------|---------------| | | | 0 | 0 | 0 | | | RISE | 0 | 0 | 1 | 1 | | | edge | | 1 | 0 | 2 | (about) | | | | 1 | 1 | 4 | 2.5nsec | | | | 0 | 0 | 0 | | | FALL | 1 | 0 | 1 | 1 | | | edge | | 1 | 0 | 2 | | | | | 1 | 1 | 4 | | **NOTE:** Bit 5, 4, 3: DM, Bit 2, 1, 0: DP S3C9688/P9688 CONTROL REGISTERS ## NOTES S3C9688/P9688 INTERRUPT STRUCTURE 5 ## INTERRUPT STRUCTURE ## OVERVIEW The SAM88RCRI interrupt structure has two basic components: a vector, and sources. The number of interrupt sources can be serviced through a interrupt vector which is assigned in ROM address 0000H-0001H. Figure 5-1. S3C9-Series Interrupt Type #### INTERRUPT PROCESSING CONTROL POINTS Interrupt processing can be controlled in two ways: either globally, or by specific interrupt level and source. The major features of system-level control in the interrupt structure are as follows: - Global interrupt enable and disable (by EI and DI instructions) - Interrupt source enable and disable settings in the corresponding peripheral control register(s) ## ENABLE/DISABLE INTERRUPT INSTRUCTIONS (EI, DI) The system mode register, SYM (DFH), is used in settings interrupt processing enabled or disabled. SYM.2 is the enable and disable bit for global interrupt processing respectively, by modifying SYM.2. An Enable Interrupt (EI) instruction must be included in the initialization routine that follows a reset operation in order to enable interrupt processing. Although you can manipulate SYM.2 directly to enable and disable interrupts during normal operation, we recommend that you use the EI and DI instructions for this purpose. INTERRUPT STRUCTURE \$3C9688/P9688 #### INTERRUPT PENDING FUNCTION TYPES When the interrupt service routine has been executed, the appropriate pending bit must be cleared in the application program's service routine before the return from interrupt subroutine (IRET) occurs. #### INTERRUPT PRIORITY Because there is not a interrupt priority register in SAM88RCRI, the order of service is determined by a sequence of source which is executed in interrupt service routine. Figure 5-2. Interrupt Function Diagram #### INTERRUPT SOURCE SERVICE SEQUENCE The interrupt request polling and servicing sequence is as follows: - A source generates an interrupt request by setting the interrupt request pending bit to "1". - 2. The CPU generates an interrupt acknowledge signal. - 3. The service routine starts and the source's pending flag is cleared to "0" by software. - 4. Interrupt priority must be determined by software polling method. S3C9688/P9688 INTERRUPT STRUCTURE #### INTERRUPT SERVICE ROUTINES Before an interrupt request can be serviced, the following conditions must be met: - Interrupt processing must be enabled (EI, SYM.2 = "1") - Interrupt must be enabled at the interrupt's source (peripheral control register) If all of the above conditions are met, the interrupt request is acknowledged at the end of the instruction cycle. The CPU then initiates an interrupt machine cycle that completes the following processing sequence: - 1. Reset (clear to "0") the global interrupt enable bit in the SYM register (DI, SYM.2 = "0") to disable all subsequent interrupts. - 2. Save the program counter (PC) and status flags (FLAGs) to stack. - 3. Branch to the interrupt vector to fetch the service routine's address. - 4. Pass control to the interrupt service routine. When the interrupt service routine is completed, an Interrupt Return instruction (IRET) occurs. The IRET restores the PC and status flags and sets SYM.2 to "1"(EI), allowing the CPU to process the next interrupt request. #### GENERATING INTERRUPT VECTOR ADDRESSES The interrupt vector area in the ROM contains the address of the interrupt service routine. Vectored interrupt processing follows this sequence: - 1. Push the program counter's low-byte value to stack. - 2. Push the program counter's high-byte value to stack. - 3. Push the FLAGS register values to stack. - 4. Fetch the service routine's high-byte address from the vector address 0000H. - 5. Fetch the service routine's low-byte address from the vector address 0001H. - 6. Branch to the service routine specified by the 16-bit vector address. INTERRUPT STRUCTURE \$3C9688/P9688 #### S3C9688/P9688 INTERRUPT STRUCTURE The S3C9688/P9688 microcontroller has 29 peripheral interrupt sources: - Timer 0 match interrupt - Timer 0 overflow interrupt - Eight external interrupts for port 2, P2.0-P2.7 - Four external interrupts for port 4, P4.0-P4.3 - D-/PS2 and D+/Ps2 external interrupts (only in PS2 mode) - USB EP0, 1, 2 Interrupt - Suspend interrupt - Resume interrupt Figure 5-3. S3C9688/P9688 Interrupt Structure ## SAM88RCRI INSTRUCTION SET ## **OVERVIEW** The SAM88RCRI instruction set is designed to support the large register file. It includes a full complement of 8-bit arithmetic and logic operations. There are 41 instructions. No special I/O instructions are necessary because I/O control and data registers are mapped directly into the register file. Flexible instructions for bit addressing, rotate, and shift operations complete the powerful data manipulation capabilities of the SAM88RCRI instruction set. #### REGISTER ADDRESSING To access an individual register, an 8-bit address in the range 0-255 or the 4-bit address of a working register is specified. Paired registers can be used to construct 13-bit program memory or data memory addresses. For detailed information about register addressing, please refer to Section 2, "Address Spaces". #### ADDRESSING MODES There are six addressing modes: Register (R), Indirect Register (IR), Indexed (X), Direct (DA), Relative (RA), and Immediate (IM). For detailed descriptions of these addressing modes, please refer to Section 3, "Addressing Modes". Table 6-1. Instruction Group Summary | Operands | Instruction | | | | | | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | Load Instructions | | | | | | | | | CLR dst Clear | | | | | | | | | | dst | Clear | | | | | | | | | dst,src | Load | | | | | | | | | dst,src | Load program memory | | | | | | | | | dst,src | Load external data memory | | | | | | | | | dst,src | Load program memory and decrement | | | | | | | | | dst,src | Load external data memory and decrement | | | | | | | | | dst,src | Load program memory and increment | | | | | | | | | dst,src | Load external data memory and increment | | | | | | | | | dst | Pop from stack | | | | | | | | | src | Push to stack | | | | | | | | | | | | | | | | | | | | Arithmetic Instructions | | | | | | | | | dst,src | Add with carry | | | | | | | | | dst,src | Add | | | | | | | | | dst,src | Compare | | | | | | | | | dst | Decrement | | | | | | | | | dst | Increment | | | | | | | | | dst,src | Subtract with carry | | | | | | | | | dst,src | Subtract | | | | | | | | | | | | | | | | | | | | Logic Instructions | | | | | | | | | dst,src | Logical AND | | | | | | | | | dst | Complement | | | | | | | | | dst,src | Logical OR | | | | | | | | | dst,src | Logical exclusive OR | | | | | | | | | | dst dst,src dst,src dst,src dst,src dst,src dst,src dst,src dst,src dst src dst,src dst,src dst,src dst,src dst,src dst,src dst,src dst dst dst dst dst dst dst dst dst,src dst,src dst,src dst | | | | | | | | Table 6-1. Instruction Group Summary (Continued) | Mnemonic | Operands | Instruction | |----------|----------|---------------------------------| | | P | Program Control Instructions | | CALL | dst | Call procedure | | IRET | | Interrupt return | | JP | cc,dst | Jump on condition code | | JP | dst | Jump unconditional | | JR | cc,dst | Jump relative on condition code | | RET | | Return | | | E | Bit Manipulation Instructions | | TCM | dst,src | Test complement under mask | | ТМ | dst,src | Test under mask | | | F | Rotate and Shift Instructions | | RL | dst | Rotate left | | RLC | dst | Rotate left through carry | | RR | dst | Rotate right | | RRC | dst | Rotate right through carry | | SRA | dst | Shift right arithmetic | | | | CPU Control Instructions | | CCF | | Complement carry flag | | DI | | Disable interrupts | | EI | | Enable interrupts | | IDLE | | Enter Idle mode | | NOP | | No operation | | RCF | | Reset carry flag | | SCF | | Set carry flag | | STOP | | Enter Stop mode | | | | | #### FLAGS REGISTER (FLAGS) The FLAGS register contains eight bits that describe the current status of CPU operations. Four of these bits, FLAGS.4 – FLAGS.7, can be tested and used with conditional jump instructions; FLAGS register can be set or reset by instructions as long as its outcome does not affect the flags, such as, Load instruction. Logical and Arithmetic instructions such as, AND, OR, XOR, ADD, and SUB can affect the Flags register. For example, the AND instruction updates the Zero, Sign and Overflow flags based on the outcome of the AND instruction. If the AND instruction uses the Flags register as the destination, then simultaneously, two write will occur to the Flags register producing an unpredictable result. Figure 6-1. System Flags Register (FLAGS) ## FLAG DESCRIPTIONS #### Overflow Flag (FLAGS.4, V) The V flag is set to "1" when the result of a two's-complement operation is greater than + 127 or less than - 128. It is also cleared to "0" following logic operations. #### Sign Flag (FLAGS.5, S) Following arithmetic, logic, rotate, or shift operations, the sign bit identifies the state of the MSB of the result. A logic zero indicates a positive number and a logic one indicates a negative number. #### Zero Flag (FLAGS.6, Z) For arithmetic and logic operations, the Z flag is set to "1" if the result of the operation is zero. For operations that test register bits, and for shift and rotate operations, the Z flag is set to "1" if the result is logic zero. ## Carry Flag (FLAGS.7, C) The C flag is set to "1" if the result from an arithmetic operation generates a carry-out from or a borrow to the bit 7 position (MSB). After rotate and shift operations, it contains the last value shifted out of the specified register. Program instructions can set, clear, or complement the carry flag. ## INSTRUCTION SET NOTATION Table 6-2. Flag Notation Conventions | Flag | Description | |------|---------------------------------------| | С | Carry flag | | Z | Zero flag | | S | Sign flag | | V | Overflow flag | | 0 | Cleared to logic zero | | 1 | Set to logic one | | * | Set or cleared according to operation | | _ | Value is unaffected | | x | Value is undefined | Table 6-3. Instruction Set Symbols | Symbol | Description | |--------|----------------------------------------------| | dst | Destination operand | | src | Source operand | | @ | Indirect register address prefix | | PC | Program counter | | FLAGS | Flags register (D5H) | | # | Immediate operand or register address prefix | | н | Hexadecimal number suffix | | D | Decimal number suffix | | В | Binary number suffix | | opc | Opcode | Table 6-4. Instruction Notation Conventions | Notation | Description | Actual Operand Range | |----------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | СС | Condition code | See list of condition codes in Table 6-6. | | r | Working register only | Rn (n = 0-15) | | rr | Working register pair | RRp $(p = 0, 2, 4,, 14)$ | | R | Register or working register | reg or Rn (reg = 0-255, n = 0-15) | | RR | Register pair or working register pair | reg or RRp (reg = 0-254, even number only, where $p = 0, 2,, 14$ ) | | Ir | Indirect working register only | @ Rn (n = 0-15) | | IR | Indirect register or indirect working register | @Rn or @reg (reg = 0-255, n = 0-15) | | Irr | Indirect working register pair only | @RRp (p = 0, 2,, 14) | | IRR | Indirect register pair or indirect working register pair | @RRp or @reg (reg = 0-254, even only, where $p = 0, 2,, 14$ ) | | Х | Indexed addressing mode | #reg[Rn] (reg = 0-255, n = 0-15) | | XS | Indexed (short offset) addressing mode | #addr[RRp] (addr = range $-128$ to $+127$ , where p = 0, 2,, 14) | | хI | Indexed (long offset) addressing mode | #addr [RRp] (addr = range 0-8191, where p = 0, 2,, 14) | | da | Direct addressing mode | addr (addr = range 0-8191) | | ra | Relative addressing mode | addr (addr = number in the range +127 to $-128$ that is an offset relative to the address of the next instruction) | | im | Immediate addressing mode | #data (data = 0-255) | S3C9688/P9688 SAM88RCRI INSTRUCTION SET Table 6-5. Opcode Quick Reference | | OPCODE MAP | | | | | | | | | | | |---|------------|------------|-------------|-----------------|-----------------|--------------|---------------|--------------|---------------------|--|--| | | | | | LOWER | R NIBBLE (H | EX) | | | | | | | | - | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | U | 0 | DEC<br>R1 | DEC<br>IR1 | ADD<br>r1,r2 | ADD<br>r1,lr2 | ADD<br>R2,R1 | ADD<br>IR2,R1 | ADD<br>R1,IM | | | | | Р | 1 | RLC<br>R1 | RLC<br>IR1 | ADC<br>r1,r2 | ADC<br>r1,lr2 | ADC<br>R2,R1 | ADC<br>IR2,R1 | ADC<br>R1,IM | | | | | Р | 2 | INC<br>R1 | INC<br>IR1 | SUB<br>r1,r2 | SUB<br>r1,lr2 | SUB<br>R2,R1 | SUB<br>IR2,R1 | SUB<br>R1,IM | | | | | E | 3 | JP<br>IRR1 | | SBC<br>r1,r2 | SBC<br>r1,lr2 | SBC<br>R2,R1 | SBC<br>IR2,R1 | SBC<br>R1,IM | | | | | R | 4 | | | OR<br>r1,r2 | OR<br>r1,lr2 | OR<br>R2,R1 | OR<br>IR2,R1 | OR<br>R1,IM | | | | | | 5 | POP<br>R1 | POP<br>IR1 | AND<br>r1,r2 | AND<br>r1,lr2 | AND<br>R2,R1 | AND<br>IR2,R1 | AND<br>R1,IM | | | | | N | 6 | COM<br>R1 | COM<br>IR1 | TCM<br>r1,r2 | TCM<br>r1,Ir2 | TCM<br>R2,R1 | TCM<br>IR2,R1 | TCM<br>R1,IM | | | | | ı | 7 | PUSH<br>R2 | PUSH<br>IR2 | TM<br>r1,r2 | TM<br>r1,Ir2 | TM<br>R2,R1 | TM<br>IR2,R1 | TM<br>R1,IM | | | | | В | 8 | | | | | | | | LD<br>r1, x, r2 | | | | В | 9 | RL<br>R1 | RL<br>IR1 | | | | | | LD<br>r2, x, r1 | | | | L | А | | | CP<br>r1,r2 | CP<br>r1,lr2 | CP<br>R2,R1 | CP<br>IR2,R1 | CP<br>R1,IM | LDC<br>r1, Irr2, xL | | | | E | В | CLR<br>R1 | CLR<br>IR1 | XOR<br>r1,r2 | XOR<br>r1,lr2 | XOR<br>R2,R1 | XOR<br>IR2,R1 | XOR<br>R1,IM | LDC<br>r2, Irr2, xL | | | | | С | RRC<br>R1 | RRC<br>IR1 | | LDC<br>r1,Irr2 | | | | LD<br>r1, Ir2 | | | | н | D | SRA<br>R1 | SRA<br>IR1 | | LDC<br>r2,Irr1 | | | LD<br>IR1,IM | LD<br>Ir1, r2 | | | | E | Е | RR<br>R1 | RR<br>IR1 | LDCD<br>r1,lrr2 | LDCI<br>r1,Irr2 | LD<br>R2,R1 | LD<br>R2,IR1 | LD<br>R1,IM | LDC<br>r1, Irr2, xs | | | | х | F | | | | | CALL<br>IRR1 | LD<br>IR2,R1 | CALL<br>DA1 | LDC<br>r2, Irr1, xs | | | Table 6-5. Opcode Quick Reference (Continued) | | | | | OP | CODE MAP | | | | | |---|---|--------------|--------------|-------|--------------|--------------|--------------|--------------|------| | | | | | LOWER | NIBBLE (H | EX) | | | | | | _ | 8 | 9 | Α | В | С | D | E | F | | U | 0 | LD<br>r1,R2 | LD<br>r2,R1 | | JR<br>cc,RA | LD<br>r1,IM | JP<br>cc,DA | INC<br>r1 | | | Р | 1 | $\downarrow$ | $\downarrow$ | | <b>\</b> | $\downarrow$ | $\downarrow$ | $\downarrow$ | | | Р | 2 | | | | | | | | | | E | 3 | | | | | | | | | | R | 4 | | | | | | | | | | | 5 | | | | | | | | | | N | 6 | | | | | | | | IDLE | | I | 7 | $\downarrow$ | $\downarrow$ | | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | STOP | | В | 8 | | | | | | | | DI | | В | 9 | | | | | | | | ΕI | | L | А | | | | | | | | RET | | E | В | | | | | | | | IRET | | | С | | | | | | | | RCF | | н | D | $\downarrow$ | $\downarrow$ | | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | SCF | | E | E | | | | | | | | CCF | | X | F | LD<br>r1,R2 | LD<br>r2,R1 | | JR<br>cc,RA | LD<br>r1,IM | JP<br>cc,DA | INC<br>r1 | NOP | #### **CONDITION CODES** The opcode of a conditional jump always contains a 4-bit field called the condition code (cc). This specifies under which conditions it is to execute the jump. For example, a conditional jump with the condition code for "equal" after a compare operation only jumps if the two operands are equal. Condition codes are listed in Table 6-6. The carry (C), zero (Z), sign (S), and overflow (V) flags are used to control the operation of conditional jump instructions. Table 6-6. Condition Codes | Binary | Mnemonic | Description | Flags Set | |----------|----------|--------------------------------|-----------------------| | 0000 | F | Always false | - | | 1000 | Т | Always true | - | | 0111 (1) | С | Carry | C = 1 | | 1111 (1) | NC | No carry | C = 0 | | 0110 (1) | Z | Zero | Z = 1 | | 1110 (1) | NZ | Not zero | Z = 0 | | 1101 | PL | Plus | S = 0 | | 0101 | ΜI | Minus | S = 1 | | 0100 | OV | Overflow | V = 1 | | 1100 | NOV | No overflow | V = 0 | | 0110 (1) | EQ | Equal | Z = 1 | | 1110 (1) | NE | Not equal | Z = 0 | | 1001 | GE | Greater than or equal | (S XOR V) = 0 | | 0001 | LT | Less than | (S XOR V) = 1 | | 1010 | GT | Greater than | (Z OR (S XOR V)) = 0 | | 0010 | LE | Less than or equal | (Z OR (S XOR V)) = 1 | | 1111 (1) | UGE | Unsigned greater than or equal | C = 0 | | 0111 (1) | ULT | Unsigned less than | C = 1 | | 1011 | UGT | Unsigned greater than | (C = 0 AND Z = 0) = 1 | | 0011 | ULE | Unsigned less than or equal | (C OR Z) = 1 | #### NOTES: - Indicate condition codes that are related to two different mnemonics but which test the same flag. For example, Z and EQ are both true if the zero flag (Z) is set, but after an ADD instruction, Z would probably be used; after a CP instruction, however, EQ would probably be used. - 2. For operations involving unsigned numbers, the special condition codes UGE, ULT, UGT, and ULE must be used. #### INSTRUCTION DESCRIPTIONS This section contains detailed information and programming examples for each instruction in the SAM88RCRI instruction set. Information is arranged in a consistent format for improved readability and for fast referencing. The following information is included in each instruction description: - Instruction name (mnemonic) - Full instruction name - Source/destination format of the instruction operand - Shorthand notation of the instruction's operation - Textual description of the instruction's effect - Specific flag settings affected by the instruction - Detailed description of the instruction's format, execution time, and addressing mode(s) - Programming example(s) explaining how to use the instruction ## ADC —Add With Carry ADC dst,src Operation: $dst \leftarrow dst + src + c$ The source operand, along with the setting of the carry flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Two's-complement addition is performed. In multiple precision arithmetic, this instruction permits the carry from the addition of low-order operands to be carried into the addition of high-order operands. Flags: C: Set if there is a carry from the most significant bit of the result; cleared otherwise. Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise. D: Always cleared to "0". H: Set if there is a carry from the most significant bit of the low-order four bits of the result; cleared otherwise. Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br>src | |-----|-----------|-----|-------|--------|-----------------|--------------------|-------------| | opc | dst src | | 2 | 4 | 12 | r | r | | | | • | | 6 | 13 | r | lr | | | ı | | ı | | | | | | opc | src | dst | 3 | 6 | 14 | R | R | | | | | | 6 | 15 | R | IR | | opc | dst | src | 3 | 6 | 16 | R | IM | ## Examples: Given: R1 = Given: R1 = 10H, R2 = 03H, C flag = "1", register 01H = 20H, register 02H = 03H, and register 03H = 0AH: ADC R1,R2 $$\rightarrow$$ R1 = 14H, R2 = 03H ADC R1,@R2 $\rightarrow$ R1 = 1BH, R2 = 03H ADC 01H,02H $\rightarrow$ Register 01H = 24H, register 02H = 03H ADC 01H,@02H $\rightarrow$ Register 01H = 2BH, register 02H = 03H ADC 01H,#11H $\rightarrow$ Register 01H = 32H In the first example, destination register R1 contains the value 10H, the carry flag is set to "1", and the source working register R2 contains the value 03H. The statement "ADC R1,R2" adds 03H and the carry flag value ("1") to the destination value 10H, leaving 14H in register R1. ## ADD -Add ADD dst,src $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; \text{dst} \; + \; \text{src}$ The source operand is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Two's -complement addition is performed. Flags: C: Set if there is a carry from the most significant bit of the result; cleared otherwise Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise. **D:** Always cleared to "0". **H:** Set if a carry from the low-order nibble occurred. #### Format: | | | | Byte | es Cycle | s Opcod<br>(Hex) | | Ir Mode<br><u>src</u> | |-----|-----------|-----|------|----------|------------------|---|-----------------------| | opc | dst src | | 2 | 4 | 02 | r | r | | | | • | | 6 | 03 | r | lr | | | | | _ | | | | | | opc | src | dst | 3 | 6 | 04 | R | R | | | | | - | 6 | 05 | R | IR | | | | | _ | | | | | | opc | dst | src | 3 | 6 | 06 | R | IM | Examples: Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: ADD R1,R2 $$\rightarrow$$ R1 = 15H, R2 = 03H ADD R1,@R2 $\rightarrow$ R1 = 1CH, R2 = 03H ADD 01H,02H $\rightarrow$ Register 01H = 24H, register 02H = 03H ADD 01H,@02H $\rightarrow$ Register 01H = 2BH, register 02H = 03H ADD 01H,#25H $\rightarrow$ Register 01H = 46H In the first example, destination working register R1 contains 12H and the source working register R2 contains 03H. The statement "ADD R1,R2" adds 03H to 12H, leaving the value 15H in register R1. ## AND —Logical AND AND dst,src $\textbf{Operation:} \qquad \mathsf{dst} \; \leftarrow \; \mathsf{dst} \; \; \mathsf{AND} \; \; \mathsf{src}$ The source operand is logically ANDed with the destination operand. The result is stored in the destination. The AND operation results in a "1" bit being stored whenever the corresponding bits in the two operands are both logic ones; otherwise a "0" bit value is stored. The contents of the source are unaffected. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". D: Unaffected.H: Unaffected. Format: | | | | Byte | es Cycle | es Opcoo<br>(Hex | | r Mode<br><u>src</u> | |-----|-----------|-----|------|----------|------------------|---|----------------------| | орс | dst src | | 2 | 4 | 52 | r | r | | | | | | 6 | 53 | r | Ir | | | | | _ | | | | | | opc | src | dst | 3 | 6 | 54 | R | R | | | | | - | 6 | 55 | R | IR | | | | | | | | | | | opc | dst | src | 3 | 6 | 56 | R | IM | Examples: Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: AND R1,R2 $$\rightarrow$$ R1 = 02H, R2 = 03H AND R1,@R2 $\rightarrow$ R1 = 02H, R2 = 03H AND 01H,02H $\rightarrow$ Register 01H = 01H, register 02H = 03H AND 01H,@02H $\rightarrow$ Register 01H = 00H, register 02H = 03H AND 01H,#25H $\rightarrow$ Register 01H = 21H In the first example, destination working register R1 contains the value 12H and the source working register R2 contains 03H. The statement "AND R1,R2" logically ANDs the source operand 03H with the destination operand value 12H, leaving the value 02H in register R1. ## CALL —Call Procedure CALL dst The current contents of the program counter are pushed onto the top of the stack. The program counter value used is the address of the first instruction following the CALL instruction. The specified destination address is then loaded into the program counter and points to the first instruction of a procedure. At the end of the procedure the return instruction (RET) can be used to return to the original program flow. RET pops the top of the stack back into the program counter. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | opc | dst | 3 | 14 | F6 | DA | | opc | dst | 2 | 12 | F4 | IRR | **Examples:** Given: R0 = 15H, R1 = 21H, PC = 1A47H, and SP = 0B2H: CALL 1521H $\rightarrow$ SP = 0B0H (Memory locations 00H = 1AH, 01H = 4AH, where 4AH is the address that follows the instruction.) CALL @RR0 $\rightarrow$ SP = 0B0H (00H = 1AH, 01H = 49H) In the first example, if the program counter value is 1A47H and the stack pointer contains the value 0B2H, the statement "CALL 1521H" pushes the current PC value onto the top of the stack. The stack pointer now points to memory location 00H. The PC is then loaded with the value 1521H, the address of the first instruction in the program sequence to be executed. If the contents of the program counter and stack pointer are the same as in the first example, the statement "CALL @RR0" produces the same result except that the 49H is stored in stack location 01H (because the two-byte instruction format was used). The PC is then loaded with the value 1521H, the address of the first instruction in the program sequence to be executed. # CCF —Complement Carry Flag CCF $\textbf{Operation:} \qquad \textbf{C} \; \leftarrow \; \textbf{NOT} \; \; \textbf{C}$ The carry flag (C) is complemented. If C = "1", the value of the carry flag is changed to logic zero; if C = "0", the value of the carry flag is changed to logic one. Flags: C: Complemented. No other flags are affected. Format: opc Bytes Cycles Opcode (Hex) **Example:** Given: The carry flag = "0": CCF If the carry flag = "0", the CCF instruction complements it in the FLAGS register (0D5H), changing its value from logic zero to logic one. ## CLR \_clear CLR dst $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; "0" \\$ The destination location is cleared to "0". Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | B 0 | R | | | | | 4 | B 1 | IR | **Examples:** Given: Register 00H = 4FH, register 01H = 02H, and register 02H = 5EH: CLR 00H $\rightarrow$ Register 00H = 00H CLR @01H $\rightarrow$ Register 01H = 02H, register 02H = 00H In Register (R) addressing mode, the statement "CLR 00H" clears the destination register 00H value to 00H. In the second example, the statement "CLR @01H" uses Indirect Register (IR) addressing mode to clear the 02H register value to 00H. ## COM —Complement COM dst $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; \text{NOT} \; \; \text{dst}$ The contents of the destination location are complemented (one's complement); all "1s" are changed to "0s", and vice-versa. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". D: Unaffected.H: Unaffected. #### Format: | | | Е | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|---|-------|--------|-----------------|-------------------------| | opc | dst | | 2 | 4 | 60 | R | | | | | | 4 | 61 | IR | **Examples:** Given: R1 = 07H and register 07H = 0F1H: COM R1 $\rightarrow$ R1 = 0F8H COM @R1 $\rightarrow$ R1 = 07H, register 07H = 0EH In the first example, destination working register R1 contains the value 07H (00000111B). The statement "COM R1" complements all the bits in R1: all logic ones are changed to logic zeros, and vice-versa, leaving the value 0F8H (11111000B). In the second example, Indirect Register (IR) addressing mode is used to complement the value of destination register 07H (11110001B), leaving the new value 0EH (00001110B). ## CP —Compare CP dst,src Operation: dst - src The source operand is compared to (subtracted from) the destination operand, and the appropriate flags are set accordingly. The contents of both operands are unaffected by the comparison. Flags: C: Set if a "borrow" occurred (src > dst); cleared otherwise. Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise. D: Unaffected.H: Unaffected. #### Format: | | | | Byt | es Cycl | es Opco<br>(Hex | | Ir Mode<br><u>src</u> | |-----|-----------|-----|-----|---------|-----------------|---|-----------------------| | opc | dst src | | 2 | 4 | A 2 | r | r | | | | _ | | 6 | A 3 | r | Ir | | | | | - | | | | | | opc | src | dst | 3 | 6 | A 4 | R | R | | | | | | 6 | A 5 | R | IR | | | | | _ | | | | | | opc | dst | src | 3 | 6 | A 6 | R | IM | #### Examples: 1. Given: R1 = 02H and R2 = 03H: CP R1,R2 $\rightarrow$ Set the C and S flags Destination working register R1 contains the value 02H and source register R2 contains the value 03H. The statement "CP R1,R2" subtracts the R2 value (source/subtrahend) from the R1 value (destination/minuend). Because a "borrow" occurs and the difference is negative, C and S are "1". 2. Given: R1 = 05H and R2 = 0AH: CP R1,R2 JP UGE,SKIP INC R1 SKIP LD R3,R1 In this example, destination working register R1 contains the value 05H which is less than the contents of the source working register R2 (0AH). The statement "CP R1,R2" generates C = "1" and the JP instruction does not jump to the SKIP location. After the statement "LD R3,R1" executes, the value 06H remains in working register R3. ## DEC —Decrement **DEC** dst **Operation:** $dst \leftarrow dst - 1$ The contents of the destination operand are decremented by one. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, dst value is -128(80H) and result value is +127 (7FH); cleared otherwise. D: Unaffected.H: Unaffected. #### Format: | | | В | ytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|---|------|--------|-----------------|-------------------------| | opc | dst | | 2 | 4 | 00 | R | | | | | | 4 | 01 | IR | **Examples:** Given: R1 = 03H and register 03H = 10H: DEC R1 $\rightarrow$ R1 = 02H DEC @R1 $\rightarrow$ Register 03H = 0FH In the first example, if working register R1 contains the value 03H, the statement "DEC R1" decrements the hexadecimal value by one, leaving the value 02H. In the second example, the statement "DEC @R1" decrements the value 10H contained in the destination register 03H by one, leaving the value 0FH. ## DI —Disable Interrupts DΙ Operation: SYM (2) $\leftarrow$ 0 Bit zero of the system mode register, SYM.2, is cleared to "0", globally disabling all interrupt processing. Interrupt requests will continue to set their respective interrupt pending bits, but the CPU will not service them while interrupt processing is disabled. Flags: No flags are affected. Format: | | Bytes | s Cycle | es Opcode<br>(Hex) | |-----|-------|---------|--------------------| | орс | 1 | 4 | 8 F | Example: Given: SYM = 04H: DΙ If the value of the SYM register is 04H, the statement "DI" leaves the new value 00H in the register and clears SYM.2 to "0", disabling interrupt processing. ## EI \_Enable Interrupts ΕI Operation: SYM (2) $\leftarrow$ 1 An EI instruction sets bit 2 of the system mode register, SYM.2 to "1". This allows interrupts to be serviced as they occur. If an interrupt's pending bit was set while interrupt processing was disabled (by executing a DI instruction), it will be serviced when you execute the EI instruction. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | opc | 1 | 4 | 9 F | **Example:** Given: SYM = 00H: FΙ If the SYM register contains the value 00H, that is, if interrupts are currently disabled, the statement "EI" sets the SYM register to 04H, enabling all interrupts (SYM.2 is the enable bit for global interrupt processing). # IDLE —Idle Operation IDLE Operation: The IDLE instruction stops the CPU clock while allowing system clock oscillation to continue. Idle mode can be released by an interrupt request (IRQ) or an external reset operation. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-------|--------|--------|------|------| | | | | (Hex) | dst | src | | opc | 1 | 4 | 6F | - | - | **Example:** The instruction IDLE stops the CPU clock but not the system clock. ## INC Increment INC dst Operation: $dst \leftarrow dst + 1$ The contents of the destination operand are incremented by one. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is dst value is +127(7FH) and result is - 128(80H); cleared otherwise. **D:** Unaffected. H: Unaffected. #### Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----------|----------|-------|--------|-----------------|-------------------------| | dst opc | | 1 | 4 | rE | r | | | <u>.</u> | | | r = 0 to $F$ | | | | | | | | | | opc | dst | 2 | 4 | 20 | R | | | • | | 4 | 21 | IR | Examples: Given: R0 = 1BH, register 00H = 0CH, and register 1BH = 0FH: INC R0 $$\rightarrow$$ R0 = 1CH INC 00H $\rightarrow$ Register 00H = 0DH INC @R0 $\rightarrow$ R0 = 1BH, register 01H = 10H In the first example, if destination working register R0 contains the value 1BH, the statement "INC R0" leaves the value 1CH in that same register. The next example shows the effect an INC instruction has on register 00H, assuming that it contains the value 0CH. In the third example, INC is used in Indirect Register (IR) addressing mode to increment the value of register 1BH from 0FH to 10H. # IRET —Interrupt Return IRET IRET $\textbf{Operation:} \qquad \texttt{FLAGS} \;\; \leftarrow \;\; @ \; \texttt{SP}$ This instruction is used at the end of an interrupt service routine. It restores the flag register and the program counter. It also re-enables global interrupts. Flags: All flags are restored to their original settings (that is, the settings before the interrupt occurred). Format: | | IRET<br>(Normal) | Bytes | Cycles | Opcode<br>(Hex) | |---|------------------|-------|--------|-----------------| | ſ | opc | 1 | 6 | BF | JP cc,dst (Conditional) JP dst (Unconditional) Operation: If cc is true, PC $\leftarrow$ dst The conditional JUMP instruction transfers program control to the destination address if the condition specified by the condition code (cc) is true; otherwise, the instruction following the JP instruction is executed. The unconditional JP simply replaces the contents of the PC with the contents of the specified register pair. Control then passes to the statement addressed by the PC. Flags: No flags are affected. #### Format: (1) | | (2) | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |---|----------|-----|----|-------|--------|-----------------|-------------------------| | ( | cc opc | d | st | 3 | 8 (3) | ccD | DA | | | | | | • | | cc = 0 to F | | | | | | _ | | | | | | | opc | dst | | 2 | 8 | 30 | IRR | #### NOTES: - 1. The 3-byte format is used for a conditional jump and the 2-byte format for an unconditional jump. - 2. In the first byte of the three-byte instruction format (conditional jump), the condition code and the opcode are both four bits. ## Examples: Given: The carry flag (C) = "1", register 00 = 01H, and register 01 = 20H: JP C,LABEL\_W $$\rightarrow$$ LABEL\_W = 1000H, PC = 1000H JP @00H $\rightarrow$ PC = 0120H The first example shows a conditional JP. Assuming that the carry flag is set to "1", the statement "JP C,LABEL\_W" replaces the contents of the PC with the value 1000H and transfers control to that location. Had the carry flag not been set, control would then have passed to the statement immediately following the JP instruction. The second example shows an unconditional JP. The statement "JP $\,$ @00" replaces the contents of the PC with the contents of the register pair 00H and 01H, leaving the value 0120H. ### JR Jump Relative JR cc,dst Operation: If cc is true, PC $\leftarrow$ PC + dst If the condition specified by the condition code (cc) is true, the relative address is added to the program counter and control passes to the statement whose address is now in the program counter; otherwise, the instruction following the JR instruction is executed (See list of condition codes). The range of the relative address is +127, -128, and the original value of the program counter is taken to be the address of the first instruction byte following the JR statement. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr Mode | |----------|-----|-------|--------|-------------|-----------| | (1) | | | | (Hex) | dst | | cc opc | dst | 2 | 6 (2) | ccB | RA | | | | | | cc = 0 to F | | NOTE: In the first byte of the two-byte instruction format, the condition code and the opcode are each four bits. **Example:** Given: The carry flag = "1" and LABEL $_X$ = 1FF7H: JR $C,LABEL_X \rightarrow PC = 1FF7H$ If the carry flag is set (that is, if the condition code is true), the statement "JR C,LABEL\_X" will pass control to the statement whose address is now in the PC. Otherwise, the program instruction following the JR would be executed. # $LD_{-Load}$ LD dst,src $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; \text{src}$ The contents of the source are loaded into the destination. The source's contents are unaffected. Flags: No flags are affected. Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br>dst | Mode<br>src | |-----------|-----------|-----|-------|--------|-----------------|-------------|-------------| | dst opc | src | | 2 | 4 | rC | r | IM | | | | • | | 4 | r8 | r | R | | src opc | dst | | 2 | 4 | r9 | R | r | | | I | | | | r = 0 to F | | | | opc | dst src | | 2 | 4 | C7 | r | lr | | | | | | 4 | D7 | Ir | r | | opc | src | dst | 3 | 6 | E 4 | R | R | | | | | J | 6 | E 5 | R | IR | | | Г | | 1 | | | | | | opc | dst | src | 3 | 6 | E 6 | R | IM | | | | | | 6 | D6 | IR | IM | | opc | src | dst | 3 | 6 | F5 | IR | R | | | | | - | | | | | | opc | dst src | х | 3 | 6 | 87 | r | x [r] | | opc | src dst | х | 3 | 6 | 97 | x [r] | r | | | | | J | | | | | ### LD -Load ``` LD (Continued) ``` Examples: Given: R0 = 01H, R1 = 0AH, register 00H = 01H, register 01H = 20H, register 02H = 02H, LOOP = 30H, and register 3AH = 0FFH: LD R0,#10H $\rightarrow$ R0 = 10H LD R0,01H $\rightarrow$ R0 = 20H, register 01H = 20H LD 01H,R0 $\rightarrow$ Register 01H = 01H, R0 = 01H LD R1,@R0 $\rightarrow$ R1 = 20H, R0 = 01H LD @R0,R1 $\rightarrow$ R0 = 01H, R1 = 0AH, register 01H = 0AH LD 00H,01H $\rightarrow$ Register 00H = 20H, register 01H = 20H LD 02H,@00H $\rightarrow$ Register 02H = 20H, register 00H = 01H LD 00H,#0AH $\rightarrow$ Register 00H = 0AH LD @00H,#10H $\rightarrow$ Register 00H = 01H, register 01H = 10H LD @00H,02H $\rightarrow$ Register 00H = 01H, register 01H = 02, register 02H = 02H LD R0,#LOOP[R1] $\rightarrow$ R0 = 0FFH, R1 = 0AH LD #LOOP[R0],R1 $\rightarrow$ Register 31H = 0AH, R0 = 01H, R1 = 0AH ## LDC/LDE —Load Memory LDC/LDE dst,src $\textbf{Operation:} \qquad \mathsf{dst} \; \leftarrow \; \mathsf{src}$ This instruction loads a byte from program or data memory into a working register or vice-versa. The source values are unaffected. LDC refers to program memory and LDE to data memory. The assembler makes 'Irr' or 'rr' values an even number for program memory and an odd number for data memory. Flags: No flags are affected. #### Format: | | | | | | Bytes | Cycles | Opcode<br>(Hex) | A d d r<br>dst | M o d e<br>src | |-----|-----|------------|-----------------|-----------------|-------|--------|-----------------|----------------|----------------| | 1. | opc | dst src | | | 2 | 10 | C3 | r | Irr | | 2. | opc | src dst | | | 2 | 10 | D3 | Irr | r | | 3. | opc | dst src | XS | ] | 3 | 12 | E7 | r | XS [rr] | | 4. | opc | src dst | XS | ] | 3 | 12 | F7 | XS [rr] | r | | 5. | opc | dst src | XL <sub>L</sub> | XL <sub>H</sub> | 4 | 14 | A7 | r | XL [rr] | | 6. | opc | src dst | XL <sub>L</sub> | ХL <sub>Н</sub> | 4 | 14 | В7 | XL [rr] | r | | 7. | opc | dst 0000 | DAL | DA <sub>H</sub> | 4 | 14 | A7 | r | DA | | 8. | opc | src 0000 | DAL | DA <sub>H</sub> | 4 | 14 | В7 | DA | r | | 9. | opc | dst 0001 | DA <sub>L</sub> | DA <sub>H</sub> | 4 | 14 | A7 | r | DA | | 10. | opc | src 0001 | DAL | DA <sub>H</sub> | 4 | 14 | В7 | DA | r | #### NOTES: - 1. The source (src) or working register pair [rr] for formats 5 and 6 cannot use register pair 0–1. - 2. For formats 3 and 4, the destination address 'XS [rr]' and the source address 'XS [rr]' are each one byte. - For formats 5 and 6, the destination address 'XL [rr] and the source address 'XL [rr]' are each two bytes. - 4. The DA and r source values for formats 7 and 8 are used to address program memory; the second set of values, used in formats 9 and 10, are used to address data memory. ## LDC/LDE —Load Memory LDC/LDE (Continued) Examples: Given: R0 = 11H, R1 = 34H, R2 = 01H, R3 = 04H, R4 = 00H, R5 = 60H; Program memory locations 0061 = AAH, 0103H = 4FH, 0104H = 1A, 0105H = 6DH, and 1104H = 88H. External data memory locations 0061H = BBH, 0103H = 5FH, 0104H = 2AH, 0105H = 7DH, and 1104H = 98H: | LDC | R0,@RR2 | ; | R0 ← contents of program memory location 0104H | |------------|----------------|---|---------------------------------------------------------------------| | | | ; | R0 = 1AH, R2 = 01H, R3 = 04H | | LDE | R0,@RR2 | ; | R0 ← contents of external data memory location 0104H | | | | ; | R0 = 2AH, R2 = 01H, R3 = 04H | | LDC * | @RR2,R0 | ; | 11H (contents of R0) is loaded into program memory | | | | ; | location 0104H (RR2), | | | | ; | working registers R0, R2, R3 $\rightarrow$ no change | | LDE | @ R R 2 , R 0 | ; | 11H (contents of R0) is loaded into external data memory | | | | ; | location 0104H (RR2), | | | | ; | working registers R0, R2, R3 $\rightarrow$ no change | | LDC | R0,#01H[RR4] | ; | R0 $\leftarrow$ contents of program memory location 0061H | | | | ; | (01H + RR4), | | | | ; | R0 = AAH, R2 = 00H, R3 = 60H | | LDE | R0,#01H[RR4] | ; | R0 $\leftarrow$ contents of external data memory location 0061H | | | | ; | (01H + RR4), R0 = BBH, R4 = 00H, R5 = 60H | | LDC (note) | #01H[RR4],R0 | ; | 11H (contents of R0) is loaded into program memory location | | | | ; | 0061H (01H + 0060H) | | LDE | #01H[RR4],R0 | ; | 11H (contents of R0) is loaded into external data memory | | | | ; | location 0061H (01H + 0060H) | | LDC | R0,#1000H[RR2] | ; | R0 $\leftarrow$ contents of program memory location 1104H | | | | ; | (1000H + 0104H), R0 = 88H, R2 = 01H, R3 = 04H | | LDE | R0,#1000H[RR2] | ; | R0 $\leftarrow$ contents of external data memory location 1104H | | | | ; | (1000H + 0104H), R0 = 98H, R2 = 01H, R3 = 04H | | LDC | R0,1104H | ; | R0 $\leftarrow$ contents of program memory location 1104H, R0 = 88H | | LDE | R0,1104H | ; | R0 $\leftarrow$ contents of external data memory location 1104H, | | | | ; | R0 = 98H | | LDC (note) | 1105H,R0 | ; | 11H (contents of R0) is loaded into program memory location | | | | ; | 1105H, (1105H) ← 11H | | LDE | 1105H,R0 | ; | 11H (contents of R0) is loaded into external data memory | | | | ; | location 1105H, (1105H) $\leftarrow$ 11H | | | | | | **NOTE:** These instructions are not supported by masked ROM type devices. # LDCD/LDED —Load Memory and Decrement LDCD/LDED dst,src $\textbf{Operation:} \qquad \mathsf{dst} \; \leftarrow \; \mathsf{src}$ rr ← rr – 1 These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then decremented. The contents of the source are unaffected. LDCD references program memory and LDED references external data memory. The assembler makes 'Irr' an even number for program memory and an odd number for data memory. Flags: No flags are affected. Format: | | | Ву | tes C | ycles ( | Opcode | Addr Mo | de | |-----|-----------|----|-------|---------|--------|---------|-----| | | | | | | (Hex) | dst | src | | opc | dst src | 2 | 2 | 10 | E 2 | r | Irr | **Examples:** Given: R6 = 10H, R7 = 33H, R8 = 12H, program memory location 1033H = 0CDH, and external data memory location 1033H = 0DDH: LDCD R8,@RR6; OCDH (contents of program memory location 1033H) is loaded ; into R8 and RR6 is decremented by one ; R8 = 0CDH, R6 = 10H, R7 = 32H (RR6 $\leftarrow$ RR6 - 1) LDED R8,@RR6 ; ODDH (contents of data memory location 1033H) is loaded ; into R8 and RR6 is decremented by one (RR6 $\leftarrow$ RR6 - 1) ; R8 = 0DDH, R6 = 10H, R7 = 32H # LDCI/LDEI —Load Memory and Increment LDCI/LDEI dst,src $\textbf{Operation:} \qquad \mathsf{dst} \; \leftarrow \; \mathsf{src}$ rr ← rr + 1 These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then incremented automatically. The contents of the source are unaffected. LDCI refers to program memory and LDEI refers to external data memory. The assembler makes 'Irr' even for program memory and odd for data memory. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----------|-------|--------|--------|------|------| | | | | | (Hex) | dst | src | | орс | dst src | 2 | 10 | E 3 | r | Irr | Examples: Given: R6 = 10H, R7 = 33H, R8 = 12H, program memory locations 1033H = 0CDH and 1034H = 0C5H; external data memory locations 1033H = 0DDH and 1034H = 0D5H: LDCI R8,@RR6 ; 0CDH (contents of program memory location 1033H) is loaded ; into R8 and RR6 is incremented by one (RR6 $\leftarrow$ RR6 + 1) ; R8 = 0CDH, R6 = 10H, R7 = 34H LDEI R8,@RR6; 0DDH (contents of data memory location 1033H) is loaded ; into R8 and RR6 is incremented by one (RR6 $\leftarrow$ RR6 + 1) ; R8 = 0DDH, R6 = 10H, R7 = 34H # NOP —No Operation NOP Operation: No action is performed when the CPU executes this instruction. Typically, one or more NOPs are executed in sequence in order to effect a timing delay of variable duration. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | opc | 1 | 4 | FF | **Example:** When the instruction NOP is encountered in a program, no operation occurs. Instead, there is a delay in instruction execution time ### OR -Logical OR OR dst,src $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; \text{dst} \; \; \text{OR} \; \; \text{src}$ The source operand is logically ORed with the destination operand and the result is stored in the destination. The contents of the source are unaffected. The OR operation results in a "1" being stored whenever either of the corresponding bits in the two operands is a "1"; otherwise a "0" is stored. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". **D:** Unaffected. H: Unaffected. #### Format: | | | | Byte | s Cycle | s Opcode<br>(Hex) | Addı<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|------|---------|-------------------|--------------------|--------------------| | opc | dst src | | 2 | 4 | 42 | r | r | | | | | | 6 | 43 | r | lr | | | | | _ | | | | | | opc | src | dst | 3 | 6 | 44 | R | R | | | | | • | 6 | 45 | R | IR | | | | | _ | | | | | | opc | dst | src | 3 | 6 | 46 | R | IM | #### Examples: Given: R0 = 15H, R1 = 2AH, R2 = 01H, register 00H = 08H, register 01H = 37H, and register 08H = 8AH: | OR | R0,R1 | $\rightarrow$ | R0 = 3FH, R1 = 2AH | |----|----------|---------------|-----------------------------------------| | OR | R0,@R2 | $\rightarrow$ | R0 = 37H, R2 = 01H, register 01H = 37H | | OR | 00H,01H | $\rightarrow$ | Register 00H = 3FH, register 01H = 37H | | OR | 01H,@00H | $\rightarrow$ | Register 00H = 08H, register 01H = 0BFH | | OR | 00H,#02H | $\rightarrow$ | Register 00H = 0AH | In the first example, if working register R0 contains the value 15H and register R1 the value 2AH, the statement "OR R0,R1" logical-ORs the R0 and R1 register contents and stores the result (3FH) in destination register R0. The other examples show the use of the logical OR instruction with the various addressing modes and formats. ## POP -POP From Stack POP dst Operation: $dst \leftarrow @SP$ $SP \leftarrow SP + 1$ The contents of the location addressed by the stack pointer are loaded into the destination. The stack pointer is then incremented by one. Flags: No flags affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | opc | dst | 2 | 8 | 50 | R | | | _ | | 8 | 51 | IR | **Examples:** Given: Register 00H = 01H, register 01H = 1BH, SP (0D9H) = 0BBH, and stack register 0BBH = 55H: POP 00H $$\rightarrow$$ Register 00H = 55H, SP = 0BCH POP @00H $\rightarrow$ Register 00H = 01H, register 01H = 55H, SP = 0BCH In the first example, general register 00H contains the value 01H. The statement "POP 00H" loads the contents of location 0BBH (55H) into destination register 00H and then increments the stack pointer by one. Register 00H then contains the value 55H and the SP points to location 0BCH. ## PUSH —Push To Stack PUSH src Operation: $SP \leftarrow SP - 1$ $@ \; \mathsf{SP} \;\; \leftarrow \; \mathsf{src}$ A PUSH instruction decrements the stack pointer value and loads the contents of the source (src) into the location addressed by the decremented stack pointer. The operation then adds the new value to the top of the stack. Flags: No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr Mode | | |---|-----|-----|-------|--------|--------|-----------|--| | | | | | | (Hex) | dst | | | | орс | src | 2 | 8 | 70 | R | | | - | | | | 8 | 71 | IR | | **Examples:** Given: Register 40H = 4FH, register 4FH = 0AAH, SP = 0C0H: PUSH 40H $\rightarrow$ Register 40H = 4FH, stack register 0BFH = 4FH, SP = 0BFH PUSH @40H $\rightarrow$ Register 40H = 4FH, register 4FH = 0AAH, stack register 0BFH = 0AAH, SP = 0BFH In the first example, if the stack pointer contains the value 0C0H, and general register 40H the value 4FH, the statement "PUSH 40H" decrements the stack pointer from 0C0 to 0BFH. It then loads the contents of register 40H into location 0BFH. Register 0BFH then contains the value 4FH and SP points to location 0BFH. # RCF —Reset Carry Flag RCF RCF The carry flag is cleared to logic zero, regardless of its previous value. Flags: C: Cleared to "0". No other flags are affected. Format: Bytes Cycles Opcode (Hex) opc 1 4 CF **Example:** Given: C = "1" or "0": The instruction RCF clears the carry flag (C) to logic zero. ## RET -Return RET $SP \leftarrow SP + 2$ The RET instruction is normally used to return to the previously executing procedure at the end of a procedure entered by a CALL instruction. The contents of the location addressed by the stack pointer are popped into the program counter. The next statement that is executed is the one that is addressed by the new program counter value. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | opc | 1 | 8 | AF | **Example:** Given: SP = 0BCH, (SP) = 101AH, and PC = 1234: RET $\rightarrow$ PC = 101AH, SP = 0BEH The statement "RET" pops the contents of stack pointer location 0BCH (10H) into the high byte of the program counter. The stack pointer then pops the value in location 0BDH (1AH) into the PC's low byte and the instruction at location 101AH is executed. The stack pointer now points to memory location 0BEH. ### RL -Rotate Left RL dst Operation: $C \leftarrow dst(7)$ $dst(0) \leftarrow dst(7)$ $dst (n + 1) \leftarrow dst (n), n = 0-6$ The contents of the destination operand are rotated left one bit position. The initial value of bit 7 is moved to the bit zero (LSB) position and also replaces the carry flag. Flags: C: Set if the bit rotated from the most significant bit position (bit 7) was "1". Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. D: Unaffected. H: Unaffected. Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |---|-----|-----|-------|--------|-----------------|-------------------------| | | opc | dst | 2 | 4 | 90 | R | | , | | | | 4 | 91 | IR | Examples: Given: Register 00H = 0AAH, register 01H = 02H and register 02H = 17H: RL 00H $\rightarrow$ Register 00H = 55H, C = "1" RL @01H $\rightarrow$ Register 01H = 02H, register 02H = 2EH, C = "0" In the first example, if general register 00H contains the value 0AAH (10101010B), the statement "RL 00H" rotates the 0AAH value left one bit position, leaving the new value 55H (01010101B) and setting the carry and overflow flags. # RLC —Rotate Left Through Carry RLC dst Operation: $dst(0) \leftarrow C$ $C \leftarrow dst(7)$ $dst (n + 1) \leftarrow dst (n), n = 0-6$ The contents of the destination operand with the carry flag are rotated left one bit position. The initial value of bit 7 replaces the carry flag (C); the initial value of the carry flag replaces bit zero. Flags: C: Set if the bit rotated from the most significant bit position (bit 7) was "1". Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. D: Unaffected. H: Unaffected. Format: | | | Ву | tes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|----|-----|--------|-----------------|-------------------------| | opc | dst | | 2 | 4 | 10 | R | | | | | | 4 | 11 | IR | Examples: Given: Register 00H = 0AAH, register 01H = 02H, and register 02H = 17H, C = "0": RLC 00H $\rightarrow$ Register 00H = 54H, C = "1" RLC @01H $\rightarrow$ Register 01H = 02H, register 02H = 2EH, C = "0" In the first example, if general register 00H has the value 0AAH (10101010B), the statement "RLC 00H" rotates 0AAH one bit position to the left. The initial value of bit 7 sets the carry flag and the initial value of the C flag replaces bit zero of register 00H, leaving the value 55H (01010101B). The MSB of register 00H resets the carry flag to "1" and sets the overflow flag. ### RR -Rotate Right RR dst $dst(7) \leftarrow dst(0)$ $dst(n) \leftarrow dst(n + 1), n = 0-6$ The contents of the destination operand are rotated right one bit position. The initial value of bit zero (LSB) is moved to bit 7 (MSB) and also replaces the carry flag (C). Flags: C: Set if the bit rotated from the least significant bit position (bit zero) was "1". Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. D: Unaffected. H: Unaffected. Format: | | | Bytes | S Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|----------|-----------------|-------------------------| | opc | dst | 2 | 4 | E 0 | R | | | | | 4 | E 1 | IR | **Examples:** Given: Register 00H = 31H, register 01H = 02H, and register 02H = 17H: RR 00H $\rightarrow$ Register 00H = 98H, C = "1" RR @01H $\rightarrow$ Register 01H = 02H, register 02H = 8BH, C = "1" In the first example, if general register 00H contains the value 31H (00110001B), the statement "RR 00H" rotates this value one bit position to the right. The initial value of bit zero is moved to bit 7, leaving the new value 98H (10011000B) in the destination register. The initial bit zero also resets the C flag to "1" and the sign flag and overflow flag are also set to "1". # $RRC_{-Rotate\ Right\ Through\ Carry}$ RRC dst Operation: dst (7) $\leftarrow$ C $C \leftarrow dst(0)$ $dst (n) \leftarrow dst (n + 1), n = 0-6$ The contents of the destination operand and the carry flag are rotated right one bit position. The initial value of bit zero (LSB) replaces the carry flag; the initial value of the carry flag replaces bit 7 (MSB). Flags: C: Set if the bit rotated from the least significant bit position (bit zero) was "1". **Z:** Set if the result is "0" cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. D: Unaffected. H: Unaffected. Format: | | | Bytes | S Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|----------|-----------------|-------------------------| | opc | dst | 2 | 4 | C 0 | R | | | | | 4 | C1 | IR | **Examples:** Given: Register 00H = 55H, register 01H = 02H, register 02H = 17H, and C = "0": RRC 00H $\rightarrow$ Register 00H = 2AH, C = "1" RRC @01H $\rightarrow$ Register 01H = 02H, register 02H = 0BH, C = "1" In the first example, if general register 00H contains the value 55H (01010101B), the statement "RRC 00H" rotates this value one bit position to the right. The initial value of bit zero ("1") replaces the carry flag and the initial value of the C flag ("1") replaces bit 7. This leaves the new value 2AH (00101010B) in destination register 00H. The sign flag and overflow flag are both cleared to "0". # SBC —Subtract With Carry SBC dst,src Operation: $dst \leftarrow dst - src - c$ The source operand, along with the current value of the carry flag, is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's-complement of the source operand to the destination operand. In multiple precision arithmetic, this instruction permits the carry ("borrow") from the subtraction of the low-order operands to be subtracted from the subtraction of high-order operands. Flags: C: Set if a borrow occurred (src > dst); cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the operands were of opposite sign and the sign of the result is the same as the sign of the source; cleared otherwise. D: Always set to "1". **H:** Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise, indicating a "borrow". #### Format: | | | | Ву | tes Cyd | cles Opco<br>(He | | r Mode<br><u>src</u> | |-----|-----------|-----|----|---------|------------------|---|----------------------| | opc | dst src | | 2 | 2 | 4 32 | r | r | | | | | | ( | 33 | r | lr | | | | | _ | | | | | | opc | src | dst | 3 | 3 | 34 | R | R | | | | | - | ( | 35 | R | IR | | | | | _ | | | | | | opc | dst | src | 3 | 3 | 36 | R | IM | **Examples:** Given: R1 = 10H, R2 = 03H, C = "1", register 01H = 20H, register 02H = 03H, and register 03H = 0AH: ``` SBC R1,R2 \rightarrow R1 = 0CH, R2 = 03H SBC R1,@R2 \rightarrow R1 = 05H, R2 = 03H, register 03H = 0AH SBC 01H,02H \rightarrow Register 01H = 1CH, register 02H = 03H SBC 01H,@02H \rightarrow Register 01H = 15H,register 02H = 03H, register 03H = 0AH SBC 01H,#8AH \rightarrow Register 01H = 95H; C, S, and V = "1" ``` In the first example, if working register R1 contains the value 10H and register R2 the value 03H, the statement "SBC R1,R2" subtracts the source value (03H) and the C flag value ("1") from the destination (10H) and then stores the result (0CH) in register R1. # SCF —Set Carry Flag SCF Operation: $C \leftarrow 1$ The carry flag (C) is set to logic one, regardless of its previous value. Flags: C: Set to "1". No other flags are affected. Format: Bytes Cycles Opcode (Hex) opc 1 4 DF **Example:** The statement SCF sets the carry flag to logic one. ## SRA —Shift Right Arithmetic SRA dst $\textbf{Operation:} \qquad \text{dst (7)} \; \leftarrow \; \text{dst (7)}$ $C \leftarrow dst(0)$ $dst (n) \leftarrow dst (n + 1), n = 0-6$ An arithmetic shift-right of one bit position is performed on the destination operand. Bit zero (the LSB) replaces the carry flag. The value of bit 7 (the sign bit) is unchanged and is shifted into bit position 6. Flags: C: Set if the bit shifted from the LSB position (bit zero) was "1". Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Always cleared to "0". D: Unaffected. H: Unaffected. #### Format: | | | | В | ytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |---|-----|-----|---|------|--------|-----------------|-------------------------| | ſ | opc | dst | | 2 | 4 | D0 | R | | | | | | | 4 | D1 | IR | Examples: Given: Register 00H = 9AH, register 02H = 03H, register 03H = 0BCH, and C = "1": SRA 00H $$\rightarrow$$ Register 00H = 0CD, C = "0" SRA @02H $\rightarrow$ Register 02H = 03H, register 03H = 0DEH, C = "0" In the first example, if general register 00H contains the value 9AH (10011010B), the statement "SRA 00H" shifts the bit values in register 00H right one bit position. Bit zero ("0") clears the C flag and bit 7 ("1") is then shifted into the bit 6 position (bit 7 remains unchanged). This leaves the value 0CDH (11001101B) in destination register 00H. # STOP —Stop Operation STOP Operation: The STOP instruction stops both the CPU clock and system clock and causes the microcontroller to enter Stop mode. During Stop mode, the contents of on-chip CPU registers, peripheral registers, and I/O port control and data registers are retained. Stop mode can be released by an external reset operation or External interrupt input. For the reset operation, the RESET pin must be held to Low level until the required oscillation stabilization interval has elapsed. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode | Addr Mode | | |-----|-------|--------|--------|-----------|-----| | | | | (Hex) | dst | src | | opc | 1 | 4 | 7 F | - | _ | Example: The statement STOP halts all microcontroller operations. ### SUB -Subtract SUB dst,src Operation: $dst \leftarrow dst - src$ The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's complement of the source operand to the destination operand. Flags: C: Set if a "borrow" occurred; cleared otherwise. Z: Set if the result is "0"; cleared otherwise. S: Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise. D: Always set to "1". **H:** Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise indicating a "borrow". #### Format: | | | | Ву | tes Cyc | les Opco<br>(He | | Ir Mode<br>src | |-----|-----------|-----|----|---------|-----------------|---|----------------| | opc | dst src | | 2 | 2 4 | | | r | | | <u> </u> | 1 | | 6 | 5 23 | r | Ir | | | | | 1 | | | | | | opc | src | dst | 3 | 3 6 | 3 24 | R | R | | | | | • | 6 | 3 25 | R | IR | | | | | | | | | | | opc | dst | src | 3 | 3 6 | 3 26 | R | IM | Examples: Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: In the first example, if working register R1 contains the value 12H and if register R2 contains the value 03H, the statement "SUB R1,R2" subtracts the source value (03H) from the destination value (12H) and stores the result (0FH) in destination register R1. # TCM —Test Complement Under Mask TCM dst,src Operation: (NOT dst) AND src This instruction tests selected bits in the destination operand for a logic one value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask). The TCM statement complements the destination operand, which is then ANDed with the source mask. The zero (Z) flag can then be checked to determine the result. The destination and source operands are unaffected. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". D: Unaffected. H: Unaffected. #### Format: | | | | Byte | s Cycles | Opcode<br>(Hex) | A d d r<br><u>d s t</u> | Mode<br>src | |----------|-----------|-----|------|----------|-----------------|-------------------------|-------------| | opc | dst src | | 2 | 4 | 62 | r | r | | | | • | | 6 | 63 | r | Ir | | | | | | | | | | | орс | src | dst | 3 | 6 | 64 | R | R | | <u>-</u> | | | | 6 | 65 | R | IR | | | | | | | | | | | opc | dst | src | 3 | 6 | 66 | R | IM | #### Examples: Given: R0 = 0C7H, R1 = 02H, R2 = 12H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: ``` R0 = 0C7H, R1 = 02H, Z = "1" TCM R0.R1 TCM R0,@R1 R0 = 0C7H, R1 = 02H, register 02H = 23H, Z = "0" TCM 00H,01H Register 00H = 2BH, register 01H = 02H, Z = "1" Register 00H = 2BH, register 01H = 02H, TCM 00H,@01H register 02H = 23H, Z = "1" TCM 00H,#34 Register 00H = 2BH, Z = "0" ``` In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value 02H (00000010B), the statement "TCM R0,R1" tests bit one in the destination register for a "1" value. Because the mask value corresponds to the test bit, the Z flag is set to logic one and can be tested to determine the result of the TCM operation. ### TM —Test Under Mask TM dst,src Operation: dst AND src This instruction tests selected bits in the destination operand for a logic zero value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask), which is ANDed with the destination operand. The zero (Z) flag can then be checked to determine the result. The destination and source operands are unaffected. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". D: Unaffected.H: Unaffected. #### Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |----------|-----------|-----|-------|--------|-----------------|--------------------|--------------------| | opc | dst src | | 2 | 4 | 72 | r | r | | <u> </u> | | | | 6 | 73 | r | Ir | | | | | | | | | | | opc | src | dst | 3 | 6 | 74 | R | R | | | • | | | 6 | 75 | R | IR | | | | | | | | | | | opc | dst | src | 3 | 6 | 76 | R | IM | #### Examples: Given: R0 = 0C7H, R1 = 02H, R2 = 18H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: ``` R0 = 0C7H, R1 = 02H, Z = "0" TM R0,R1 \mathsf{TM} R0,@R1 R0 = 0C7H, R1 = 02H, register 02H = 23H, Z = "0" 00H,01H Register 00H = 2BH, register 01H = 02H, Z = "0" TM Register 00H = 2BH, register 01H = 02H, \mathsf{TM} 00H,@01H register 02H = 23H, Z = "0" TM 00H,#54H Register 00H = 2BH, Z = "1" ``` In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value 02H (00000010B), the statement "TM R0,R1" tests bit one in the destination register for a "0" value. Because the mask value does not match the test bit, the Z flag is cleared to logic zero and can be tested to determine the result of the TM operation. # XOR —Logical Exclusive OR XOR dst,src $\textbf{Operation:} \qquad \text{dst} \; \leftarrow \; \text{dst} \; \; \text{XOR} \; \; \text{src}$ The source operand is logically exclusive-ORed with the destination operand and the result is stored in the destination. The exclusive-OR operation results in a "1" bit being stored whenever the corresponding bits in the operands are different; otherwise, a "0" bit is stored. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". D: Unaffected.H: Unaffected. Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br>dst | Mode<br><u>src</u> | |-----|-----------|-----|-------|--------|-----------------|-------------|--------------------| | opc | dst src | | 2 | 4 | B 2 | r | r | | | | • | | 6 | В3 | r | Ir | | | | | | | | | | | opc | src | dst | 3 | 6 | B 4 | R | R | | | | | | 6 | B 5 | R | IR | | | | | | | | | | | opc | dst | src | 3 | 6 | B 6 | R | IM | #### Examples: Given: R0 = 0C7H, R1 = 02H, R2 = 18H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: | XOR | R0,R1 | $\rightarrow$ | R0 = 0C5H, R1 = 02H | |-----|----------|---------------|------------------------------------------------------------| | XOR | R0,@R1 | $\rightarrow$ | R0 = 0E4H, R1 = 02H, register 02H = 23H | | XOR | 00H,01H | $\rightarrow$ | Register 00H = 29H, register 01H = 02H | | XOR | 00H,@01H | $\rightarrow$ | Register 00H = 08H, register 01H = 02H, register 02H = 23H | | XOR | 00H,#54H | $\rightarrow$ | Register 00H = 7FH | In the first example, if working register R0 contains the value 0C7H and if register R1 contains the value 02H, the statement "XOR R0,R1" logically exclusive-ORs the R1 value with the R0 value and stores the result (0C5H) in the destination register R0. S3C9688/P9688 CLOCK CIRCUIT 7 ### **CLOCK CIRCUIT** #### OVERVIEWAE The crystal or ceramic oscillation source provides a maximum 6 MHz clock for the S3C9688/P9688. The $X_{IN}$ and $X_{OUT}$ pins are connected with the oscillation source to the on-chip clock circuit. Figure 7-1. Main Oscillator Circuit (Crystal/Ceramic Oscillator) #### MAIN OSCILLATOR LOGIC To increase processing speed and to reduce clock noise, non-divided logic is implemented for the main oscillator circuit. For this reason, very high resolution waveforms (square signal edges) must be generated in order for the CPU to efficiently process logic operations. #### CLOCK STATUS DURING POWER-DOWN MODES The two power-down modes, Stop mode and Idle mode, affect clock oscillation as follows: - In Stop mode, the main oscillator "freezes", halting the CPU and peripherals. The contents of the register file and current system register values are retained. Stop mode is released, and the oscillator started, by a reset operation or by an external interrupt with RC-delay noise filter (for S3C9688/P9688, INT0-INT2). - In Idle mode, the internal clock signal is gated off to the CPU, but not to interrupt control and the timer. The current CPU status is preserved, including stack pointer, program counter, and flags. Data in the register file is retained. Idle mode is released by a reset or by an interrupt (external or internally-generated). CLOCK CIRCUIT S3C9688/P9688 #### SYSTEM CLOCK CONTROL REGISTER (CLKCON) The system clock control register, CLKCON, is located in location D4H. It is read/write addressable and has the following functions: - Oscillator IRQ wake-up function enable/disable (CLKCON.7) - Oscillator frequency divide-by value: non-divided, 2, 8 or 16 (CLKCON.4 and CLKCON.3) The CLKCON register controls whether or not an external interrupt can be used to trigger a Stop mode release (This is called the "IRQ wake-up" function). The IRQ wake-up enable bit is CLKCON.7. After a reset, the external interrupt oscillator wake-up function is enabled, the main oscillator is activated, and the $f_{OSC}/16$ (the slowest clock speed) is selected as the CPU clock. If necessary, you can then increase the CPU clock speed to $f_{OSC}/16$ or $f_{OSC}/16$ or $f_{OSC}/16$ . Figure 7-2. System Clock Control Register (CLKCON) S3C9688/P9688 CLOCK CIRCUIT Figure 7-3. System Clock Circuit Diagram CLOCK CIRCUIT S3C9688/P9688 ### NOTES S3C9688/P9688 RESET AND POWER-DOWN 8 ### **RESET AND POWER-DOWN** #### SYSTEM RESET #### OVERVIEW During a power-on reset, the voltage at $V_{DD}$ is High level and the $_{RESET}$ pin is forced to Low level. The $_{RESET}$ signal is input through a schmitt trigger circuit where it is then synchronized with the CPU clock. This brings the S3C9688/P9688 into a known operating status. The RESET pin must be held to Low level for a minimum time interval after the power supply comes within tolerance in order to allow time for internal CPU clock oscillation to stabilize. The minimum required oscillation stabilization time for a reset is approximately 10ms (@ $2^{16}/f_{OSC}$ , $f_{OSC} = 6$ MHz). When a reset occurs during normal operation (with both $V_{DD}$ and RESET at High level), the signal at the RESET pin is forced Low and the reset operation starts. All system and peripheral control registers are then set to their default hardware reset values (see Table 8-1). The following sequence of events occurs during a reset operation: - All interrupts are disabled. - The watchdog function (basic timer) is enabled. - Ports 0-4 are set to schmitt trigger input mode and all pull-up resistors are disabled. - Peripheral control and data registers are disabled and reset to their initial values. - The program counter is loaded with the ROM reset address, 0100H. - When the programmed oscillation stabilization time interval has elapsed, the address stored in ROM location 0100H (and 0101H) is fetched and executed. #### NOTE To program the duration of the oscillation stabilization interval, you must make the appropriate settings to the basic timer control register, BTCON, before entering Stop mode. Also, if you do not want to use the basic timer watchdog function (which causes a system reset if a basic timer counter overflow occurs), you can disable it by writing '1010B' to the upper nibble of BTCON. RESET AND POWER-DOWN S3C9688/P9688 #### **POWER-DOWN MODES** #### STOP MODE Stop mode is invoked by the instruction STOP (opcode 7FH). In Stop mode, the operation of the CPU and all peripherals is halted. That is, the on-chip main oscillator stops and the supply current is reduced to less than 300 $\,\mu^A$ . All system functions are halted when the clock "freezes", but data stored in the internal register file is retained. Stop mode can be released in both ways: by a $_{RESET}$ signal or by an external interrupt. #### Using RESET to Release Stop Mode Stop mode is released when the RESET signal is released and returns to High level. All system and peripheral control registers are then reset to their default values and the contents of all data registers are retained. A reset operation automatically selects a slow clock (1/16) because CLKCON.3 and CLKCON.4 are cleared to '00B'. After the oscillation stabilization interval has elapsed, the CPU executes the system initialization routine by fetching the 16-bit address stored in ROM locations 0100H and 0101H. #### Using an External Interrupt to Release Stop Mode Only external interrupts with an RC-delay noise filter circuit can be used to release Stop mode (Clock-related external interrupts cannot be used). External interrupts INT0-INT2 in the S3C9688/P9688 interrupt structure meet this criteria. Note that when Stop mode is released by an external interrupt, the current values in system and peripheral control registers are not changed. When you use an interrupt to release Stop mode, the CLKCON.3 and CLKCON.4 register values remain unchanged, and the currently selected clock value is used. If you use an external interrupt for Stop mode release, you can also program the duration of the oscillation stabilization interval. To do this, you must make the appropriate control and clock settings before entering Stop mode. The external interrupt is serviced when the Stop mode release occurs. Following the IRET from the service routine, the instruction immediately following the one that initiated Stop mode is executed. #### IDLE MODE Idle mode is invoked by the instruction IDLE (opcode 6FH). In Idle mode, CPU operations are halted while select peripherals remain active. During Idle mode, the internal clock signal is gated off to the CPU, but not to interrupt logic and timer/counters. Port pins retain the mode (input or output) they had at the time Idle mode was entered. There are two ways to release Idle mode: - 1. Execute a reset. All system and peripheral control registers are reset to their default values and the contents of all data registers are retained. The reset automatically selects a slow clock (1/16) because CLKCON.3 and CLKCON.4 are cleared to '00B'. If interrupts are masked, a reset is the only way to release Idle mode. - 2. Activate any enabled interrupt, causing Idle mode to be released. When you use an interrupt to release Idle mode, the CLKCON.3 and CLKCON.4 register values remain unchanged, and the currently selected clock value is used. The interrupt is then serviced. Following the IRET from the service routine, the instruction immediately following the one that initiated Idle mode is executed. #### NOTE Only external interrupts that are not clock-related can be used to release Stop mode. To release Idle mode, however, any type of interrupt (that is, internal or external) can be used. S3C9688/P9688 RESET AND POWER-DOWN #### HARDWARE RESET VALUES Tables 8-1 through 8-3 list the values for CPU and system registers, peripheral control registers and peripheral data registers following a reset operation in normal operating mode. The following notation is used in these tables to represent specific reset values: - \_\_\_ A "1" or a "0" shows the reset bit value as logic one or logic zero, respectively. - \_\_\_ An 'x' means that the bit value is undefined following a reset. - \_\_\_ A dash ('-') means that the bit is either not used or not mapped. Table 8-1. Register Values after a Reset | Register Name | Mnemonic | Add | Address | | Bit Values after RESET | | | | | | | |----------------------------------------------------------------|-----------|------------|------------|---|------------------------|---|---|---|---|---|---| | | | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | General purpose registers | - | 000-191 | 00H-BFH | х | х | х | х | х | х | х | х | | Working registers | R0-R15 | 192-207 | C0H-CFH | х | х | Х | Х | Х | Х | Х | Х | | Timer 0 counter | TOCNT | 208 | DOH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 0 data register | TODATA | 209 | D1H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer 0 control register | TOCON | 210 | D2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | USB selection and transceiver crossover point control register | USXCON | 211 | D3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Clock control register | CLKCON | 212 | D4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | System flags register | FLAGS | 213 | D5H | 0 | 0 | 0 | 0 | _ | _ | - | - | | D+/PS2, D-/PS2 data register (only PS2 mode) | PS2DATA | 214 | D6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PS2 control and interrupt pending register | PS2CONINT | 214 | D7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 interrupt control register | POINT | 216 | D8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Stack pointer | SP | 217 | D9H | х | х | х | х | х | х | х | х | | Port 0 interrupt pending register | POPND | 218 | DAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Locatio | n DBH is n | ot mapped. | | | | | | | | • | | Basic timer control register | BTCON | 220 | DCH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Basic timer counter | BTCNT | 221 | DDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Locatio | n DEH is n | ot mapped. | | | | | | | | | | System mode register | SYM | 223 | DFH | - | - | - | - | - | 0 | 0 | 0 | | Port 0 data register | P 0 | 224 | EOH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 data register | P 1 | 225 | E1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 data register | P 2 | 226 | E2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 data register | Р3 | 227 | E3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 4 data register | P 4 | 228 | E4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESET AND POWER-DOWN S3C9688/P9688 Table 8-1. Register Values after a Reset (continued) | Bank O Register Name | Mnemonic | Add | Bit Values after a Reset | | | | | | | | | |----------------------------------------------|--------------|----------|--------------------------|---|---|---|---|---|---|---|---| | | | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Port 3 control register | P3CON | 229 | E5H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 control register (high byte) | POCONH | 230 | E6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 control register (low byte) | P0CONL | 231 | E7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 control register (high byte) | P1CONH | 232 | E8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 control register (low byte) | P1CONL | 233 | E9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 control register (high byte) | P2CONH | 234 | EAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 control register (low byte) | P2CONL | 235 | EBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 interrupt enable register | P2INT | 236 | ECH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 interrupt pending register | P2PND | 237 | EDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 4 control register | P4CON | 238 | EEH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 4 interrupt enable/pending register | P4INTPND | 239 | EFH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | USB function address register | FADDR | 240 | F0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Control endpoint status register | EPOCSR | 241 | F1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Interrupt endpoint status register | EP1CSR | 242 | F2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Control endpoint byte count register | EP0BCNT | 243 | F3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Control endpoint FIFO register | EP0FIFO | 244 | F4H | х | х | х | х | х | х | х | х | | Interrupt endpoint FIFO register | EP1FIFO | 245 | F5H | х | х | х | х | х | х | х | х | | USB interrupt pending register | USBPND | 246 | F6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | USB interrupt enable register | USBINT | 247 | F7H | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | USB power management register | PWRMGR | 248 | F8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Interrupt endpoint 2 control status register | EP2CSR | 249 | F9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Interrupt endpoint 2 FIFO register | EP2FIFO | 250 | FAH | х | х | х | х | х | х | х | х | | Endpoint mode register | EPMODE | 251 | FBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Endpoint 1 byte count | EP1BCNT | 252 | FCH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Endpoint 2 byte count | EP2BCNT | 253 | FDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | USB control register | USBCON | 254 | FEH | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | Location FFI | H is not | mapped | | | | | | | | | S3C9688/P9688 I/O PORTS 9 ### I/O PORTS #### **OVERVIEW** The S3C9688/P9688 USB Mode has five I/O ports (0-4) with a total of 32 pins. PS2 Mode has two I/O ports (D+/PS2, D-/PS2) with a total of 34 pins. You can access these ports directly by writing or reading port data register addresses. For keyboard applications, ports 0, 1 and 2 are usually configured as keyboard matrix input/output. Port 3 can be configured as LED drive. Port 4 is used for host communication or for controlling a mouse or other external device. Table 9-1. S3C9688/P9688 Port Configuration Overview | Port | Function Description | Programmability | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Bit-programmable I/O port for schmitt trigger input or open-drain output. Port0 can be individually configured as external interrupt inputs. Pull-up resistors are assignable by software. | Bit | | 1 | Bit-programmable I/O port for schmitt trigger input or open-drain output.<br>Pull-up resistors are assignable by software. | Bit | | 2 | Bit-programmable I/O port for schmitt trigger input or open-drain output. Port2 can be individually configured as external interrupt inputs. Pull-up resistors are assignable by software. | Bit | | 3 | Bit-programmable I/O port for schmitt trigger input, open-drain or push-pull output. P3.3 can be used to system clock output (CLO) pin. | Bit | | 4 | Bit-programmable I/O port for schmitt trigger input or open-drain output or push-pull output. Port4 can be individually configured as external interrupt inputs. In output mode, pull-up resistors are assignable by software. But in input mode, pull-up resistors are fixed. | Bit | | D+/PS2<br>D-/PS2<br>(PS2 mode<br>Only) | Bit-programmable I/O port for schmitt trigger input or open-drain output or push-pull output. This port individually configured as external interrupt inputs. In output mode, pull-up resistors are assignable by software. But in input mode, pull-up resistors are fixed. | Bit | I/O PORTS \$3C9688/P9688 #### PORT DATA REGISTERS Table 9-2 gives you an overview of the port data register names, locations and addressing characteristics. Data registers for ports 0-4 have the structure shown in Figure 9-1. | Register Name | Mnemonic | Decimal | Hex | R/W | |----------------------|----------|---------|-----|-----| | Port 0 data register | P 0 | 224 | EOH | R/W | | Port 1 data register | P 1 | 225 | E1H | R/W | | Port 2 data register | P 2 | 226 | E2H | R/W | | Port 3 data register | P3 | 227 | E3H | R/W | | Port 4 data register | P 4 | 228 | E4H | R/W | Table 9-2. Port Data Register Summary Figure 9-1. Port Data Register Format S3C9688/P9688 I/O PORTS #### PORT 0 AND PORT 1 Ports 0 bit-programmable, general-purpose, I/O ports. You can select schmitt trigger input mode, N-CH open drain output mode. You can access ports 0 and 1 directly by writing or reading the corresponding port data registers —P0 (E0H) and P1 (E1H). A reset clears the port control registers P0CONH, P0CONL, P1CONH and P1CONL to '00H', configuring all port 0 and port 1 pins as schmitt trigger inputs. In typical keyboard controller applications, the sixteen port 0 and port 1 pins can be used to check pressed key from keyboard matrix by generating keystroke output signals. Figure 9-2. Port 0 Control Registers (P0CONH, P0CONL) I/O PORTS \$3C9688/P9688 Figure 9-3. Port 1 Control Registers (P1CONH, P1CONL) S3C9688/P9688 I/O PORTS #### PORT 2 Port 2 is an 8-bit I/O port with individually configurable pins. It can be used for general I/O (Schmitt trigger input mode or push-pull output mode). Or, you can use port 2 pins as external interrupt (INTO) inputs. In addition, you can configure a pull-up resistor to individual pins using control register settings. All port 2 pin circuits have noise filters. In typical keyboard controller applications, the port 2 pins are programmed to receive key input data from the keyboard matrix. You can address port 2 bits directly by writing or reading the port 2 data register, P2 (E2H). The port 2 high-byte and low-byte control registers, P2CONH and P2CONL, are located at addresses EAH and EBH, respectively. Two additional registers, are used for interrupt control: P2INT (ECH) and P2PND (EDH). By setting bits in the port 2 interrupt enable register P2INT, you can configure specific port 2 pins to generate interrupt requests when rising or falling signal edges are detected. The application program polls the port 2 interrupt pending register, P2PND, to detect interrupt requests. When an interrupt request is acknowledged, the corresponding pending bit must be cleared by the interrupt service routine. In case of keyboard applications, the port 2 pins can be used to read key value from key matrix. Figure 9-4. Port 2 Control Registers (P2CONH, P2CONL) I/O PORTS \$3C9688/P9688 Figure 9-5. Port 2 Interrupt Enable Register (P2INT) Figure 9-6. Port 2 Interrupt Pending Register (P2PND) S3C9688/P9688 I/O PORTS ## PORT 3 Port 3 is a 4-bit, bit-configurable, general I/O port. It is designed for high-current functions such as LED drive. A reset configures P3.0-P3.3 to schmitt trigger input mode. Using the P3CON register (E5H), you can alternatively configure the port 3 pins as n-channel, open-drain outputs. P3.3 can be used to system clock output (CLO) port. Figure 9-7. Port 3 Control Register (P3CON) I/O PORTS \$3C9688/P9688 #### PORT 4 Port 4 is a 4-bit I/O port with individually configurable pins. It can be used for general I/O (Schmitt trigger, N-CH open drain output mode, push-pull output mode). Or, you can use port 4 pins as external interrupt (INT1) inputs. In addition, you can configure a pull-up resistor to individual pins using control register settings. All port 4 pins have noise filters. A reset configures P4.0-P4.3 to input mode. You address port 4 directly by writing or reading the port 4 data register, P4 (E4H). The port 4 control register, P4CON, is located at EEH. A additional registers used for interrupt control: P4INTPND (EFH). By setting bits in the port 4 interrupt enable and pending register P4INTPND.7-P4INTPND.4, you can configure specific port 4 pins to generate interrupt requests when falling signal edges are detected. The application program polls the interrupt pending register, P4INTPND.3-P4INTPND.0, to detect interrupt requests. When an interrupt request is acknowledged, the corresponding pending bit must be cleared by the interrupt service routine. Figure 9-8. Port 4 Control Register (P4CON) S3C9688/P9688 I/O PORTS Figure 9-9. Port 4 Interrupt Enable and Pending Register (P4INTPND) I/O PORTS \$3C9688/P9688 ## D+/PS2, D-/PS2 Figure 9-10. PS2 Control and Interrupt and Pending Register (PS2CONINT) S3C9688/P9688 BASIC TIMER AND TIMER 0 10 # **BASIC TIMER and TIMER 0** # **MODULE OVERVIEW** The S3C9688/P9688 has two default timers: an 8-bit basic timer and one 8-bit general-purpose timer/counter. The 8-bit timer/counter is called timer 0. #### Basic Timer (BT) You can use the basic timer (BT) in two different ways: - As a watchdog timer to provide an automatic reset mechanism in the event of a system malfunction. - To signal the end of the required oscillation stabilization interval after a reset or a Stop mode release. The functional components of the basic timer block are: - Clock frequency divider (f<sub>OSC</sub> divided by 4096, 1024, or 128) with multiplexer - 8-bit basic timer counter, BTCNT (DDH, read-only) - Basic tim er control register, BTCON (DCH, read/write) #### Timer 0 Timer 0 has two operating modes, one of which you select by the appropriate T0CON setting: - Interval timer mode - Overflow mode Timer 0 has the following functional components: - Clock frequency divider (f $_{ m OSC}$ divided by 4096, 256, or 8) with multiplexer - 8-bit counter (TOCNT), 8-bit comparator, and 8-bit reference data register (TODATA) - Timer 0 overflow interrupt (T00VF) and match interrupt (T0INT) generation - Timer 0 control register, T0CON BASIC TIMER AND TIMER 0 S3C9688/P9688 ## BASIC TIMER CONTROL REGISTER (BTCON) The basic timer control register, BTCON, is used to select the input clock frequency, to clear the basic timer counter and frequency dividers, and to enable or disable the watchdog timer function. A reset clears BTCON to '00H'. This enables the watchdog function and selects a basic timer clock frequency of $f_{OSC}$ /4096. To disable the watchdog function, you must write the signature code '1010B' to the basic timer register control bits BTCON.7-BTCON.4. The 8-bit basic timer counter, BTCNT, can be cleared at any time during normal operation by writing a "1" to BTCON.1. To clear the frequency dividers for both the basic timer input clock and the timer 0 clock, you write a "1" to BTCON.0. Figure 10-1. Basic Timer Control Register (BTCON) S3C9688/P9688 BASIC TIMER AND TIMER 0 #### **BASIC TIMER FUNCTION DESCRIPTION** #### Watchdog Timer Function You can program the basic timer overflow signal to generate a reset by setting BTCON.7-BTCON.4 to any value other than '1010B' (The '1010B' value disables the watchdog function). A reset clears BTCON to '00H', automatically enabling the watchdog timer function. A reset also selects the CPU clock (as determined by the current CLKCON register setting) divided by 4096 as the BT clock. A reset whenever a basic timer counter overflow occurs. During normal operation, the application program must prevent the overflow, and the accompanying reset operation, from occurring. To do this, the BTCNT value must be cleared (by writing a "1" to BTCON.1) at regular intervals. If a system malfunction occurs due to circuit noise or some other error condition, the BT counter clear operation will not be executed and a basic timer overflow will occur, initiating a reset. In other words, during normal operation, the basic timer overflow loop (a bit 7 overflow of the 8-bit basic timer counter, BTCNT) is always broken by a BTCNT clear instruction. If a malfunction does occur, a reset is triggered automatically. #### Oscillation Stabilization Interval Timer Function You can also use the basic timer to program a specific oscillation stabilization interval following a reset or when Stop mode has been released by an external interrupt. In Stop mode, whenever a reset or an external interrupt occurs, the oscillator starts. The BTCNT value then starts increasing at the rate of $f_{OSC}/4096$ (for reset), or at the rate of the preset clock source (for an external interrupt). When BTCNT.4 is set, a signal is generated to indicate that the stabilization interval has elapsed and to gate the clock signal off to the CPU so that it can resume normal operation. In summary, the following events occur when Stop mode is released: - During Stop mode, a power-on reset or an external interrupt occurs to trigger the Stop mode release and oscillation starts. - 2. If a power-on reset occurred, the basic timer counter will increase at the rate of f OSC /4096. If an external interrupt is used to release Stop mode, the BTCNT value increases at the rate of the preset clock source. - 3. Clock oscillation stabilization interval begins and continues until bit 4 of the basic timer counter is set. - 4. When a BTCNT.4 is set, normal CPU operation resumes. Figures 10-2 and 10-3 shows the oscillation stabilization time on RESET and STOP mode release BASIC TIMER AND TIMER 0 S3C9688/P9688 Figure 10-2. Oscillation Stabilization Time on RESET S3C9688/P9688 BASIC TIMER AND TIMER 0 Figure 10-3. Oscillation Stabilization Time on STOP Mode Release BASIC TIMER AND TIMER 0 S3C9688/P9688 #### TIMER 0 CONTROL REGISTER (TOCON) TOCON is located at address D2H, and is read/write addressable. A reset clears T0CON to '00H'. This sets timer 0 to normal interval match mode, selects an input clock frequency of $f_{OSC}$ /4096, and disables the timer 0 overflow interrupt and match interrupt. You can clear the timer 0 counter at any time during normal operation by writing a "1" to T0CON.3. The timer 0 overflow interrupt can be enabled by writing a "1" to T0CON.2. When a timer 0 overflow interrupt occurs and is serviced by the CPU, the pending condition must be cleared by software by writing a "0" to the timer 0 interrupt pending bit, T0CON.0. To enable the timer 0 match interrupt, you must write T0CON.1 to "1". To detect an interrupt pending condition, the application program polls T0CON.0. When a "1" is detected, a timer 0 match/ capture interrupt is pending. When the interrupt request has been serviced, the pending condition must be cleared by software by writing a "0" to the timer 0 interrupt pending bit, T0CON.0. Figure 10-4. Timer 0 Control Register (T0CON) S3C9688/P9688 BASIC TIMER AND TIMER 0 #### TIMER 0 FUNCTION DESCRIPTION #### Interval Match Mode In interval match mode, a match signal is generated when the counter value is identical to the value written to the T0 reference data register, T0DATA. The match signal generates a timer 0 match interrupt and then clears the counter. If for example, you write the value '10H' to T0DATA, the counter will increment until it reaches '10H'. At this point, the T0 match interrupt is generated, the counter value is reset and counting resumes. ## Overflow Mode In overflow mode, a overflow signal is generated regardless of the value written to the T0 reference data register when the counter value is overflowed. The overflow signal generates a timer 0 overflow interrupt and then T0 counter is cleared. Figure 10-5. Simplified Timer 0 Function Diagram: Interval Timer Mode BASIC TIMER AND TIMER 0 S3C9688/P9688 Figure 10-6. Basic Timer and Timer 0 Block Diagram 11 # UNIVERSAL SERIAL BUS # OVERVIEW Universal Serial Bus (USB) is a communication architecture that supports data transfer between a host computer and a wide range of PC peripherals. USB is actually a cable bus in which the peripherals share its bandwidth through a host scheduled token based protocol. The USB module in S3C9688/P9688 is designed to serve at a low speed transfer rate (1.5 Mbs) USB device as described in the Universal Serial Bus Specification Revision 2.0. S3C9688/P9688 can be briefly describe as a microcontroller with SAM 88RCRI core with an on-chip USB peripheral as can be seen in figure 11-1. The S3C9688/P9688 comes equipped with Serial Interface Engine (SIE), which handles the communication protocol of the USB. The S3C9688/P9688 supports the following control logic: packet decoding/generation, CRC generation/checking, NRZI encoding/decoding, Sync detection, EOP (end of packet) detection and bit stuffing. S3C9688/P9688 supports two types of data transfers; control and interrupt. Three endpoints are used in this device; Endpoint 0, Endpoint 1, and Endpoint 2. Please refer to the USB specification revision 2.0 for detail description of USB. Figure 11-1. USB Peripheral Interface #### Serial Bus Interface Engine (SIE) The Serial Interface Engine interfaces to the USB serial data and handles, deserialization/serialization of data, NRZI encoding/decoding, clock extraction, CRC generation and checking, bit stuffing and other specifications pertaining to the USB protocol such as handling inter packet time out and PID decoding. #### **Control Logic** The USB control logic manages data movements between the CPU and the transceiver by manipulating the transceiver and the endpoint register. This includes both transmit and receive operations on the USB. The logic contains byte count buffers for transmit operations that load the active transmit endpoint's byte count and use this to determine the number of bytes to transfer. The same buffer is used for receive transactions to count the number of bytes received and transfer that number to the receive endpoint's byte count register at the end of the transaction. The control logic in S3C9688/P9688, when transmitting, manages parallel to serial conversion, packet generation, CRC generation, NRZI encoding and bit stuffing. When receiving, the control logic in S3C9688/P9688 handles Sync detection, packet decoding, EOP (end of packet) detection, bit stuffing, NRZI decoding, CRC checking and serial to parallel conversion #### **Bus Protocol** All bus transactions involve the transmission of packets. S3C9688/P9688 supports three packet types; Token, Data and Handshake. Each transaction starts when the host controller sends a Token Packet to the USB device. The Token packets are generated by the USB host and decoded by the USB device. A Token Packet includes the type description, direction of the transaction, USB device address and the endpoint number. Data and Handshake packets are both decoded and generated by the USB device. In any transaction, the data is transferred from the host to a device or from a device to the host. The transaction source then sends a Data Packet or indicates that it has no data to transfer. The destination then responds with a Handshake Packet indicating whether the transfer was successful. #### **Data Transfer Types** USB data transfer occurs between the host software and a specific endpoint on the USB device. An endpoint supports a specific type of data transfer. The S3C9688/P9688 supports two data transfer endpoints: control and interrupt. Control transfer configures and assigns an address to the device when detected. Control transfer also supports status transaction, returning status information from device to host. Interrupt transfer refers to a small, spontaneous data transfer from USB device to host. #### **Endpoints** Communication flows between the host software and the endpoints on the USB device. Each endpoint on a device has an identifier number. In addition to the endpoint number, each endpoint supports a specific transfer type. S3C9688/P9688 supports three endpoints: Endpoint 0 supports control transfer, and Endpoint 1 and Endpoint 2 supports interrupt transfer. ## STRUCTURE OF USB AND PS/2 COMBINATIONAL PORT Figure 11-2. Block Diagram of USB and PS/2 Transceiver ## STRUCTURE OF VOLTAGE REGULATOR Figure 11-3. Block Diagram of Voltage Regulator Figure 11-4. Block Diagram of USB Signal Transceiver Figure 11-5. Block Diagram of GPIO Signal Transmitter ## **USB FUNCTION ADDRESS REGISTER (FADDR)** This register holds the USB address assigned by the host computer. FADDR is located at address F0H and is read/write addressable. Bit7 This register bit is used as test mode or special purpose mode, so user should set zero value, #### Bit6-0 FADDR: MCU updates this register once it decodes a SET\_ADDRESS command. MCU must write this register before it clears OUT\_PKT\_RDY (bit0) and sets DATA\_END (bit3) in the EPOCSR register. The function controller use this register's value to decode USB Token packet address. At reset, if the device is not yet configured the value is reset to 0. Figure 11-6. USB Function Address Register (FADDR) #### CONTROL ENDPOINT STATUS REGISTER (EPOCSR) EPOCSR register controls Endpoint 0 (Control Endpoint), and also holds status bits for Endpoint 0. EPOCSR is located at F1H and is read/write addressable. - Bit7 CLEAR\_SETUP\_END: MCU writes "1" to this bit to clear SETUP\_END bit (bit4). This bit is automatically cleared after clearing SETUP\_END bit by SIE. So read value will be always "0". - Bit6 CLEAR\_OUT\_PKT\_RDY: MCU writes "1" to this bit to clear OUT\_PKT\_RDY bit (bit0). This bit is automatically cleared after clearing OUT\_PKT\_RDY bit by USB block. So read value will be always "0". - Bit5 SEND\_STALL: MCU writes "1" to this bit to send STALL packet to Host, it must clear OUT\_PKT\_RDY (bit 0) at the same time. If MCU receive invalid command then should write #60h to this register. The SIE issues a STALL handshake to the current control transfer(Means next transaction). This bit will be cleared after sending STALL handshake. - Bit4 **SETUP\_END:** SIE sets this bit, when a control transfer ends without setting DATA\_END bit (bit3). MCU clears this bit, by writing a "1" to CLEAR\_SETUP\_END bit (bit7). When SIE sets this bit, an interrupt is generated to MCU. When such condition occurs, SIE flushes the FIFO. MCU can not access to FIFO until this bit cleared. This flag is a read only bit so MCU can not write to this bit directly. - Bit3 DATA\_END: MCU sets this bit: - After loading the last packet of data into the FIFO, and at the same time IN\_PKT\_RDY bit should be - While it clears OUT\_PKT\_RDY bit after unloading the last packet of data. - For a zero length data phase, this bit should be set when it clears OUT\_PKT\_RDY bit. - Bit2 SENT\_STALL: SIE sets this bit after send stall handshake to host. There are two cases which issue stall packet to host. If MCU set SEND\_STALL bit, then SIE will send stall to the next transaction and set this bit. The other case is send stall by SIE automatically since protocol violation. An interrupt is generated when this bit gets set. This bit is a read/write bit so MCU should clears this bit to end the STALL condition. - Bit1 IN\_PKT\_RDY: MCU sets this bit, after loading data into Endpoint 0 FIFO. SIE clears this bit, once the packet has been successfully sent to the host. An interrupt is generated when SIE clears this bit so that MCU can load the next packet. For a zero length data phase, MCU sets IN\_PKT\_RDY bit without load data to FIFO. - Bit0 OUT\_PKT\_RDY: SIE sets this bit, if the device receive valid data from host. An interrupt is generated, when SIE sets this bit. MCU should download data and clears this bit by writing "1" to CLEAR\_OUT\_PKT\_RDY bit at the end of execution. #### NOTE When SETUP\_END bit is set, OUT\_PKT\_RDY bit may also be set. This happens when the current transfer has terminated by new setup transaction. In such case, MCU should first clear SETUP\_END bit, and then start servicing the new control transfer. Figure 11-7. Control Endpoint Status Register (EPOCSR) #### INTRRUPT ENDPOINTS STATUS REGISTER (EP1CSR, EP2CSR)—IN MODE EP1CSR register controls Endpoint 1, and also holds status bits for Endpoint 1. EP1CSR is located at F2H and is read/write addressable. EP2CSR register controls Endpoint2, and the contents is perfectly same to EP1CSR. EP2CSR is located at F9H and is read/write addressable. EP1CSR and EP2CSR have two modes. These are IN and OUT mode which are decided by ENDPOINT\_MODE register. The below is IN mode configuration. - Bit7 **CLR\_DATA\_TOGGLE:** MCU write "1" to this bit for initializing data toggle sequence. Data toggle sequence can be monitored through WRT\_CNT register. - Bit6 MAXP[3]. - Bit5 MAXP[2]. - Bit4 MAXP[1]. - Bit3 MAXP[0]. - S3P9688 is a low speed USB controller so the maximum packet size is 8 bytes, - This part is a limitation of MAXMUM packet size so the device can not send more data than this value. - Bit2 UC\_FIFO\_FLUSH: MCU sets this bit for initializing the FIFO. MCU can not clear IN\_PKT\_RDY so if MCU want to clear IN\_PKT\_RDY after set then MCU should issue UC\_FIFO\_FLUSH for clearing IN\_PKT\_RDY. - Bit1 FORCE\_STALL: MCU sets this bit for sending stall packet. This flag will not be cleared by SIE. So MCU should clear this flag for stopping stall condition. Device will send stall until this flag is cleared. - Bit0 IN\_PKT\_RDY: MCU sets this bit after loading data to FIFO. SIE will clear this flag after sending data to host. An interrupt is generated when this flag is cleared. If MCU issue UC\_FIFO\_FLUSH during this flag set then this flag is cleared and generate interrupt to MCU. So MCU will get interrupt directly after setting UC\_FIFO\_FLUSH flag if this flag was set. #### INTRRUPT ENDPOINTS STATUS REGISTER (EP1CSR, EP2CSR)—OUT MODE The below is OUT mode configuration. - Bit7 Reserved. - Bit6 CLEAR\_OUT\_PKT\_RDY: MCU writes "1" to this bit to clear OUT\_PKT\_RDY bit (bit0). This bit is automatically cleared after clearing OUT\_PKT\_RDY bit by SIE. So read value will be always "0". - Bit5 Reserved. - Bit4 Reserved. - Bit3 **SENT\_STALL:** This flag is set by SIE after sending stall packet. And this flag is just for monitoring the action of SIE so it does not mean any other things. This flag can be cleared by MCU. - Bit2 UC\_FIFO\_FLUSH: MCU sets this bit for initializing the FIFO. MCU can not clear IN\_PKT\_RDY so if MCU want to clear IN\_PKT\_RDY after set then MCU should issue UC\_FIFO\_FLUSH for clearing IN\_PKT\_RDY. - Bit1 FORCE\_STALL: MCU sets this bit for sending stall packet. This flag will not be cleared by SIE. So MCU should clear this flag for stopping stall condition. Device will send stall until this flag is cleared. - Bit0 OUT\_PKT\_RDY: SIE sets this bit, if the device receive valid data from host. An interrupt is generated, when SIE sets this bit. MCU should download data and clears this bit by writing "1" to CLEAR\_OUT\_PKT\_RDY bit at the end of execution. ## **ENDPOINT 0 WRITE COUNT REGISTER (EPOBCNT)** EPOBCNT register contains data count value, some monitoring and flow control flag. EPOBCNT is located at F3H and is read addressable. - Bit7 DATA\_TOGGLE: This bit is a read only flag. This flag is just for monitoring the data toggle sequence. - Bit6 **TOKEN:** This flag is for monitoring. If this value is set then it means the last received token packet is SETUP token and if the value is "0" then the last received token packet is OUT or IN packet. - Bit5 **OVER\_8:** If device receive over 8 bytes SETUP or OUT transaction then the device does not answer to these transaction and set this flag as a error indicator. - Bit4 **ENABLE:** MCU set this bit for disabling endpoint 0. Device does not answer to any traffic if addressed to endpoint 0 until this bit is cleared. - Bit3 EPOWRT\_CNT[3]. - Bit2 EPOWRT\_CNT[2]. - Bit1 EPOWRT\_CNT[1]. - Bit0 **EPOWRT\_CNT[0]:** SIE store data count after receive valid data from host. The maximum value is 8. And if MCU downloading the FIFO then this value also decreased according to remain data count. ## **ENDPOINT 1 WRITE COUNT REGISTER (EP1BCNT)** EP1BCNT register contains data count value, some monitoring and flow control flag. EP1BCNT is located at FCH and is read/write addressable. - Bit7 DATA\_TOGGLE: This bit is a read only flag. This flag is just for monitoring the data toggle sequence. - Bit6 Reserved. - Bit5 **OVER\_8:** If device receive over 8 bytes SETUP or OUT transaction then the device does not answer to these transaction and set this flag as a error indicator. - Bit4 **ENABLE:**. MCU set this bit for disabling endpoint 1. Device does not answer to any traffic if addressed to endpoint 1 until this bit is cleared. - Bit3 EP1WRT\_CNT[3]. - Bit2 EP1WRT\_CNT[2]. - Bit1 EP1WRT\_CNT[1]. - Bit0 **EP1WRT\_CNT[0]:** SIE store data count after receive valid data from host. The maximum value is 8. And if MCU downloading the FIFO then this value also decreased according to remain data count. ## **ENDPOINT 2 WRITE COUNT REGISTER (EP2BCNT)** EP2BCNT register contains data count value, some monitoring and flow control flag. EP2BCNT is located at FDH and is read/write addressable. - Bit7 DATA\_TOGGLE: This bit is a read only flag. This flag is just for monitoring the data toggle sequence. - Bit6 Reserved. - Bit5 **OVER\_8:**.If device receive over 8 bytes SETUP or OUT transaction then the device does not answer to these transaction and set this flag as a error indicator. - Bit4 **ENABLE:**. MCU set this bit for disabling endpoint 2. Device does not answer to any traffic if addressed to endpoint 1 until this bit is cleared. - Bit3 EP1WRT\_CNT[3]. - Bit2 EP1WRT\_CNT[2]. - Bit1 EP1WRT\_CNT[1]. - Bit0 **EP1WRT\_CNT[0]:** SIE store data count after receive valid data from host. The maximum value is 8. And if MCU downloading the FIFO then this value also decreased according to remain data count. ## **ENDPOINT MODE REGISTER (EPMODE)** EPMODE register contains the field which defines USB reset signal length and the field which defines the direction of endpoints. EPMODE is located at FBH and is read/write addressable. # Bit7 RESET\_LENGTH[1]. Bit6 **RESET\_LENGTH[0]:** This field defines the length of USB reset signal. The reset value is "00". MCU can control USB reset length through this field. The definition is as below. ``` — "00": 20.954 us. ``` - "01": 10.476 us. — "10": 5.236 us. - "11" : 2.664 us. #### Bit5 Reserved. #### Bit4 Reserved. - Bit3 CHIP\_TEST\_MODE: If this value is "1" then Test mode and If this value is "0" then Normal mode. User must not set this bit. The Reset value is "0" - Bit2 **OUTPUT\_ENABLE\_MODE:** If this value is "1" then Normal mode and If this value is "0" then Enhanced mode. The Reset value is "0". - Bit1 **ENDPOINT\_MODE[1]:** MCU can define direction of interrupt transfer. If this value is "1" then endpoint 2 act as a OUT interrupt endpoint and if this value is "0" then endpoint 2 act as a IN interrupt endpoint. The reset value is "0". - Bit0 **ENDPOINT\_MODE[0]:** MCU can define direction of interrupt transfer. If this value is "1" then endpoint 1 act as a OUT interrupt endpoint and if this value is "0" then endpoint 1 act as a IN interrupt endpoint. The reset value is "0". #### USB POWER MANAGEMENT REGISTER (PWRMGR) PWRMGR register interacts with the Host's power management system to execute system power events such as SUSPEND or RESUME. And this register also contains monitoring field for detail control of MCU. This register is located at address F8H and is read/write addressable. - Bit7 Reserved. - Bit6 Reserved. - Bit5 Reserved. - Bit4 VPIN\_MONITOR: If this value is "1" then DATA- is one and If this value is "0" then DATA+ is zero. - Bit3 VMIN\_MONITOR: If this value is "1" then DATA- is one and If this value is "0" then DATA- is one. - Bit2 CLEAR\_SUSP\_CNT: MCU write "1" value to this bit for clearing suspend counter which count 3 ms. And during this value stay "1" the suspend counter does not proceed. That means the USB controller can not go into suspend state during this value stays "1". - Bit1 Reserved. - Bit0 **SUSPEND\_STATE:** Suspend state is set when the MCU sets suspend interrupt. This bit is cleared automatically when: - MCU writes "0" to SEND\_RESUME bit to end the RESUME signaling (after SEND\_RESUME is set for 10ms). - MCU receives RESUME signaling from the Host while in SUSPEND mode. Figure 11-8. USB Power Management Register (PWRMGR) #### CONTROL ENDPOINT FIFO REGISTER (EPOFIFO) This register is bi-directional, 8 byte depth FIFO used to transfer Control Endpoint data. EP0FIFO is located at address F4H and is read/write addressable. Initially, the direction of the FIFO, is from the Host to the MCU. After a setup token is received for a control transfer, that is, after MCU unload the setup token bytes, and clears OUT\_PKT\_RDY, the direction of FIFO is changed automatically from MCU to the Host. #### INTERRUPT ENDPOINT 1 FIFO REGISTER (EP1FIFO) EP1FIFO is an bi-direction 8-byte depth FIFO used to transfer data from the MCU to the Host or from the Host to the MCU. MCU writes data to this register, and when finished set IN\_PKT\_RDY. Meanwhile, when USB receives valid data through this register, it sets OUT\_PKT\_RDY, after MCU unload Data bytes, and clears OUT\_PKT\_RDY, This register is located at address F5H. #### INTERRUPT ENDPOINT 2 FIFO REGISTER (EP2FIFO) EP2FIFO is an bi-direction 8-byte depth FIFO used to transfer data from the MCU to the Host or from the Host to the MCU. MCU writes data to this register, and when finished set IN\_PKT\_RDY. Meanwhile, when USB receives valid data through this register, it sets OUT\_PKT\_RDY, after MCU unload Data bytes, and clears OUT\_PKT\_RDY, This register is located at address FAH. #### USB INTERRUPT PENDING REGISTER (USBPND) USBPND register has the interrupt bits for endpoints and power management. *This register is cleared once read by MCU.* While any one of the bits is set, an interrupt is generated. USBPND is located at address F6H. - Bit7-6 Not used - Bit5 USB\_RST\_PND: This bit is set, when usb reset signal is received. - Bit4 ENDPT2\_PND: This bit is set, when suspend signaling is received. - Bit3 RESUME\_PND: While in suspend mode, if resume signaling is received this bit gets set. - Bit2 SUSPEND\_PND: This bit is set, when suspend signaling is received. - Bit1 ENDPT1\_PND: This bit is set, when Endpoint 1 needs to be serviced. - Bit0 **ENDPTO\_PND:** This bit is set, when Endpoint 0 needs to be serviced. It is set under any one of the following conditions: - OUT\_PKT\_RDY is set. - IN\_PKT\_RDY gets cleared. - SENT\_STALL gets set. - DATA\_END gets cleared. - SETUP\_END gets set. Figure 11-9. USB Interrupt Pending Register (USBPND) #### **USB INTERRUPT ENABLE REGISTER (USBINT)** USBINT is located at address F7H and is read/write addressable. This register serves as an interrupt mask register. If the corresponding bit = 1 then the respective interrupt is enabled. By default, all interrupts except suspend interrupt is enabled. Interrupt enables bits for suspend and resume is combined into a single bit (bit 2). ## Bit7-5 Not used ## Bit4 ENABLE\_USB\_RST\_INT: - 1: Enable USB RESET INTERRUPT (default) - 0: Disable USB RESET INTERRUPT #### Bit3 **ENABLE\_ENDPT2\_INT**: - 1: Enable ENDPOINT 2 INTERRUPT (default) - 0: Disable ENDPOINT 2 INTERRUPT #### Bit2 ENABLE\_SUSPEND\_RESUME\_INT: - 1: Enable SUSPEND and RESUME INTERRUPT - 0: Disable SUSPEND and RESUME INTERRUPT (default) ## Bit1 **ENABLE\_ENDPT1\_INT**: - 1: Enable ENDPOINT 1 INTERRUPT (default) - 0: Disable ENDPOINT 1 INTERRUPT ## Bit0 ENABLE\_ENDPT0\_INT: - 1: Enable ENDPOINT 0 INTERRUPT (default) - 0: Disable ENDPOINT 0 INTERRUPT Figure 11-10. USB Interrupt Enable Register (USBINT) ## **USB CONTROL REGISTER (USBCON)** USBCON is for the control of USB data line and the control of reset . This register is located at address FEH and is read/write addressable. - Bit5 DP/DM Control: When this bit is set, DP/DM lines can be controlled by MCU as bellows - Bit4 **DP:** On the condition of bit5 set, if this bit is 1, DP line is to be high and the other case this bit is 0 DP line is low. - Bit3 DM: On the condition of bit5 set, if this bit is 1, DM line is to be high and the other case this bit is 0 DM line is low. - Bit2 USB\_RESET\_EN: When this bit is set, it is USB is made reset, which trigger MCU reset automatically - Bit1 MCU\_RESET: When this bit is set, MCU makes USB reset - Bit1 USB\_RSTN: USB reset status bit 0: USB is not reset1: USB is reset Figure 11-11. USB Control Register (USBCON) UNIVERSAL SERIAL BUS S3C9688/P9688 ## USB SIGNAL AND SIGNAL CROSSOVER POINT CONTROL REGISTER (USXCON) USXCON is located at address D3H and is read/write addressable. You can select protocol mode between USB PS2 and adjust USB signal crossover point. ## Bit7 USB/PS2 mode select bit: 0: PS2 mode (Default) 1: USB mode (This bit is set when the D+/PS2, D-/PS2 port set the D+, D-) ## Bit6 USB Pull-Up Control bit: 0: Pull-Up Disable 1: Pull-Up Enable ## Bit5 USB signal crossover point control bit: | Edge Delay<br>Control | Bit 5, (2) | Bit 4, (1) | Bit 3, (0) | Delay Value | Delay Unit | |-----------------------|------------|------------|------------|-------------|------------| | Rising | 0 | 0 | 0 | 0 | | | Edge | | 0 | 1 | 1 | (about) | | | | 1 | 0 | 2 | 2.5 msec | | | | 1 | 1 | 4 | | | Falling | 1 | 0 | 0 | 0 | | | Edge | | 0 | 1 | 1 | | | | | 1 | 0 | 2 | | | | | 1 | 1 | 4 | | **NOTE:** The value is recommended by chip Vendor. # **12** ## LVR (LOW VOLTAGE RESET) ## **OVERVIEW** The S3C9688/P9688 have a LVR (Low Voltage Reset) for power on reset and voltage reset. Figure 12-1. LVR Architecture - Low Voltage Reset generated $_{ m RESET}$ signal. - Start Up Circuit: Start up reference voltage generator circuit when device is powered. - Reference Voltage Generator: Supply Voltage independent reference voltage generator. - Voltage Divider: Divide supply voltage by "N" - Comparator: Compare reference voltage and divided voltage. - Glitch Filter: Remove glitch and noise signal. LVR (LOW VOLTAGE RESET) S3C9688/P9688 Figure 12-2. LVR Characteristics ## LVR AND POWER ON $_{\mbox{RESET}}$ OPERATIONS Figure 12-3. LVR and Power On $_{\mbox{\scriptsize RESET}}$ Operation ## NOTES S3C9688/P9688 ELECTRICAL DATA 13 ## **ELECTRICAL DATA** ## **OVERVIEW** In this section, the following S3C9688/P9688 electrical characteristics are presented in tables and graphs: - Absolute maximum ratings - D.C. electrical characteristics - Input/Output capacitance - A.C. electrical characteristics - Input timing for external interrupt (Ports 0, 2, and 4) D+/PS2, D-/PS2: PS2 Mode Only - Input timing for RESET - Oscillator characteristics - Oscillation stabilization time - Clock timing measurement points at $X_{IN}$ - Data retention supply voltage in Stop mode - Stop mode release timing when initiated by a reset - Stop mode release timing when initiated by an external interrupt - Characteristic curves ELECTRICAL DATA S3C9688/P9688 Table 13-1. Absolute Maximum Ratings $(T_A = 25 \circ C)$ | Parameter | Symbol | Conditions | Rating | Unit | |-----------------------|-----------------|----------------------------------------|--------------------------|------| | Supply Voltage | V <sub>DD</sub> | - | - 0.3 to + 6.5 | V | | Input Voltage | V | All input ports | $-0.3$ to $V_{DD} + 0.3$ | V | | Output Voltage | v <sub>o</sub> | All output ports | $-0.3$ to $V_{DD} + 0.3$ | V | | Output Current High | I<br>OH | One I/O pin active | - 18 | m A | | | | All I/O pins active | - 60 | | | Output Current Low | l<br>OL | One I/O pin active | + 30 | m A | | | | Total pin current for ports 3 | + 100 | | | | | Total pin current for ports 0, 1, 2, 4 | + 100 | | | Operating Temperature | T <sub>A</sub> | - | - 40 to + 85 | °C | | Storage Temperature | T<br>STG | - | - 65 to + 150 | °C | S3C9688/P9688 ELECTRICAL DATA Table 13-2. D.C. Electrical Characteristics $(T_A = -40 \, {}^{\circ}\text{C to} + 85 \, {}^{\circ}\text{C}, \, V_{DD} = 4.0 \, V \, to \, 5.25 \, V)$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |-------------------------------|-----------------|---------------------------------------------------------------------------|-----------------------|--------------------|---------------------|------| | Operating Voltage | V <sub>DD</sub> | f = 6 MHz<br>OSC<br>(instruction clock = 1 MHz) | 4.0 | 5.0 | 5.25 | V | | Input High Voltage | V<br>IH1 | All input pins except V | 0.8 V <sub>DD</sub> | - | V <sub>DD</sub> | V | | | V<br>IH2 | X <sub>IN</sub> | V <sub>DD</sub> - 0.5 | | V <sub>DD</sub> | | | | V IH3 | RESET | | 0.5V <sub>DD</sub> | | | | Input Low Voltage | V IL1 | All input pins except V | - | - | 0.2 V <sub>DD</sub> | V | | | V<br>IL2 | X <sub>IN</sub> | | | 0.4 | | | | V<br>IL2 | RESET | | 0.5V <sub>DD</sub> | | | | Output High Voltage | V он | $I_{OH} = -200 \mu A$ ; All output ports except ports 0, 1 and 2, D+, D- | V <sub>DD</sub> - 1.0 | - | _ | V | | Output Low Voltage | V OL | I = 1 mA<br>OL<br>All output port except D+, D- | - | - | 0.4 | V | | Output Low Current | l<br>OL | V <sub>OL</sub> = 3V<br>Port 3 only | 8 | 15 | 23 | m A | | Input High<br>Leakage Current | l (3)<br>LIH1 | V = V DD<br>All inputs except I LIH2<br>except D+, D- | - | - | 3 | μА | | | I (3)<br>LIH2 | $V_{IN} = V_{DD}$ $X_{IN}, X_{OUT, RESET}$ | - | - | 20 | μА | | Input Low<br>Leakage Current | l (3)<br>LIL1 | V = 0 V All inputs except I Except D+, D- | - | - | - 3 | μА | | | I (3)<br>LIL2 | V = 0 V<br>X X X OUT, RESET | - | - | - 20 | μΑ | ELECTRICAL DATA S3C9688/P9688 Table 13-2. D.C. Electrical Characteristics (Continued) $(T_A = -40 \, ^{\circ}\text{C to} + 85 \, ^{\circ}\text{C}, \, V_{DD} = 4.0 \, \text{V to} \, 5.25 \, \text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |--------------------------------|-----------------|----------------------------------------------------------|-----|-----|-----|-----------| | Output High<br>Leakage Current | I (1) | V OUT DD DD AII I/O pins and output pins except D+, D- | - | - | 3 | μΑ | | Output Low<br>Leakage Current | I (1) | V = 0 V<br>AII I/O pins and output pins<br>except D+, D- | - | - | - 3 | μΑ | | Pull-up Resistors | R <sub>L1</sub> | V <sub>IN</sub> = 0 V<br>Ports 0, 1, 2, 4.2-3, Reset | 25 | 50 | 100 | kΩ | | | R <sub>L2</sub> | V <sub>IN</sub> = 0 V; P4.0-1 | 2 | - | 5 | | | Supply Current (2) | I<br>DD1 | Normal operation mode<br>6 MHz CPU clock | - | 5.5 | 12 | m A | | | I<br>DD2 | Idle mode; 6 MHz oscillator | | 2.2 | 5 | m A | | | I<br>DD3 | Stop mode | | 6 | 15 | $\mu^{A}$ | ## NOTES: - 1. Except $X_{IN}$ and $X_{OUT}$ . - 2. Supply current does not include current drawn through internal pull-up resistors or external output current loads. - 3. When USB Mode Only in 4.2 V to 5.25 V, D+ and D- satisfy the USB spec 1.1. S3C9688/P9688 ELECTRICAL DATA Table 13-3. Input/Output Capacitance $$(T_A = -40 \, \circ C \, to + 85 \, \circ C, \, V_{DD} = 0 \, V)$$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |-----------------------|------------------|--------------------------------------------------------|-----|-----|-----|------| | Input<br>Capacitance | C <sub>IN</sub> | f = 1 MHz; Unmeasured pins<br>are connected to V<br>SS | - | - | 10 | pF | | Output<br>Capacitance | C <sub>OUT</sub> | | | | | | | I/O Capacitance | C | | | | | | Table 13-4. A.C. Electrical Characteristics $$(T_A = -40 \, \circ C \, to \, +85 \, \circ C, \, V_{DD} = 4.0 \, V \, to \, 5.25 \, V)$$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |------------------------------------|--------------|---------------|-----|-----|-----|----------------| | Interrupt Input<br>High, Low Width | t<br>INTH, t | P0, P2 and P4 | - | 200 | - | ns | | RESET Input Low<br>Width | t<br>RSL | RESET | 10 | - | - | μ <sup>S</sup> | Figure 13-1. Input timing for External Interrupt (Ports 0, 2, and 4) Figure 13-2. Input Timing for $\scriptstyle{RESET}$ ELECTRICAL DATA S3C9688/P9688 Table 13-5. Oscillator Characteristics $$(T_A = -40 \circ C + 85 \circ C, V_{DD} = 4.0 \text{ V to } 5.25 \text{ V})$$ | Oscillator | Clock Circuit | Test Condition | Min | Тур | Мах | Unit | |--------------------------------------------------|-----------------|-----------------------|-----|-----|-----|------| | Main crystal Main<br>ceramic (f <sub>OSC</sub> ) | X <sub>IN</sub> | Oscillation frequency | - | 6.0 | - | MHz | | External clock | XIN | Oscillation frequency | - | 6.0 | - | | Table 13-6. Oscillation Stabilization Time $$(T_A = -40 \circ C + 85 \circ C, V_{DD} = 4.0 \text{ V to } 5.25 \text{ V})$$ | Oscillator | Test Condition | Min | Тур | Мах | Unit | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|---------------|-----|------| | Main Crystal | f <sub>OSC</sub> = 6.0 MHz | - | - | 10 | m s | | Main Ceramic | (Oscillation stabilization occurs when $V_{\mbox{\scriptsize DD}}$ is equal to the minimum oscillator voltage range.) | | | | | | Oscillator<br>Stabilization Wait<br>Time | t <sub>WAIT</sub> stop mode release time by a reset | - | 216/ f<br>OSC | - | | | | t <sub>WAIT</sub> stop mode release time by an interrupt | _ | (note) | - | | $\textbf{NOTE}: \quad \text{The oscillator stabilization wait time, } t_{\text{WAIT}}, \text{ is determined by the setting in the basic timer control register, BTCON.}$ Table 13-7. Data Retention Supply Voltage in Stop Mode $$(T_A = -40 \circ C \text{ to } + 85 \circ C)$$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |----------------------------------|-----------|--------------------------------------|-----|-----|-----|------| | Data Retention<br>Supply Voltage | V<br>DDDR | Stop mode | 2.0 | - | 6 | V | | Data Retention<br>Supply Current | I<br>DDDR | Stop mode; V <sub>DDDR</sub> = 2.0 V | - | - | 300 | μΑ | S3C9688/P9688 ELECTRICAL DATA Figure 13-3. Stop Mode Release Timing When Initiated by a Reset Figure 13-4. Stop Mode Release Timing When Initiated by an External Interrupt ELECTRICAL DATA S3C9688/P9688 Table 13-8. Low Speed USB Electrical Characteristics $(T_A = -40 \circ C \text{ to } + 85 \circ C, \text{ Voltage Regulator Output V}_{33out} = 2.8 \text{ V} \text{ to } 3.5 \text{ V}, \text{ typ } 3,3 \text{ V})$ | Parameter | Symbol | Conditions | Min | Мах | Unit | |----------------------------------|------------|--------------------------------|-----|-----|------| | Transition Time: | | | | | | | Rise Time | Tr | CL = 50 pF | 75 | - | ns | | | | CL = 350 pF | - | 300 | | | Fall Time | Tf | CL = 50 pF | 75 | - | | | | | CL = 350 pF | - | 300 | | | Rise/Fall Time Matching | Trfm | (Tr/Tf) CL = 50 pF | 80 | 120 | % | | Output Signal Crossover Voltage | Vcrs | CL = 50 pF | 1.3 | 2.0 | V | | Voltage Regulator Output Voltage | V<br>330UT | with V to GND 0.1 μF capacitor | 2.8 | 3.5 | V | Figure 13-5. USB Data Signal Rise and Fall Time Figure 13-6. USB Output Signal Crossover Point Voltage S3C9688/P9688 ELECTRICAL DATA ## Table 13-9. Low Speed USB Electrical Characteristics $(T_A = -40 \circ C \text{ to } +85 \circ C)$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |--------------------------|--------|------------|------|------|------|------| | Low level detect voltage | V LVD | - | 3.00 | 3.40 | 3.80 | V | ELECTRICAL DATA S3C9688/P9688 ## NOTES S3C9688/P9688 MECHANICAL DATA 14 ## **MECHANICAL DATA** ## **OVERVIEW** The S3C9688/P9688 is available in a 42-pin SDIP package (Samsung: 42-SDIP-600) and a 44-pin QFP package (44-QFP-1010B). Package dimensions are shown in Figures 14-1 and 14-2. Figure 14-1. 42-Pin SDIP Package Mechanical Data (42-SDIP-600) MECHANICAL DATA \$3C9688/P9688 Figure 14-2. 44-Pin QFP Package Mechanical Data (44-QFP-1010B) S3C9688/P9688 S3P9688 OTP 15 ## S3P9688 OTP ## OVERVIEW The S3P9688 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the S3C9688 microcontroller. It has an on-chip OTP ROM instead of masked ROM. The EPROM is accessed by serial data format. The S3P9688 is fully compatible with the S3C9688, both in function and in pin configuration. Because of its simple programming requirements, the S3P9688 is ideal for use as an evaluation chip for the S3C9688. Figure 15-1. S3P9688 Pin Assignments (42-SDIP Package) S3P9688 OTP S3C9688/P9688 Figure 15-2. S3P9688 Pin Assignments (44-QFP Package) S3C9688/P9688 S3P9688 OTP Table 15-1. Descriptions of Pins Used to Read/Write the EPROM | Main Chip | | | During | Programming | |-----------|----------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin Name | Pin No. | I/O | Function | | P2.6 | SDAT | 9 (3) | I/O | Serial Data Pin (Output when reading, Input when writing) Input and Push-pull Output Port can be assigned | | P2.7 | SCLK | 10 (4) | I/O | Serial Clock Pin (Input Only Pin) | | TEST | TEST | 15 (9) | I | Chip Initialization and EPROM Cell Writing Power Supply Pin (Indicates OTP Mode Entering) When writing 12.5 V is applied and when reading. | | RESET | RESET | 18 (12) | I | 0 V: OTP write and test mode<br>5 V: Operating mode | | V / V ss | V / V ss | 11(5)/12(6) | _ | Logic Power Supply Pin. | NOTE: () means 44 QFP package. Table 15-2. Comparison of S3P9688 and S3C9688 Features | Characteristic | S3P9688 | S3C9688 | |-------------------------------------------|---------------------------------------------------------|---------------------------| | Program Memory | 8-Kbyte EPROM | 8-Kbyte mask ROM | | Operating Voltage (V DD) | 4.0 V to 5.25 V | 4.0 V to 5.25 V | | OTP Programming Mode | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (RESET) = 12.5 V | | | Pin Configuration | 42 SDIP/44 QFP | 42 SDIP/44 QFP | | EPROM Programmability User Program 1 time | | Programmed at the factory | ## OPERATING MODE CHARACTERISTICS When 12.5 V is supplied to the $V_{pp}$ (RESET) pin of the S3P9688, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 15-3 below. Table 15-3. Operating Mode Selection Criteria | V <sub>DD</sub> | Vpp<br>(RESET) | REG/<br>MEM | Address<br>(A15–A0) | R/W | Mode | |-----------------|----------------|-------------|---------------------|-----|-----------------------| | 5 V | 5 V | 0 | 0000Н | 1 | EPROM read | | | 12.5 V | 0 | 0000Н | 0 | EPROM program | | | 12.5 V | 0 | 0000Н | 1 | EPROM verify | | | 12.5 V | 1 | 0E3FH | 0 | EPROM read protection | S3P9688 OTP S3C9688/P9688 Figure 15-3. OTP Programming Algorithm S3C9688/P9688 S3P9688 OTP Table 15-4. D.C. Electrical Characteristics $(T_A = -40 \, ^{\circ}\text{C} \, \text{to} + 85 \, ^{\circ}\text{C}, \, V_{DD} = 4.0 \, \text{V} \, \text{to} \, 5.25 \, \text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Мах | Unit | |-----------------------|----------|---------------------------------|-----|-----|-----|------| | Supply Current (note) | l<br>DD1 | Normal mode;<br>6 MHz CPU clock | - | 5.5 | 12 | m A | | | l<br>DD2 | ldle mode;<br>6 MHz CPU clock | | 2.2 | 5 | | | | I<br>DD3 | Stop mode | | 6 | 15 | μΑ | NOTE: Supply current does not include current drawn through internal pull-up resistors or external output current loads. S3P9688 OTP S3C9688/P9688 ## NOTES S3C9688/P9688 DEVELOPMENT TOOLS 16 ## **DEVELOPMENT TOOLS** #### OVERVIEW Samsung provides a powerful and easy-to-use development support system in turnkey form. The development support system is configured with a host system, debugging tools, and support software. For the host system, any standard computer that operates with MS-DOS as its operating system can be used. One type of debugging tool including hardware and software is provided: the sophisticated and powerful in-circuit emulator, SMDS2+, for S3C7, S3C9, S3C8 families of microcontrollers. The SMDS2+ is a new and improved version of SMDS2. Samsung also offers support software that includes debugger, assembler, and a program for setting options. #### SHINE Samsung Host Interface for in-circuit Emulator, SHINE, is a multi-window based debugger for SMDS2+. SHINE provides pull-down and pop-up menus, mouse support, function/hot keys, and context-sensitive hyper-linked help. It has an advanced, multiple-windowed user interface that emphasizes ease of use. Each window can be sized, moved, scrolled, highlighted, added, or removed completely. #### SAMA ASSEMBLER The Samsung Arrangeable Microcontroller (SAM) Assembler, SAMA, is a universal assembler, and generates object code in standard hexadecimal format. Assembled program code includes the object code that is used for ROM data and required SMDS program control data. To assemble programs, SAMA requires a source file and an auxiliary definition (DEF) file with device specific information. ## **SASM86** The SASM86 is an relocatable assembler for Samsung's S3C9-series microcontrollers. The SASM86 takes a source file containing assembly language statements and translates into a corresponding source code, object code and comments. The SASM86 supports macros and conditional assembly. It runs on the MS-DOS operating system. It produces the relocatable object code only, so the user should link object file. Object files can be linked with other object files and loaded into memory. ## HEX2ROM HEX2ROM file generates ROM code from HEX file which has been produced by assembler. ROM code must be needed to fabricate a microcontroller which has a mask ROM. When generating the ROM code (.OBJ file) by HEX2ROM, the value "FF" is filled into the unused ROM area upto the maximum ROM size of the target device automatically. DEVELOPMENT TOOLS S3C9688/P9688 ## TARGET BOARDS Target boards are available for the test of all S3C9-series microcontrollers. All required target system cables and adapters are included with the device-specific target board. #### OTPs One times programmable microcontrollers (OTPs) are under development for S3C9688/P9688 microcontroller. Figure 16-1. SMDS Product Configuration (SMDS2+) S3C9688/P9688 DEVELOPMENT TOOLS ## TB9688 TARGET BOARD The TB9688 target board is used for the S3C9688/P9688 microcontrollers. It is supported by the SMDS2+ development systems. The TB9688 target board can also be used for S3C9688/P9688. Figure 16-2. TB9688 Target Board Configuration DEVELOPMENT TOOLS S3C9688/P9688 'To User\_Vcc' Settings Operating Mode Comments The SMDS2/SMDS2+ supplies To User\_Vcc TB9688 V to the target board Target Vcc (evaluation chip) and the target System Vss Vcc SMDS2/SMDS2+ The SMDS2/SMDS2+ supplies To User\_V cc TB9688 $V_{\mbox{\footnotesize CC}}$ only to the target board External Target Vcc-(evaluation chip). The target System system must have its own power supply. Vcc 1 SMDS2+ Table 16-1. Power Selection Settings for TB9688 NOTE: The following symbol in the "To User\_Vcc" Setting column indicates the electrical short (off) configuration: ## SMDS2+ Selection (SAM8) In order to write data into program memory that is available in SMDS2+, the target board should be selected to be for SMDS2+ through a switch as follows. Otherwise, the program memory writing function is not available. Table 16-2. The SMDS2+ Tool Selection Setting S3C9688/P9688 DEVELOPMENT TOOLS Table 16-3. The 'SELO, SEL1' Selection Setting | 'SELO, SEL1' Settings | Comments | |-----------------------|------------------------------------------------------| | HOHOOOU | This 'SELO, SEL1' Pin is not Used.<br>(No Connected) | Table 16-4. Using Single Header Pins as the Input Path for External Trigger Sources | Target Board Part | Comments | | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EXTTRIG1 ( CH1 EXTTRIG2 ( CH2 | Connector from external Trigger sources of the application System You can connect an external trigger source to one of the two external trigger channels (CH1 or CH2) for the SMDS2+ breakpoint and trace functions. | | DEVELOPMENT TOOLS S3C9688/P9688 Figure 16-3. 42 Pin Connector for TB9688 Figure 16-4. S3C9688 Probe Adapter Cable for 42-SDIP Package