Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER ### GENERAL DESCRIPTION The ICS853111-01 is a low skew, high performance 1-to-9 Differential-to-3.3V LVPECL/ECL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The PCLK, nPCLK pair can accept LVPECL, CML and SSTL differential input levels. The ICS853111-01 is characterized to operate from a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the ICS853111-01 ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - 9 differential 3.3V LVPECL / ECL outputs - 1 differential LVPECL input pair - PLCK, nPLCK pair can accept the following differential input levels: LVPECL, LVDS, CML, SSTL - Maximum output frequency: >2GHz (typical) - Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nPCLK input - Additive phase jitter, RMS: 0.03ps (typical) - Output skew: 35ps (maximum) - Part-to-part skew: 300ps (maximum) - Propagation delay: 675ps (maximum) - LVPECL mode operating voltage supply range: $V_{CC} = 3V$ to 3.8V, $V_{FF} = 0V$ - ECL mode operating voltage supply range: V<sub>CC</sub> = 0V, V<sub>EE</sub> = -3V to -3.8V - -40°C to 85°C ambient operating temperature - · Lead-Free package RoHS compliant ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT 28-Lead PLCC 11.6mm x 11.4mm x 4.1mm package body V Package Top View # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-----------|----------------------|--------|----------------------------------|-----------------------------------------------------------------------------------| | 1 | V <sub>cc</sub> | Power | | Core supply pin. | | 2 | nPCLK | Input | Pullup/<br>Pulldown <sup>1</sup> | Inverting differential LVPECL clock input. Bias to V <sub>cc</sub> /2 w/no input. | | 3 | $V_{_{\mathrm{BB}}}$ | Output | | Bias voltage. | | 4, 27 | nc | Unused | | No connect. | | 5, 6 | nQ8, Q8 | Output | | Differential output pair. LVPECL interface levels. | | 7, 9 | nQ7, Q7 | Output | | Differential output pair. LVPECL interface levels. | | 8, 15, 22 | V <sub>cco</sub> | Power | | Output supply pins. | | 10, 11 | nQ6, Q6 | Output | | Differential output pair. LVPECL interface levels. | | 12, 13 | nQ5, Q5 | Output | | Differential output pair. LVPECL interface levels. | | 14, 16 | nQ4, Q4 | Output | | Differential output pair. LVPECL interface levels. | | 17, 18 | nQ3, Q3 | Output | | Differential output pair. LVPECL interface levels. | | 19, 20 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface levels. | | 21, 23 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface levels. | | 24, 25 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface levels. | | 26 | V <sub>EE</sub> | Power | | Negative supply pin. | | 28 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 1 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 50 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 75 | | ΚΩ | | R <sub>PULLDOWN</sub> 1 | Input Pulldown Resistor | | | 50 | | ΚΩ | Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> Negative Supply Voltage, V<sub>FF</sub> -4.6V (LVECL mode, $V_{CC} = 0$ ) Inputs, V, (LVPECL mode) -0.5V to $V_{cc} + 0.5 V$ Inputs, V, (LVECL mode) 0.5V to $V_{\rm EE}$ - 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA V<sub>BB</sub> Sink/Source, I<sub>BB</sub> $\pm 0.5 mA$ Operating Temperature Range, TA -40°C to +85°C Storage Temperature, $T_{STG}$ -65°C to 150°C Package Thermal Impedance, θ<sub>1</sub> 37.8°C/W (0 lfpm) (Junction-to-Ambient) 4.6V (LVPECL mode, $V_{\text{EE}} = 0$ ) | **NOTE:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. LVPECL Power Supply DC Characteristics, $V_{CC} = 3V$ to 3.8V; $V_{EE} = 0V$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.0 | 3.3 | 3.8 | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.0 | 3.3 | 3.8 | V | | I <sub>EE</sub> | Power Supply Current | | | | 75 | mA | Table 3B. LVPECL DC Characteristics, $V_{CC} = 3.3V$ ; $V_{EE} = 0V$ | Combal | Parameter | | | -40°C | | | 25°C | | | 85°C | | | |----------------------|-----------------------------------|-----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | V <sub>OH</sub> | Output High V | oltage; NOTE 1 | 2.175 | 2.275 | 2.38 | 2.225 | 2.295 | 2.37 | 2.295 | 2.33 | 2.365 | V | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | 1.405 | 1.545 | 1.68 | 1.425 | 1.52 | 1.615 | 1.44 | 1.535 | 1.63 | V | | V <sub>IH</sub> | Input High Vol | tage(Single-Ended) | 2.075 | | 2.36 | 2.075 | | 2.36 | 2.075 | | 2.36 | V | | V <sub>IL</sub> | Input Low Voltage(Single-Ended) | | 1.43 | | 1.765 | 1.43 | | 1.765 | 1.43 | | 1.765 | V | | $V_{_{\mathrm{BB}}}$ | Output Voltage Reference; NOTE 2 | | 1.86 | | 1.98 | 1.86 | | 1.98 | 1.86 | | 1.98 | ٧ | | $V_{PP}$ | Peak-to-Peak | Input Voltage | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | V | | V <sub>CMR</sub> | Input High Vol<br>Common Mod | tage<br>le Range; NOTE 3, 4 | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | ٧ | | I <sub>IH</sub> | Input<br>High Current PCLK, nPCLK | | | | 150 | | | 150 | | | 150 | μΑ | | I | Input<br>Low Current | PCLK, nPCLK | -150 | | | -150 | | | -150 | | | μA | Input and output parameters vary 1:1 with $V_{\rm CC}$ . $V_{\rm EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>CCO</sub> - 2 $\overline{V}$ . NOTE 2: Single-ended input operation is limited. V<sub>CC</sub> $\geq$ 3V in LVPECL mode. NOTE 3: Common mode voltage is defined as $\rm V_{IH}.$ NOTE 4: For single-ended applications, the maximum input voltage for PCLK, nPCLK is $V_{cc}$ + 0.3V. Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER Table 3C. ECL Power Supply DC Characteristics, $V_{CC} = 0V$ ; $V_{EE} = -3V$ to -3.8V | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>EE</sub> | Supply Voltage | | -3.0 | -3.3 | -3.8 | V | | I <sub>EE</sub> | Power Supply Current | | | 55 | | mA | Table 3D. ECL DC Characteristics, $V_{CC} = 0V$ ; $V_{EE} = -3V$ to -3.8V | Cumbal | Parameter | | | -40°C | | | 25°C | | 85°C | | | Units | |------------------|-----------------------------------|-----------------------------|-----------------------|--------|-------|-----------------------|--------|--------|-----------------------|--------|--------|-------| | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | V <sub>OH</sub> | Output High V | oltage; NOTE 1 | -1.125 | -1.025 | -0.92 | -1.075 | -1.005 | -0.93 | -1.005 | -0.97 | -0.935 | ٧ | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | -1.895 | -1.755 | -1.62 | -1.875 | -1.78 | -1.685 | -1.86 | -1.765 | -1.67 | V | | V <sub>IH</sub> | Input High Vol | tage(Single-Ended) | -1.225 | | -0.94 | -1.225 | | -0.94 | -1.225 | | -0.94 | ٧ | | V <sub>IL</sub> | Input Low Volt | -1.87 | | -1.535 | -1.87 | | -1.535 | -1.87 | | -1.535 | ٧ | | | V <sub>BB</sub> | Output Voltage Reference; NOTE 2 | | -1.44 | | -1.32 | -1.44 | | -1.32 | -1.44 | | -1.32 | ٧ | | V <sub>PP</sub> | Peak-to-Peak | Input Voltage | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | ٧ | | V <sub>CMR</sub> | Input High Vol<br>Common Mod | tage<br>le Range; NOTE 3, 4 | V <sub>EE</sub> +1.2V | | 0 | V <sub>EE</sub> +1.2V | | 0 | V <sub>EE</sub> +1.2V | | 0 | V | | I <sub>IH</sub> | Input<br>High Current PCLK, nPCLK | | | | 150 | | | 150 | | | 150 | μА | | I <sub>IL</sub> | Input<br>Low Current | PCLK, nPCLK | -150 | | | -150 | | | -150 | | | μΑ | Input and output parameters vary 1:1 with V $_{\rm CC}$ . V $_{\rm EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with 50 $\Omega$ to V $_{\rm CCO}$ - 2V. NOTE 2: Single-ended input operation is limited. $V_{CC} \ge 3V$ in LVPECL mode. NOTE 3: Common mode voltage is defined as $V_{\rm IH}$ . NOTE 4: For single-ended applications, the maximum input voltage for PCLK, nPCLK is V<sub>cc</sub> + 0.3V. Table 4. AC Characteristics, $V_{CC} = 3V$ to 3.8V; $V_{EE} = 0V$ or $V_{CC} = 0V$ ; $V_{EE} = -3V$ to -3.8V | Cymbol | Parameter | | -40°C | | | 25°C | | | 85°C | | | Units | |--------------------------------|---------------------------------------------------------------------------|------------|-------|------|-----|------|------|-----|------|------|-----|-------| | Symbol | Parameter | Parameter | | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | f <sub>MAX</sub> | Output Frequency | | | >2 | | | >2 | | | >2 | | GHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | | 500 | 650 | 385 | 525 | 675 | 410 | 350 | 700 | ps | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | | 600 | 750 | 480 | 620 | 760 | 515 | 650 | 785 | ps | | tsk(o) | Output Skew; NOTE 2, | 4 | | 20 | 35 | | 20 | 35 | | 20 | 35 | ps | | tsk(pp) | Part-to-Part Skew; NOT | E 3, 4 | | | 200 | | | 200 | | | 200 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | | | 0.03 | | | 0.03 | | | 0.03 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 90 | 200 | 315 | 100 | 203 | 310 | 95 | 210 | 300 | ps | All parameters measured at $f \le 1$ GHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. # Low Skew, 1-to-9 Differential-to-3.3V LVPECL/ECL Fanout Buffer #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The de- vice meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER ## PARAMETER MEASUREMENT INFORMATION #### **OUTPUT LOAD AC TEST CIRCUIT** #### DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** #### PART-TO-PART SKEW #### PROPAGATION DELAY #### **OUTPUT RISE/FALL TIME** Low Skew, 1-TO-9 # DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows an example of the differential input that can be wired to accept single ended levels. The reference voltage level $V_{\rm BB}$ generated from the device is connected to the negative input. The C1 capacitor should be located as close as possible to the input pin. #### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 2A and 2B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 2A. LVPECL OUTPUT TERMINATION FIGURE 2B. LVPECL OUTPUT TERMINATION # Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 3A to 3F* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 3A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN OPEN COLLECTOR CML DRIVER FIGURE 3B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A BUILT-IN PULLUP CML DRIVER FIGURE 3C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE FIGURE 3E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 3F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER #### SCHEMATIC EXAMPLE This application note provides general design guide using ICS853111-01 LVPECL buffer. Figure 4 shows a schematic example of the ICS853111-01 LVPECL clock buffer. In this example, the input is driven by an LVPECL driver. FIGURE 4. EXAMPLE ICS853111-01 LVPECL CLOCK OUTPUT BUFFER SCHEMATIC Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER ### Power Considerations This section provides information on power dissipation and junction temperature for the ICS853111-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS853111-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.8V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.8V \* 75mA = 285mW - Power (outputs)<sub>MAX</sub> = 30.94mW/Loaded Output pair If all outputs are loaded, the total power is 9 \* 30.94mW = 278.5mW Total Power MAX (3.8V, with all outputs switching) = 285mW + 278.5mW = 563.5mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd\_total + T_A$ Tj = Junction Temperature $\theta_{IA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A =$ Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 31.1°C/W per Table 5 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.564\text{W} * 31.1^{\circ}\text{C/W} = 102^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 5. Thermal Resistance $\theta_{i,a}$ for 28-pin PLCC, Forced Convection # $\theta_{JA}$ by Velocity (Linear Feet per Minute) 0 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 37.8°C/W 31.1°C/W 28.3°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. Low Skew, 1-TO-9 ## DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER #### 3. Calculations and Equations. LVPECL output driver circuit and termination are shown in Figure 5. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CCO}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.935V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.935V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.67V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.67V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.935V)/50\Omega] * 0.935V = \textbf{19.92mW}$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.67V)/50\Omega] * 1.67V = 11.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.94mW # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER ## RELIABILITY INFORMATION Table 6. $\theta_{\text{JA}} \text{vs. Air Flow Table for 28 Lead PLCC}$ $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 37.8°C/W 31.1°C/W 28.3°C/W **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. TRANSISTOR COUNT The transistor count for ICS853111-01 is: 265 Pin compatible with MC100LVE111 #### PACKAGE OUTLINE - V SUFFIX FOR 28 LEAD PLCC TABLE 7. PACKAGE DIMENSIONS | ALL DIN | JEDEC VARIATION IENSIONS IN MILLI | | |---------|-----------------------------------|---------| | SYMBOL | MINIMUM | MAXIMUM | | N | 2 | 8 | | Α | 4.19 | 4.57 | | A1 | 2.29 | 3.05 | | A2 | 1.57 | 2.11 | | b | 0.33 | 0.53 | | С | 0.19 | 0.32 | | D | 12.32 | 12.57 | | D1 | 11.43 | 11.58 | | D2 | 4.85 | 5.56 | | E | 12.32 | 12.57 | | E1 | 11.43 | 11.58 | | E2 | 4.85 | 5.56 | Reference Document: JEDEC Publication 95, MS-018 # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------------|--------------------------|--------------------|---------------| | ICS853111AV-01 | ICS853111AV-01 | 28 Lead PLCC | Tube | -40°C to 85°C | | ICS853111AV-01T | ICS853111AV-01 | 28 Lead PLCC | 500 Tape & Reel | -40°C to 85°C | | ICS853111AV-01LF | TBD | 28 Lead "Lead-Free" PLCC | Tube | -40°C to 85°C | | ICS853111AV-01LFT | TBD | 28 Lead "Lead-Free" PLCC | 500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the pat number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark. HiPerClockS<sup>TM</sup> is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # Low Skew, 1-to-9 DIFFERENTIAL-TO-3.3V LVPECL/ECL FANOUT BUFFER | | REVISION HISTORY SHEET | | | | | | | | |-----|--------------------------------------|--------|---------------------------------------------------------------------------------|---------|--|--|--|--| | Rev | Rev Table Page Description of Change | | | | | | | | | | | 1<br>5 | Features Section - added Lead-Free bullet. Added Additive Phase jitter section. | 4/25/05 | | | | | | | | | | | | | | | | | | | | | | | | |