# 100BASE-X Fiber Physical Layer With 5-bit Interface ### **GENERAL DESCRIPTION** The ML6695 implements the physical layer of the Fast Ethernet 100BASE-X standard for fiber media. The device provides the 5-bit (or symbol) interface for interface to upper-layer silicon. The ML6695 integrates the data quantizer and the LED driver, allowing the use of low cost optical PMD components. The ML6695 includes 125MHz clock recovery/clock generation, an LED driver, and a data quantizer (post amplifier). The device also offers a power down mode which results in total power consumption of less than 20mA. The ML6695 is suitable for the current 100BASE-FX IEEE 803.2u standard defined using 1300nm optics, as well as for the *proposed* 100BASE-SX standard defined using lower cost 820nm optics. ## **FEATURES** - 100BASE-FX physical layer with 5-bit interface - Optimal 100BASE-SX solution (draft standard) - Integrated data quantizer (post-amplifier) - Integrated LED driver - 125MHz clock generation and recovery - Power-down mode #### **BLOCK DIAGRAM** ## PIN CONFIGURATION #### ML6695 44-Pin PLCC (Q44) | PIN | DESCRIPT | ION | | | | | |-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------|--| | PIN | NAME | FUNCTION | PIN | NAME | FUNCTION | | | 1 | $A_{GND}1$ | Analog ground | 5 | TSM1 | Transmit data TTL inputs. TSM 0-4 inputs accept TX data symbols | | | 2 | TSM4 | Transmit data TTL inputs. TSM 0-4 inputs accept TX data symbols from the MII. Data appearing at TSM 0-4 are clocked into the ML6695 on the rising edge of | | | from the MII. Data appearing at TSM 0-4 are clocked into the ML6695 on the rising edge of TXC. | | | | | TXCLK. | 6 | TSM0 | Transmit data TTL inputs. TSM 0-4 inputs accept TX data symbols | | | 3 | TSM3 | Transmit data TTL inputs. TSM 0-4 inputs accept TX data symbols from the MII. Data appearing at TSM 0-4 are clocked into the ML6695 on the rising edge of | | | from the MII. Data appearing at TSM 0-4 are clocked into the ML6695 on the rising edge of TXC. | | | | | TXC. | 7 | PWRDN | Powerdown TTL input. Driving this pin low, or floating the pin, powers | | | 4 | TSM2 | Transmit data TTL inputs. TSM 0-4 inputs accept TX data symbols from the MII. Data appearing at TSM 0-4 are clocked into the ML6695 on the rising edge of | | | the ML6695 down to a low-<br>current, inoperative state. Driving<br>PWRDN high enables the<br>ML6695. | | | | | TXC. | 8 | RSM4 | Receive data TTL outputs. RSM 0-4 output may be sampled synchronously with RXC's rising edge. | | # PIN DESCRIPTION (Continued) | PIN | NAME | FUNCTION | PIN | NAME | FUNCTION | |-----|--------------------|------------------------------------------------------------------------------------------------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | RSM3 | Receive data TTL outputs. RSM 0-4 output may be sampled synchronously with RXC's rising edge. | 26 | CAPDC | Data quantizer offset-correction loop, offset-storage capacitor input pin. The capacitor tied between this pin and AV <sub>CC</sub> stores the | | 10 | DGND1 | Digital ground | | | amplified data quantizer offset voltage and also sets the dominant pole in the offset-correction loop. | | 11 | RSM2 | Receive data TTL outputs. RSM 0-<br>4 output may be sampled<br>synchronously with RXC's rising | | | A 0.1µF surface mount is recommended. | | | | edge. | 27 | CAPB | Data quantizer input bias bypass capacitor input. The capacitor tied | | 12 | DV <sub>CC</sub> 1 | Digital positive power supply | | | between this pin and AV <sub>CC</sub> filters the quantizer's internal input bias | | 13 | RSM1 | Receive data TTL outputs. RSM 0-<br>4 output may be sampled<br>synchronously with RXC's rising | | | reference. A 0.1µF surface-mount capacitor is recommended. | | | | edge. | 28 | AGND4B | Analog ground | | 14 | DGND2 | Digital ground | 29 | $V_{IN}$ | Receive quantizer input. This | | 15 | RSM0 | Receive data TTL outputs. RSM 0-4 output may be sampled synchronously with RXC's rising | | | differential input pair receives<br>100BASE-FX NRZI signals from the<br>network opto-coupler. | | 16 | RXC | edge. Recovered receive symbol clock TTL output. This 25MHz clock is | 30 | V <sub>IN</sub> + | Receive quantizer input. This differential input pair receives 100BASE-FX NRZI signals from the network opto-coupler. | | | | phase-aligned with the internal<br>125MHz bit clock recovered from | 31 | AV <sub>CC</sub> 4B | Analog positive power supply | | | | the signal received at V <sub>IN+/-</sub> . Receive data are clocked out at | 32 | AGND4A | Analog ground | | | | RSM 0-4 on the falling edges of this clock. | 33 | AV <sub>CC</sub> 4A | Analog positive power supply | | 17 | DGND3 | Digital ground | 34 | $AV_{CC}3B$ | Analog positive power supply | | 18 | SDO | Signal Detect TTL output. This output goes high when the signal | 35 | AV <sub>CC</sub> 3A | Analog positive power supply | | | | at VIN+/- exceeds the preset amplitude threshold. | 36 | RTSET | Transmit level bias resistor. For 100BASE-FX, an external 2.32k $\Omega$ , 1% resistor connected between | | 19 | DV <sub>CC</sub> 2 | Digital positive power supply | | | RTSET and AGND3 sets a | | 20 | DGND4C | Digital ground | | | precision constant bias current that gives a nominal output "on" current of 75mA at I <sub>OUT</sub> . | | 21 | DGND4B | Digital ground | 27 | ACNID2 | | | 22 | DGND4 | Digital ground | 37 | AGND3 | Analog ground | | 23 | DV <sub>CC</sub> 5 | Digital positive power supply | 38 | ĪOUT | Transmit LED output. This pin connects through an external $15\Omega$ | | 24 | DGND5B | Digital ground | | | resistor to $AV_{CC}$ when the part is used to drive a network LED. | | 25 | DGND5A | Digital ground | | | | | | | | | | | # **ML6695** ## PIN DESCRIPTION (Continued) | PIN | NAME | FUNCTION | PIN | NAME | FUNCTION | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|---------------------------------------------------------------------------------------------| | 39 | IOUT | Transmit LED output. This open-<br>collector current output drives<br>NRZI waveforms into an LED. | 43 | AV <sub>CC</sub> 1 | Analog positive power supply | | | | Output current can be set externally by choosing RTSET value. | 44 | TXC | Transmit clock TTL input. This 25MHz clock is phase-aligned with the internal 125MHz TX bit | | 40 | AGND2 | Analog ground | | | clock. Data appearing at Tsm<4:0> are clocked into the ML6695 on the rising edge of this | | 41 | $AV_{CC}2$ | Analog positive power supply | | | clock. | | 42 | <u>ГРВК</u> | Loopback TTL input pin. Tying this pin to ground places the part in loopback mode; data at TSM0 0-4 are serialized, then sent to the quantizer, followed by the receive PLL for clock recovery, and finally to the RSM<4:07> outputs. Floating this pin or tying it to V <sub>CC</sub> places the part in its normal mode of operation. | | | | ### **ABSOLUTE MAXIMUM RATINGS** Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. | Junction Temperature | 0°C to 125°C | |--------------------------------------|--------------| | Storage Temperature | | | Lead Temperature (Soldering, 10 sec) | | | Thermal Resistance ( $\theta_{IA}$ ) | | | PLCC | 53°C/W | ## **OPERATING CONDITIONS** | Temperature Range | 0°C to 70°C | |---------------------------------------------------|-------------| | V <sub>CC</sub> Supply Voltage | | | All $V_{CC}$ supply pins <i>must</i> be within 0. | | | All GND pins <i>must</i> be within 0.1V of | | ## DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, $V_{CC}$ = 5V ±5%, $T_A$ = Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------|------|-----|----------------------|-------------------| | TTL INPU | TS (TSM<4:0>, <u>LPBK</u> , TXC, <u>PWRDN</u> ) | | 1 | - | 1 | | | V <sub>IL</sub> | Input Low Voltage | $I_{IL} = -400\mu A$ | -0.3 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | I <sub>IH</sub> = 100μA | 2.0 | | V <sub>CC</sub> +0.3 | V | | I <sub>IL</sub> | Input Low Current | $V_{IN} = 0.4V$ | -200 | | | μΑ | | I <sub>IH</sub> | Input High Current | $V_{IN} = 2.4V$ | | | 100 | μΑ | | TTL OUTP | PUTS (RSM<4:0>, RXC, SDO) | | | | | | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4mA$ | 2.4 | | | | | RECEIVER | | | | • | | | | V <sub>ICM</sub> | V <sub>IN</sub> +/- input common-mode voltage | $V_{CC} = 5V$ | | 2.5 | | -V | | V <sub>ID</sub> | V <sub>IN</sub> +/- differential input voltage range | | 3.5 | | 1700 | mV <sub>P-P</sub> | | R <sub>IDR</sub> | V <sub>IN</sub> +/- differential input resistance | | 500 | | 1k | Ω | | V <sub>SDA</sub> | Signal detect assertion threshold | peak-to-peak non-idle<br>signal level at V <sub>IN</sub> +/- for<br>SDO assertion | 8 | | 12 | mV <sub>P-P</sub> | | A <sub>HYST</sub> | Input hysteresis | | 1.5 | | 2 | dB | | I <sub>RT</sub> | RTSET input current | RTSET = $2.32$ k $\Omega \pm 1\%$ | 486 | 540 | 594 | μΑ | | TRANSMI | TTER | | | | | | | I <sub>LEDH</sub> | I <sub>OUT</sub> high output current (Note 2) | RTSET = $2.32$ k $\Omega \pm 1\%$ | 67.5 | 75 | 82.5 | mA | | I <sub>LEDL</sub> | I <sub>OUT</sub> /I <sub>OUT</sub> low output current | RTSET = $2.32$ k $\Omega \pm 1\%$ | | | 0.1 | mA | | POWER SU | UPPLY CURRENT | • | | • | • | • | | I <sub>CC</sub> | Supply Current, 100BASE-FX operation, transmitting | Current into all $V_{CC}$ pins, $V_{CC} = 5.25V$ | | 200 | 295 | mA | | I <sub>PD</sub> | Supply Current, Powerdown Mode | | | | 20 | mA | ## **ML6695** ### AC ELECTRICAL CHARACTERISTICS Unless otherwise specified, $V_{CC}$ = 5V $\pm 5\%$ , $T_A$ = Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|----------------------------------------------------------------------|------------------------|------|-----|-----|-------| | TRANSMIT | ITER (NOTE 8) | | | | | | | t <sub>TR/F</sub> | I <sub>OUT</sub> rise/fall time | Note 3 | | | 2 | ns | | t <sub>TDC</sub> | I <sub>OUT</sub> output duty cycle distortion | Note 3 | -0.5 | | 0.5 | ns | | SIGNAL D | ETECT | | | | _ | | | t <sub>AS</sub> | SDO assert time (SDO low to high) | VIN>8mV <sub>P-P</sub> | | | 100 | μs | | t <sub>ANS</sub> | SDO deassert time (SDO high to low) | VIN<8mV <sub>P-P</sub> | 350 | | | μs | | DATA INT | ERFACE | | | | | | | X <sub>NTOL</sub> | TX input clock frequency tolerance | 25MHz frequency | -50 | | 50 | ppm | | t <sub>TPWH</sub> | TXC pulse width HIGH | | 14 | | ns | | | t <sub>TPWL</sub> | TXC pulse width LOW | | 14 | | ns | | | t <sub>RPWH</sub> | RXC pulse width HIGH | | 14 | | ns | | | t <sub>RPWL</sub> | RXC pulse width LOW | | 14 | | ns | | | t <sub>TPS</sub> | Setup time, TSM 0-4 data valid to TXC rising edge (1.4V point) | | 13 | | | ns | | t <sub>TPH</sub> | Hold time, TSM 0-4 data valid after<br>TXC rising edge (1.4V point) | | 3 | | | ns | | t <sub>RCS</sub> | Time that RSM0-4 data are valid before RXC falling edge (1.4V point) | | 10 | | | ns | | t <sub>RCH</sub> | Time that RSM0-4 data are valid after RXC falling edge (1.4V point) | | 10 | | | ns | | t <sub>RPCR</sub> | RXC 10%-90% rise time | | | | 6 | ns | | t <sub>RPCF</sub> | RXC 90%-10% fall time | | | | 6 | ns | Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions. **Note 2.** Output current amplitude is $I_{OUT} = 207V/RTSET$ . Note 3. Using the test load shown in Figure 1, transmitting "H" symbols. ### **FUNCTIONAL DESCRIPTION** #### **TRANSMIT SECTION** The ML6695 transmit section accepts parallel NRZ data nibbles, creates a serial NRZI data stream using the internal 125MHz clock multiplier, and provides an open-collector output IOUT to directly drive an LED. $\overline{\text{IOUT}}$ must be connected to $V_{CC}$ through a $15\Omega$ resistor. The internal clock multiplier accepts an external 25MHz clock input. The LED driver at IOUT is a current mode switch which develops the output light by sinking current through the network LED into IOUT. RTSET'S value determines the output current: $$RTSET = \left(\frac{1.25V}{IOUT}\right) \times 140\Omega \tag{1}$$ where IOUT is the desired output current. #### **RECEIVE SECTION** The ML6695 receive section includes a fiber optic quantizer and a 125MHz receive clock recovery circuit. The quantizer is a wide-bandwidth limiting amplifier with DC offset correction. The quantizer output drives a data comparator with a controlled slicing threshold. The comparator provides a large-amplitude receive signal. The clock recovery circuit extracts 125MHz receive clock from the large-amplitude signal, and provides the clock for the parallel data output registers. Received NRZ data nibbles appear at the RSM outputs synchronously with RXC falling edges. Received signals exceeding the preset signal detect amplitude threshold for more than 5µs cause the SDO output to go high. Received signals that fall below the preset threshold for more than 5µs cause SDO to go low. #### **OTHER MODES** The ML6695 will enter a power down mode when the PWRDN pin is tied low. In this state the ML6695 powers down to a low-current (less than 20mA), inoperative state. Driving it high enables normal operation of the ML6695. Loopback mode is entered when the $\overline{\text{LPBK}}$ is tied to ground. In this mode, the data at TSM0-4 are serialized, then sent to the quantizer, followed by the receive PLL for clock recovery, and finally to the RSM0-4 outputs. Tying $\overline{\text{LPBK}}$ to $V_{CC}$ places the ML6695 in its normal mode of operation. Figure 1. Test Load ### PHYSICAL DIMENSIONS inches (millimeters) | PART NUMBER | TEMPERATURE RANGE | PACKAGE | | | |-------------|-------------------|-------------------|--|--| | ML6695CQ | 0°C to 70°C | 44-Pin PLCC (Q44) | | | Micro Linear makes no representations or warranties with respect to the accuracy, utility, or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, express or implied, by estoppel or otherwise, to any patents or other intellectual property rights is granted by this document. The circuits contained in this document are offered as possible applications only. Particular uses or applications may invalidate some of the specifications and/or product descriptions contained herein. The customer is urged to perform its own engineering review before deciding on a particular application. Micro Linear assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Micro Linear products including liability or warranties relating to merchantability, fitness for a particular purpose, or infringement of any intellectual property right. Micro Linear products are not designed for use in medical, life saving, or life sustaining applications. © Micro Linear 2000. Micro Linear is a registered trademark of Micro Linear Corporation. All other trademarks are the property of their respective owners. Products described herein may be covered by one or more of the following U.S. patents: 4,897,611; 4,964,026; 5,027,116; 5,281,862; 5,283,483; 5,418,502; 5,508,570; 5,510,727; 5,523,940; 5,546,017; 5,559,470; 5,565,761; 5,592,128; 5,594,376; 5,652,479; 5,661,427; 5,663,874; 5,672,959; 5,689,167; 5,714,897; 5,717,798; 5,742,151; 5,747,977; 5,754,012; 5,757,174; 5,767,653; 5,777,514; 5,793,168; 5,798,635; 5,804,950; 5,808,455; 5,811,999; 5,818,207; 5,818,669; 5,825,165; 5,825,223; 5,838,723; 5,844,378; 5,844,941. Japan: 2,598,946; 2,619,299; 2,704,176; 2,821,714. Other patents are pending. 2092 Concourse Drive San Jose, CA 95131 Tel: (408) 433-5200 Fax: (408) 432-0295 www.microlinear.com