

## CD54AC112/3A CD54ACT112/3A

June 1997

# COMPLETE DATA SHEET COMING SOON!

Dual "J-K" Flip-Flop with Set and Reset

### Description

The CD54AC112/3A and CD54ACT112/3A are dual "J-K" flip-flops with set and reset that utilize the Harris Advanced CMOS Logic technology. These flip-flops have independent J, K,  $\overline{\text{Set}}$ ,  $\overline{\text{Reset}}$  and Clock inputs and Q and  $\overline{\text{Q}}$  outputs. The CD54AC112/3A and CD54ACT112/3A changes state on the negative-going transition of the clock.  $\overline{\text{Set}}$  and  $\overline{\text{Reset}}$  are accomplished asynchronously by low-level inputs.

The CD54AC112/3A and CD54ACT112/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).

#### **ACT INPUT LOAD TABLE**

| INPUT                                 | UNIT LOAD (NOTE 1) |
|---------------------------------------|--------------------|
| J, CP, CP                             | 1                  |
| K                                     | 0.53               |
| ¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬¬ | 0.58               |

#### NOTE:

1. Unit load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications Table, e.g., 2.4mA Max at +25°C.

## Functional Diagram



#### **Absolute Maximum Ratings**

| DC Supply Voltage, V <sub>CC</sub> 0.5V to +6V                                     |
|------------------------------------------------------------------------------------|
| DC Input Diode Current, $I_{ K}$<br>For $V_{ } < -0.5V$ or $V_{ } > V_{CC} + 0.5V$ |
| DC Output Diode Current, I <sub>OK</sub>                                           |
| For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±50mA                                   |
| DC Output Source or Sink Current, Per Output Pin, In                               |
| For $V_0 > -0.5V$ or $V_0 < V_{CC} + 0.5V$                                         |
| DC V <sub>CC</sub> or GND Current, I <sub>CC</sub> or I <sub>GND</sub>             |
| For Up to 4 Outputs Per Device, Add ±25mA For Each                                 |
| Additional Output                                                                  |
|                                                                                    |

| Power Dissipation Per Package, P <sub>D</sub>                           |
|-------------------------------------------------------------------------|
| $T_A = -55^{\circ}C$ to $+100^{\circ}C$ (Package F) 500mW               |
| $T_A = +100^{\circ}C$ to $+125^{\circ}C$ (Package F) Derate Linearly at |
| 8mW/°C to 300mW                                                         |
| Operating Temperature Range, T <sub>A</sub>                             |
| Package Type F55°C to +125°C                                            |
| Storage Temperature, T <sub>STG</sub> 65°C to +150°C                    |
| Lead Temperature (During Soldering)                                     |
| At Distance $1/16in. \pm 1/32in. (1.59mm \pm 0.79mm)$                   |
| From Case For 10s Max+265°C                                             |
| Unit Inserted Into a PC Board (Min Thickness 1/16in., 1.59mm)           |
| With Solder Contacting Lead Tips Only+300°C                             |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### **Recommended Operating Conditions**

| Supply Voltage Range, V <sub>CC</sub>                       |
|-------------------------------------------------------------|
| Unless Otherwise Specified, All Voltages Referenced to GND  |
| T <sub>A</sub> = Full Package Temperature Range             |
| CD54AC Types                                                |
| CD54ACT Types                                               |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> |

| 55°C to +125°C    |
|-------------------|
|                   |
| . 0ns/V to 50ns/V |
| . 0ns/V to 20ns/V |
| . Ons/V to 10ns/V |
|                   |