Infineon #### Edition 2003-12-16 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. HYE18P32160AC(-/L)9.6 HYE18P32160AC(-/L)12.5 HYE18P32160AC(-/L)15 32M Synchronous Burst CellularRAM CellularRAM **Memory Products** ### HYE18P32160AC(-/L)9.6, HYE18P32160AC(-/L)12.5, HYE18P32160AC(-/L)15 | Revision His | etory: 2003-12-16 | V2.0 | |--------------|--------------------------------------------------------------------------------|-------------------| | Previous Ver | sion: 1.8, 1.9 (Target data sheet) | | | Page | Subjects (major changes since last revision) | | | all | converted to new datasheet template | | | all | Addition of part numbered 12.5 which is the combination of 70ns Asynch and | 80MHz burst speed | | 22 | change of PASR range setting : remove 3/4, then add 1/8 | | | 31-33 | remove WAIT timing and parameter definition from asynchronous read | | | all | 2nd bin of lcc2 added. Marking for low-power part puts "L" in the place of "-" | | | all (synch) | No negative (falling) edge of CLK configuration supported | | | all (synch) | ADV hold time from CLK added for burst operation | | | all (synch) | tACLK relaxed to 7ns for grade of 9.6 | | | all (synch) | tHD relaxed to 1.5ns for grade of 9.6 | | | all | tLZ, tBLZ, tOLZ are adjusted | | | all | S/W Register Entry mode is officially supported and specified | | | - | | | | | | | ### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc.mp@infineon.com ### **Table of Contents** | l . | Overview | | |-----------------|-------------------------------------------------------------------|----| | 1.1 | Features | | | 1.2 | General Description | | | 1.3 | HYE18P32160AC(-/L)9.6/12.5/15 Ball Configuration | | | 1.4 | HYE18P32160AC(-/L)9.6/12.5/15 Ball Definition and Description | | | l.5<br>l.6 | Functional Block Diagram | | | 1.6.1 | Commands Supported in SRAM-Type Mode | | | 1.6.2 | Commands Supported in NOR-Flash-Type Mode | | | 1.6.3 | Commands Supported in North Idon Type Mode | | | • | Functional Description | | | <b>2</b> .1 | Power-Up and Initialization | | | 2.1 | Access To The Control Register Map | | | 2.3 | Refresh Control Register | | | 2.3.1 | Partial Array Self Refresh (PASR) | | | 2.3.2 | Deep Power Down Mode | | | 2.3.3 | Temperature Compensated Self Refresh (TCSR) | | | 2.3.4 | Power Saving Potential in Standby When Applying PASR, TCSR or DPD | | | 2.3.5 | Page Mode Enable/Disable | | | 2.4 | Bus Control Register | | | 2.4.1 | Latency Modes | | | 2.4.2 | Read Burst Configurations/Sequences | | | 2.4.3 | WAIT Signal in Synchronous Burst Mode | | | 2.4.4 | Hold Data Out Mode | | | 2.5 | Self-Refresh | | | 2.6 | SRAM-Type Mode | | | 2.6.1 | Asynchronous Read | | | 2.6.2 | Page Mode | | | 2.6.3 | Asynchronous Write | | | 2.7<br>2.7.1 | NOR-Flash-Type Mode | | | 2.7.1 | Burst Suspend | | | 2.7.3 | Asynchronous Write with Address Latch (ADV) Control | 40 | | 2.8 | Synchronous Mode | | | 2.8.1 | Synchronous Read Mode Including Burst Suspend | 43 | | 2.8.2 | Synchronous Write Mode | | | 2.9 | General AC Input/Output Reference Waveform | | | <b>1</b> | Electrical Characteristics | 47 | | <b>3</b> .1 | Absolute Maximum Ratings | | | 3.2 | Recommended Power & DC Operation Ratings | | | 3.3 | Output Test Conditions | | | 3.4 | Pin Capacitances | | | 1 | Package Outlines | | | = | Appendix A: Low-Frequency Mode | | | <b>)</b><br>5.1 | | | | ). I | Asynchronous Access | | | 3 | Appendix B: S/W Register Entry Mode ("4-cycle method") | 51 | ## List of Figures | Figure 1 | CellularRAM - Interface Configuration Options | . 9 | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Figure 2 | Standard Ballout - HYE18P32160AC(-/L)9.6/12.5/15 | | | Figure 3 | Functional Block Diagram | | | Figure 4 | Power Up Sequence | | | Figure 5 | The two Control Registers | | | Figure 6 | Control Register Write in SRAM-Type Mode | | | Figure 7 | Control Register Write in NOR-Flash-Type Mode | | | Figure 8 | Control Register Write in Synchronous Mode | | | Figure 9 | PASR Programming Scheme | 22 | | Figure 10 | PASR Configuration Example | 23 | | Figure 11 | Latency Mode - Functional Diagram | 27 | | Figure 12 | Data Out Configuration | 29 | | Figure 13 | Asynchronous Read - Address Controlled ( $\overline{CS} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ , $\overline{UB}$ and/or $\overline{LB} = V_{IL}$ , $\overline{CRE} = V_{IH}$ | $I_{\rm II}$ | | | $ADV = V_{IL}$ ) 31 | , | | Figure 14 | Asynchronous Read ( $\overline{\text{WE}} = V_{\text{IH}}$ , CRE = $V_{\text{IL}}$ ) | 31 | | Figure 15 | Asynchronous Page Read Mode (CRE = $V_{\text{IL}}$ , ADV = $V_{\text{IL}}$ ) | 32 | | Figure 16 | Asynchronous Write - $\overline{\text{WE}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ , CRE = $V_{\text{IL}}$ ) | 34 | | Figure 17 | Asynchronous Write - <u>CS Controlled</u> (OE $= V_{IH}$ or $V_{IL}$ , CRE $= V_{IL}$ ) | 34 | | Figure 18 | Asynchronous Write - UB, LB Controlled (OE = $V_{\text{IH}}$ or $V_{\text{IL}}$ , CRE = $V_{\text{IL}}$ ) | | | Figure 19 | Asynchronous Write to Control Register (OE = $V_{\text{IH}}$ or $V_{\text{IL}}$ ) | | | Figure 20 | Synchronous Read Burst | | | Figure 21 | Burst Suspend | | | Figure 22 | Asynchronous Write with Address Latch $(\overline{\overline{ADV}})$ Control (followed by single-burst read) | | | Figure 23 | Asynchronous Write with Address Latch (ADV) Control | | | Figure 24 | Asynchronous Write To Control Register in NOR-Flash Mode | | | Figure 25 | Synchronous Write Burst | | | Figure 26 | Synchronous Write to Control Register | | | Figure 27 | Synchronous Write Burst Followed by Synchronous Read Burst | | | Figure 28 | Synchronous Read Burst Followed by Synchronous Write Burst | | | Figure 29 | Output Test Circuit | | | Figure 30 | P-VFBGA-54 (Plastic Very Thin Fine Pitch Ball Grid Array Package) | | | Figure 31 | Low-Frequency Mode | | | Figure 32 | S/W Register Entry timing (Address input = 1FFFFFh) | | | Figure 33 | RCR Mapping in S/W Register Entry | | | Figure 34 | BCR Mapping in S/W Register Entry | 52 | | | | | Data Sheet 6 V2.0, 2003-12-16 ### **List of Tables** | Table 1 | Product Selection | 8 | |----------|---------------------------------------------------------|------| | Table 2 | Ball Description - HYE18P32160AC(-/L)9.6/12.5/15 | . 11 | | Table 3 | Asynchronous Command Table (SRAM-Type Mode) | . 13 | | Table 4 | Description of Commands (SRAM-Type Mode) | . 13 | | Table 5 | Asynchronous Command Table (NOR-Flash-Type Mode) | . 14 | | Table 6 | Synchronous Command Table (NOR-Flash-Type Mode) | . 14 | | Table 7 | Description of Commands in NOR-Flash Type Mode | . 15 | | Table 8 | Synchronous Command Table (Full Synchronous Mode) | . 16 | | Table 9 | Description of Commands in Synchronous Mode | . 16 | | Table 10 | Standby Currents When Applying PASR, TCSR or DPD | . 23 | | Table 11 | Latency Mode Configuration | . 27 | | Table 12 | Burst Sequences | . 28 | | Table 13 | Timing Parameters - Asynchronous Read | . 33 | | Table 14 | Timing Parameters - Asynchronous Write | . 36 | | Table 15 | Timing Parameters - Synchronous Read Burst | . 39 | | Table 16 | Timing Parameters - Asynchronous Write With ADV Control | . 41 | | Table 17 | Timing Parameters - Synchronous Read/Write Burst | . 46 | | Table 18 | Absolute Maximum Ratings | . 47 | | Table 19 | Recommended DC Operating Conditions | . 47 | | Table 20 | DC Characteristics | . 47 | | Table 22 | Pin Capacitances | . 48 | | Table 21 | Operating Characteristics | . 48 | | | | | ## 32M Synchronous Burst CellularRAM CellularRAM HYE18P32160AC(-/L)9.6 HYE18P32160AC(-/L)12.5 HYE18P32160AC(-/L)15 ### 1 Overview #### 1.1 Features - High density (1T1C-cell) Synchronous 32-Mbit Pseudo-Static RAM - Designed for cell phone applications (CellularRAM) - Functional-compatible (Asynchronous mode) to conventional low power asynchronous SRAM devices - Organization 2M × 16 - · Refresh-free operation - 1.8 V single power supply ( $V_{ m DD}$ and $V_{ m DDQ}$ ) - Low power optimized design - $-I_{STANDBY} = 90 \mu A \text{ (for L-part}^{1)} \text{ or } 120 \mu A \text{ (for standard part), data retention mode}$ - $-I_{DPD} = < 25 \,\mu\text{A}$ (32M), non-data retention mode - Low power features (partly adopted from the JEDEC standardized low power SDRAM specifications) - Temperature Compensated Self-Refresh (TCSR) - Partial Array Self-Refresh (PASR) - Deep Power Down Mode (DPD) - User configurable interface supporting three different access protocols (values from 9.6 part) - asynchronous SRAM protocol, 70 ns random access cycle time, 20 ns page mode (read only) cycle time - NOR-Flash burst protocol, 70 ns write cycle time, 104 MHz burst mode read cycle - synchronous (bi-directional) interface protocol, 70 ns random cycle time, 104 MHz burst mode read/write cycle - In NOR-Flash burst or in synchronous mode the additional user settings are featured - programmable fixed burst length of 4/8/16 words or continuous burst mode - programmable latency modes to adjust the desired burst frequency - wrap mode function - programmable WAIT signal polarity and timing - Byte read/write control by UB/LB (Asynchronous mode and in synchronous burst read) - Synchronous Data Input Mask function supported by UB/LB in synchronous burst write mode - Wireless operating temperature range from -25 °C to +85 °C - P-VFBGA-54 chip-scale package (9 × 6 ball grid) #### Table 1 Product Selection | HYE18P32160AC | L9.6 <sup>1)</sup> | -9.6 | L12.5 <sup>1)</sup> | -12.5 | L15 <sup>1)</sup> | -15 | | |-------------------------------------------|--------------------|-------|---------------------|-------|-------------------|-------|--| | Maximum Input CLK frequency | Lat = 2 | 6 | 6 | 5 | 0 | 40 | | | (MHz) | Lat = 3 | 10 | 04 | 8 | 0 | 66 | | | Min. Random Cycle time (t <sub>RC</sub> ) | | 70 ns | | 70 | ns | 85 ns | | | Stand-by current (I <sub>CC2</sub> ) | 90μΑ | 120μΑ | 90μΑ | 120μΑ | 90μΑ | 120μΑ | | #### 1) Contact Factory Overview ## 1.2 General Description The 32M Synchronous Burst CellularRAM (CellularRAM) is designed to meet the growing memory density and bandwidth demand in 3G cellular phone designs. Its high density 1T1C-cell concept, the multi-protocol interface capabilities, its highly optimized low power design and its refresh-free operation make the CellularRAM the perfect fit for 3G baseband applications. Configured in synchronous burst mode, a peak bandwidth of > 200 Mbyte/s is achieved at the max. clock rate of 104 MHz. The burst length can be programmed and set to either fixed burst lengths of 4, 8- or 16-words<sup>1)</sup> or set to continuous mode. The 16-word burst mode is specially designed for cached processor designs to speed up cache re-fill operations. In NOR-Flash, burst mode read accesses are synchronous whereas write accesses are of asynchronous nature. This is to retain compatibility to today's NOR-Flash protocols and thus to make sure that existing baseband designs do get instantly a performance gain in read direction by deploying the NOR-Flash burst protocol. The different access protocols that are supported by the CellularRAM are illustrated in Figure 1. Data byte control $(\overline{\text{UB}}, \overline{\text{LB}})$ is featured in all modes and provides dedicated lower and upper byte access. Figure 1 CellularRAM - Interface Configuration Options The CellularRAM can be operated from a single 1.8 V power supply feeding the core and the output drivers. The chip is fabricated in Infineon Technologies advanced low power 0.14 $\mu m$ process technology and comes in a P-VFBGA-54 package. Data Sheet 9 V2.0, 2003-12-16 <sup>1) 1</sup> word is equal 16 bits Overview ## 1.3 HYE18P32160AC(-/L)9.6/12.5/15 Ball Configuration Figure 2 Standard Ballout - HYE18P32160AC(-/L)9.6/12.5/15 Note: Figure 2 shows top view Overview ## 1.4 HYE18P32160AC(-/L)9.6/12.5/15 Ball Definition and Description Table 2 Ball Description - HYE18P32160AC(-/L)9.6/12.5/15 | Ball | Туре | Detailed Function | |-------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input | Clock Signal In synchronous burst mode, address and command inputs and data are referenced to CLK. In asynchronous SRAM-type mode the clock signal is ignored. During write accesses in NOR-Flash operation mode the CLK signal must be clamped to low. | | CRE | Input | Control Register Enable CRE set to high enables the access to the control register map. By applying the SET CONTROL REGISTER (SCR) command (see Table 3) the address bus is loaded into the selected control register. | | ADV | Input | Address Valid ADV signals in NOR-Flash and full synchronous mode that a valid address is present on the address bus. In NOR-Flash read mode and full synchronous mode the address is latched on the programmed clock edge while ADV is held low. In NOR-Flash write mode ADV can be used to latch the address, but can be held low as well. In asynchronous SRAM-type mode ADV needs to be active, it may be tied to active. | | CS | Input | Chip Select CS enables the command decoder when low and disables it when high. When the command decoder is disabled new commands are ignored, addresses are don't care and outputs are forced to high-Z. Internal operations, however, continue. For the details please refer to the command tables in Chapter 1.6. | | ŌĒ | Input | Output Enable OE controls DQ output driver. OE low drives DQ, OE high sets DQ to high-Z. | | WE | Input | Write Enable WE set to low while CS is low initiates a write command. | | UB, LB | Input | Upper/Lower Byte Enable UB enables the upper byte DQ15-8 (resp. LB DQ7 0) during read/write operations. UB (LB) deassertion prevents the upper (lower) byte from being driven during read or being written. | | WAIT | Output<br>3-state | Wait State Signal In synchronous mode, WAIT signal indicates the host system when the output data is valid during read and when the input data should be asserted during write operation. In asynchronous mode, the signal has to be ignored. | | A <20:0> | Input | Address Inputs During a Control Register Set operation by CRE access, the address inputs define the register settings. | | DQ <15:0> | I/O | Data Input/Output The DQ signals 0 to 15 form the 16-bit data bus. | | $ \begin{array}{c} 1 \times V_{\text{DD}} \\ 1 \times V_{\text{SS}} \end{array} $ | Power<br>Supply | Power Supply, Core Power and Ground for the internal logic. | | $\begin{array}{c} 1 \times V_{\mathrm{DDQ}} \\ 1 \times V_{\mathrm{SSQ}} \end{array}$ | Power<br>Supply | Power Supply, I/O Buffer Isolated Power and Ground for the output buffers to provide improved noise immunity. | | 4 × NC | _ | No Connect Please do not connect. Reserved for future use, i.e. E3: A21, J4: A22, see ballout in Figure 2 on Page 10. | Overview ## 1.5 Functional Block Diagram Figure 3 Functional Block Diagram Overview #### 1.6 Commands The supported command set depends on the selected operation mode. By default the CellularRAM device is reset to the asynchronous SRAM-type mode after power-up. To put the device in a different operation mode the Bus Configuration Register must be programmed first accordingly. The valid control input states and sequences are listed below for the different operation modes. Other control signal combinations are not supported. ### 1.6.1 Commands Supported in SRAM-Type Mode In the SRAM-type operation mode all commands are of asynchronous nature. **Table 3** lists the asynchronous commands supported in SRAM-type mode. CLK has to be held low for entire asynchronous mode operation. Table 3 Asynchronous Command Table (SRAM-Type Mode) | Operation Mode | Power Mode | cs | ADV | WE | OE | UB/<br>LB | CRE | A19 | A20 - A0 | DQ15:0 | |-------------------------|------------------------------|----|-----|----|-----------------|-----------------|-----|--------|--------------------|--------| | READ | Active | L | L | Н | L | L <sup>1)</sup> | L | V | ADR | DOUT | | WRITE | Active | L | L | L | X <sup>2)</sup> | L <sup>1)</sup> | L | V | ADR | DIN | | SET CONTROL<br>REGISTER | Active | L | L | L | X <sup>2)</sup> | Х | Н | L<br>H | RCR DIN<br>BCR DIN | Х | | NO OPERATION | Standby~Active <sup>3)</sup> | L | Х | Н | Н | X | L | Х | Х | High-Z | | DESELECT | Standby | Н | Х | Х | Х | Х | Х | Х | X | High-Z | | DPD <sup>4)</sup> | Deep Power Down | Н | Х | Χ | Х | Х | Х | Х | X | High-Z | <sup>1)</sup> Table 3 reflects the behaviour if $\overline{\sf UB}$ and $\overline{\sf LB}$ are asserted to low. If only either of the signals, $\overline{\sf UB}$ or $\overline{\sf LB}$ , is asserted to low only the corresponding data byte will be output or written ( $\overline{\sf UB}$ enables DQ15 - DQ8, $\overline{\sf LB}$ enables DQ7 - DQ0). - 2) During a write access invoked by WE set to low the OE signal is ignored. - 3) Stand-by power mode applies only to the case when $\overline{\text{CS}}$ goes low from DESELECT while no address change occurs. Toggling address results in active power mode. Also, NO OPERATION from any active power mode by keeping $\overline{\text{CS}}$ low consumes the power higher than stand-by mode. - 4) Deep power down is maintained until control register is re-programmed to disable DPD control bit (RCR Bit 4). Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid". Table 4 Description of Commands (SRAM-Type Mode) | Mode | Description | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READ | The READ command is used to perform an asynchronous read cycle. The signals, $\overline{\sf UB}$ and $\overline{\sf LB}$ , define whether only the lower, the upper or the whole 16-bit word is output. | | WRITE | The WRITE command is used to perform an asynchronous write cycle. The data is latched on the rising edge of either CS, WE, UB, LB, whichever comes first. The signals, UB and LB, define whether only the lower, the upper or the whole 16-bit word is latched into the CellularRAM. | | SET CONTROL REGISTER | The control registers are loaded via the address inputs A19, A15 - A0 performing an asynchronous write access. Please refer to the control register description for details. The SCR command can only be issued when the CellularRAM is in idle state. | | NO OPERATION | The NOP command is used to perform a no operation to the CellularRAM, which is selected ( $\overline{CS} = 0$ ). Operations already in progress are not affected. Power consumption of this command mode varies by address change and initiating condition. | Data Sheet 13 V2.0, 2003-12-16 Overview Table 4 Description of Commands (SRAM-Type Mode) (cont'd) | Mode | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESELECT | The DESELECT function prevents new commands from being executed by the CellularRAM. The CellularRAM is effectively deselected. I/O signals are put to high impedance state. | | DPD | DPD stops all refresh-related activities and entire on-chip circuit operation. Current consumption drops below 25 $\mu$ A. Wake-up from DPD also requires 150 $\mu$ s to get ready for normal operation. | ### 1.6.2 Commands Supported in NOR-Flash-Type Mode In NOR-Flash-type mode read commands are performed on a synchronous base whereas write commands are performed in an asynchronous way. In synchronous read mode all operations are defined by the states of the control signals $\overline{CS}$ , $\overline{ADV}$ , $\overline{OE}$ , $\overline{WE}$ and $\overline{UB}$ , $\overline{LB}$ at the positive (default) edge of the data clock. To put the device in NOR-Flash-type mode the Bus Configuration Register must be programmed first accordingly. **Table 5** lists the truth table for the supported asynchronous write commands, while **Table 5** lists the supported synchronous read commands. Table 5 Asynchronous Command Table (NOR-Flash-Type Mode) | Operation Mode | Power Mode | cs | ADV | WE | ŌĒ | UB/<br>LB | CRE | A19 | A20 - A0 | DQ15:0 | |-------------------------|------------------------------|----|-----|----|-----------------|-----------------|-----|--------|--------------------|--------| | WRITE | Active | L | L | L | X <sup>1)</sup> | L <sup>2)</sup> | L | V | ADR | DIN | | SET CONTROL<br>REGISTER | Active | L | L | L | X <sup>1)</sup> | X | Н | L<br>H | RCR DIN<br>BCR DIN | X | | NO OPERATION | Standby~Active <sup>3)</sup> | L | Н | Н | Н | Х | L | Х | Х | High-Z | | DESELECT | Standby | Н | Х | Х | Х | Х | L | Х | Х | High-Z | | DPD <sup>4)</sup> | Deep Power Down | Н | Х | Х | Х | Х | Х | Х | Х | High-Z | - 1) During a write access invoked by WE set to low the OE signal is ignored. - 2) Table 5 reflects the behaviour if $\overline{\sf UB}$ and $\overline{\sf LB}$ are asserted to low. If only either of the signals, $\overline{\sf UB}$ or $\overline{\sf LB}$ , is asserted to low only the corresponding data byte will be output or written ( $\overline{\sf UB}$ enables DQ15 DQ8, $\overline{\sf LB}$ enables DQ7 DQ0). - 3) Stand-by power mode applies only to the case when $\overline{\text{CS}}$ goes low from DESELECT while no address change occurs. NO OPERATION from any active power mode by keeping $\overline{\text{CS}}$ low consumes the power higher than stand-by mode. - 4) Deep power down is maintained until control register is re-programmed to disable the bit for deep power down (RCR Bit 4). Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid". Table 6 Synchronous Command Table (NOR-Flash-Type Mode) | Operation Mode | Power Mode | CLK | cs | ADV | WE | UB/<br>LB <sup>1)</sup> | CRE | A20 - A0 | DQ15:0 | |-------------------|------------------------------|------|----|-----|----|-------------------------|-----|----------|----------------------| | BURST INIT | Active | L->H | L | L | Н | Х | L | ADR | X | | BURST READ | Active | L->H | L | Н | Н | L <sup>2)</sup> | L | X | DOUT <sup>3)</sup> | | NO OPERATION | Standby~Active <sup>4)</sup> | L->H | L | Н | Н | Х | L | Х | High-Z <sup>5)</sup> | | DESELECT | Standby | L->H | Н | Х | Х | Х | Х | X | High-Z | | DPD <sup>6)</sup> | Deep Power Down | L | Н | Х | Х | Х | Х | Х | High-Z | - 1) $\overline{OE}$ does the same function to all DQ pins with $\overline{UB}$ and $\overline{LB}$ during read operation. - 2) Table 6 reflects the behaviour if $\overline{\sf UB}$ and $\overline{\sf LB}$ are asserted to low. If only either of the signals, $\overline{\sf UB}$ or $\overline{\sf LB}$ , is asserted to low only the corresponding data byte will be output or written ( $\overline{\sf UB}$ enables DQ15 DQ8, $\overline{\sf LB}$ enables DQ7 DQ0). If both signals are disabled the device is put in deselect mode. Overview - 3) Output driver controlled by the asynchronous OE signal - 4) Stand-by power mode applies only to the case when $\overline{\text{CS}}$ goes low from DESELECT while no address change occurs. NO OPERATION from any active power mode by keeping $\overline{\text{CS}}$ low consumes the power higher than stand-by mode. - 5) The asynchronous $\overline{OE}$ control signal has to be asserted to 'H'. - 6) Deep power down is maintained until control register is re-programmed to disable the bit for deep power down (RCR Bit 4). Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid". Table 7 Description of Commands in NOR-Flash Type Mode | Mode | Description | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WRITE | The WRITE command is used to perform an asynchronous write cycle. While the address is latched by the rising edge of ADV, the data is latched by the rising edge of either CS, WE, UB, LB, whichever comes first. The signals, UB and LB, define whether only the lower, the upper or the whole 16-bit word is latched into the CellularRAM. | | BURST INIT | The BURST INIT command is used to initiate a synchronous burst read access and to latch the burst start address. The burst length is determined by the bit2 - bit0 in the Bus Configuration Register. | | BURST READ | The BURST READ command is used to perform a synchronous burst read access. The first data is output after the number of clock cycles as defined by the programmed latency mode. | | SET CONTROL REGISTER | The control registers are loaded via the address inputs A19, A15 - A0 performing an asynchronous NOR-Flash type write access. Please refer to the control register description for details. The SCR command can only be issued when the CellularRAM is in idle state and no bursts are in progress. | | NO OPERATION | The NOP command is used to perform a no operation to the CellularRAM, which is selected ( $\overline{CS} = 0$ ). Operations already in progress are not affected. | | DESELECT | The DESELECT function prevents new commands from being executed by the CellularRAM. The CellularRAM is effectively deselected. I/O signals are put to high impedance state. | | DPD | DPD stops all refresh-related activities and entire on-chip circuit operation. Current consumption drops below 25 μA. Wake-up from DPD also requires 150 μs to get ready for normal operation. | Overview ### 1.6.3 Commands Supported in Synchronous Mode In bi-directional synchronous mode read and write operations are performed on a complete synchronous base. To put the device in full synchronous mode the Bus Configuration Register must be programmed first accordingly. **Table 8** shows the truth table for the supported synchronous read/write commands. Table 8 Synchronous Command Table (Full Synchronous Mode) | Operation Mode | Power Mode | CLK | cs | ADV | WE | UB/<br>LB <sup>1)</sup> | CRE | A19 | A20 - A0 | DQ15:0 | |-------------------------|------------------------------|------|----|-----|----|-------------------------|-----|--------|--------------------|----------------------| | BURST INIT<br>READ | Active | L->H | L | L | Н | Х | L | V | ADR | Х | | BURST READ | Active | L->H | L | Н | Х | L <sup>2)</sup> | Х | Х | X | DOUT <sup>3)</sup> | | BURST INIT<br>WRITE | Active | L->H | L | L | L | Х | L | V | ADR | Х | | BURST WRITE | Active | L->H | L | Н | Х | L <sup>2)</sup> | Х | Х | Х | DIN | | SET CONTROL<br>REGISTER | Active | L->H | L | L | L | Х | Н | L<br>H | RCR DIN<br>BCR DIN | Х | | NO OPERATION | Standby~Active <sup>4)</sup> | L->H | L | Н | Н | X | L | Х | Х | High-Z <sup>5)</sup> | | DESELECT | Standby | L->H | Н | Х | Х | Х | Х | Х | X | High-Z | | DPD <sup>6)</sup> | Deep Power Down | L | Н | X | Х | Х | Х | Х | Х | High-Z | - 1) $\overline{OE}$ does the same function to all DQ pins with $\overline{UB}$ and $\overline{LB}$ during read operation. - 2) Table 8 reflects the behaviour if $\overline{\sf UB}$ and $\overline{\sf LB}$ are asserted to low. If only either of the signals, $\overline{\sf UB}$ or $\overline{\sf LB}$ , is asserted to low only the corresponding data byte will be output or written ( $\overline{\sf UB}$ enables DQ15 DQ8, $\overline{\sf LB}$ enables DQ7 DQ0). If both signals are disabled the device is put in deselect mode. - 3) Output driver controlled by the asynchronous OE control signal - 4) Stand-by power mode applies only to the case when $\overline{\text{CS}}$ goes low from DESELECT while no address change occurs. NO OPERATION from any active power mode by keeping $\overline{\text{CS}}$ low consumes the power higher than stand-by mode. - 5) The asynchronous $\overline{OE}$ control signal has to be asserted to 'H'. - 6) Deep power down is maintained until control register is re-programmed to disable the bit for deep power down (RCR Bit 4). Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid". Table 9 Description of Commands in Synchronous Mode | Mode | Description | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BURST INIT | The BURST INIT command is used to initiate a synchronous burst access and to latch the burst start address. The burst length is determined by the setting in the Bus Configuration Register. | | BURST READ | The BURST READ command is used to perform a synchronous burst read access. The first data is output after the number of clock cycles as defined by the programmed latency mode. | | BURST WRITE | The BURST WRITE command is used to perform a synchronous burst write access. The point of time when the first data is written is indicated by the WAIT signal. It varies with the selected clock frequency and the occurrence of a refresh cycle. | | SET CONTROL REGISTER | The control registers are loaded via the address inputs A19, A15 - A0 performing a single word burst. Please refer to the control register description for details. The SCR command can only be issued when the CellularRAM is in idle state and no bursts are in progress. | | NO OPERATION | The NOP command is used to perform a no operation to the CellularRAM, which is selected $\overline{(CS} = 0)$ . Operations already in progress are not affected. | Data Sheet 16 V2.0, 2003-12-16 Overview Table 9 Description of Commands in Synchronous Mode (cont'd) | Mode | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESELECT | The DESELECT function prevents new commands from being executed by the CellularRAM. The CellularRAM is effectively deselected. I/O signals are put to high impedance state. | | DPD | DPD stops all refresh-related activities and entire on-chip circuit operation. Current consumption drops below 25 $\mu$ A. Wake-up from DPD also requires 150 $\mu$ s to get ready for normal operation. | **Functional Description** ## **2** Functional Description ### 2.1 Power-Up and Initialization The power-up and initialization sequence guarantees that the device is preconditioned to the user's specific needs. Like conventional DRAMs, the CellularRAM must be powered up and initialized in a predefined manner. $V_{\rm DD}$ and $V_{\rm DDQ}$ must be applied at the same time to the specified voltage while the input signals are held in "DESELECT" state ( $\overline{\rm CS}$ = High). After power on, an initial pause of $150 \,\mu s$ is required prior to the control register access or normal operation. Failure to follow these steps may lead to unpredictable start-up modes. Please note the default operation mode after power up is the asynchronous SRAM I/F mode (see Chapter 2.4). Figure 4 Power Up Sequence **Functional Description** ### 2.2 Access To The Control Register Map Write-only access to the control register map is enabled by applying the SCR command asserting the CRE-pin to high. In combination with CRE set to high, Pin A19 designates the operation to one of either control registers. Pin A19 set to low selects the Refresh Control Register (RCR), Pin A19 set to high addresses the Bus Configuration Register (BCR). Write and read access to the control registers is also available at S/W entry method. For details, please refer to "Appendix B: S/W Register Entry Mode ("4-cycle method")" on Page 51. Figure 5 The two Control Registers Figure 6 Control Register Write in SRAM-Type Mode ### **Functional Description** Figure 7 Control Register Write in NOR-Flash-Type Mode Figure 8 Control Register Write in Synchronous Mode **Functional Description** ## 2.3 Refresh Control Register The Refresh Control Register (RCR) allows to save stand-by power additionally by making use of the Temperature-Compensated Self Refresh (TCSR), Partial-Array Self Refresh (PASR) and Deep Power Down (DPD) features. The Refresh Control Register is programmed via the Control Register Set command (with CRE = 1 and A19 = 0) and retains the stored information until it is reprogrammed or the device loses power. Please note that the RCR contents can only be set or changed when the CellularRAM is in idle state. ### RCR Refresh Control Register $(CRE, A19 = 10_B)$ | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | Α9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|-----|----|----|------|----| | 0 | RS | | | | ı | | 0 | ı | | | | | PM | тс | SR | DPD | 0 | | PASR | | | Field | Bits | Type <sup>1)</sup> | Description | |-------|-------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RS | 19 | w | Register Select 0 set to 0 to select this RCR (= 1 to select BCR). | | PM | 7 | w | Page Mode Enable/Disable In asynchronous operation mode the user has the option to toggle A0 - A3 in a random way at higher rate (20 ns vs. 70 ns) to lower access times of subsequent reads with 16-word boundary. In synchronous mode this option has no effect. The max. page length is 16 words. Please note that as soon as page mode is enabled the $\overline{CS}$ low time restriction applies. This means that the $\overline{CS}$ signal must not be kept low longer than $t_{CSL}$ = 10 μs. Please refer to Figure 15. O page mode disabled (default) 1 page mode enabled | | TCSR | [6:5] | W | Temperature Compensated Self Refresh The 2-bit wide TCSR field features four different temperature ranges to adjust the refresh period to the actual case temperature. Since DRAM technology requires higher refresh rates at higher temperature this is a second method to lower power consumption in case of low or medium temperatures. 11 +85 °C (default) 00 +70 °C 01 +45 °C 10 +15 °C | | DPD | 4 | W | Deep Power Down Enable/Disable The DPD control bit puts the CellularRAM device in an extreme low power mode cutting current consumption to less than 25 μA. Stored memory data is not retained in this mode. Though the settings of both control registers RCR and BCR are also stored during DPD. 0 DPD enabled 1 DPD disabled (default) | Data Sheet 21 V2.0, 2003-12-16 #### **Functional Description** | Field | Bits | Type <sup>1)</sup> | Description | |-------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PASR | [2:0] | W | Partial Array Self Refresh The 3-bit PASR field is used to specify the active memory array. The active memory array will be kept periodically refreshed whereas the disabled parts will be excluded from refresh and previously stored data will get lost. The normal operation still can be executed in disabled array, but stored data is not guaranteed. This way the customer can dynamically adapt the memory capacity in steps of 8 Mbit (4Mbit at lowest) to one's need without paying a power penalty. Please refer to Figure 9. 000 entire memory array (default) 001 lower 1/2 of the memory array (16 Mb) 010 lower 1/4 of the memory array (8 Mb) 110 upper 1/2 of the memory array (16 Mb) 110 upper 1/4 of the memory array (8 Mb) 111 upper 1/8 of the memory array (4 Mb) | | Res | 20,<br>[18:8],<br>3 | W | Reserved must be set to '0' | <sup>1)</sup> w: write-only access ### 2.3.1 Partial Array Self Refresh (PASR) By applying PASR the user can dynamically customize the memory capacity to one's actual needs in normal operation mode and standby mode. With the activation of PASR there is no longer a power penalty paid for the larger CellularRAM memory capacity in case only e.g. 8 Mbits are used by the host system. Bit2 down to bit0 specify the active memory array and its location (starting from bottom or top). The memory parts not used are powered down immediately after the mode register has been programmed. Advice for the proper register setting including the address ranges is given in **Figure 9**. Figure 9 PASR Programming Scheme PASR is effective in normal operation and standby mode as soon as it has been configured by register programming. Default setting is the entire memory array. **Figure 10** shows an exemplary PASR configuration where it is assumed that the application uses max. 8 Mbit out of 32 Mbit. **Functional Description** Figure 10 PASR Configuration Example ### 2.3.2 Deep Power Down Mode To put the device in deep power down mode the DPD control bit must be asserted to low. Once set into this extreme low power mode current consumption is cut down to less than 25 $\mu$ A. All internal voltage generators inside the CellularRAM are switched off and the internal self-refresh is stopped. This means that all stored memory information will be lost by entering DPD. Only the register values of BCR and RCR are kept valid during DPD. To leave the Deep Power Down mode again the Refresh Configuration Register has to be accessed and the DPD bit has to be programmed to high level voltage. A guard time of at least 150 $\mu$ s has to be met where no commands beside a NOP must be applied to re-enter again standby or idle mode. ### 2.3.3 Temperature Compensated Self Refresh (TCSR) The 2-bit wide TCSR field features four different temperature ranges to adjust the refresh period to the actual case temperature. DRAM technology requires higher refresh rates at higher temperature. At low temperature the refresh rate can be reduced, which reduces as well the standby current of the chip. This feature can be used in addition to PAR to lower power consumption in case of low or medium temperatures. Please refer to **Table 10**. ### 2.3.4 Power Saving Potential in Standby When Applying PASR, TCSR or DPD Table 10 demonstrates the currents in standby mode when PASR, TCSR or DPD is applied. Table 10 Standby Currents When Applying PASR, TCSR or DPD | Operation<br>Mode | Power Mode | PASR | Bit<br>Controlled | Wake-Up<br>Phase | Active<br>Array | | Stand | <b>by [μΑ]</b> | | |------------------------|--------------------|------|-------------------|------------------|---------------------------|--------------------------------------------------|-------------------------------------------------|------------------------------------------------|------------------------------------------------| | NO | STANDBY | TCSR | RCR.Bit6-5 | _ | _ | 85° | 70° | 45° | 15° | | OPERATION/<br>DESELECT | | PASR | RCR.Bit2-0 | - | Full<br>1/2<br>1/4<br>1/8 | 90(120)<br>80(105)<br>70(90)<br>60(75)<br>50(60) | 75(100)<br>68(90)<br>62(80)<br>55(70)<br>50(60) | 60(80)<br>56(75)<br>53(70)<br>52(65)<br>50(60) | 50(60)<br>50(60)<br>50(60)<br>50(60)<br>50(60) | | DPD | DEEP POWER<br>DOWN | DPD | RCR.Bit4 | ~150 µs | 0 | | | | | **Functional Description** ### 2.3.5 Page Mode Enable/Disable In asynchronous operation mode, the user has the option to enable page mode to toggle A0 - A3 in random way at higher cycle rate (20 ns vs. 70 ns) to lower access times of subsequent reads within 16-word boundary. Write operation is not supported in the manner of page mode access. In synchronous mode, this option has no effect. The max. page length is 16 words, so which A0 - A3 is regarded as page-mode address. If the access needs to cross the boundary of 16-word (any difference in A20 - A4), then it should start over new random access cycle, which is the same as asynchronous read operation. Please note that as soon as page mode is enabled the $\overline{\text{CS}}$ low time restriction applies. This means that the $\overline{\text{CS}}$ signal must not kept low longer than $t_{\text{CSL}}$ = 10 $\mu$ s. Please refer to **Figure 15**. **Functional Description** ## 2.4 Bus Control Register The Bus Control Register (BCR) specifies the interface configurations. For the various configuration options please refer to the register description below. The Bus Control Register is programmed via the Control Register Set command (with CRE = 1 and A19 = 1) and retains the stored information until it is reprogrammed or the device loses power. Please note that the BCR contents can only be set or changed when the CellularRAM is in idle state. Note: Bit 9 must be set to "0" and bit 6 to "1" for proper operation. ### BCR Bus Control Register $(CRE, A19 = 11_B)$ | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|-----|-----|-----|------|-------|------|-----|----|----|----|----|-----|----|----|-----|--------|------| | 0 | 1 | | 0 | ı | ОМ | 0 | Late | ncy N | lode | WP | 0 | wc | 0 | 1 | IMP | 0 | вw | Bur | st Ler | ngth | | Field | Bits | Type <sup>1)</sup> | Description | |-------------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RS | 19 | W | Register Select | | | | | set to 1 to select this BCR (= 0 to select RCR). | | OP-<br>MODE | 15 | W | <ul> <li>Operation Mode</li> <li>The CellularRAM supports three different interface access protocols,</li> <li>the SRAM-type protocol with asynchronous read and write accesses</li> <li>the NOR-FLASH-type protocol with synchronous read and asynchronous write accesses</li> <li>the FULL SYNCHRONOUS mode with synchronous read and synchronous write accesses</li> <li>Operating the device in synchronous mode maximizes bandwidth. The NOR-Flash type mode is the recommended mode for legacy baseband systems which are not able to run the synchronous write protocol.</li> <li>The OPMODE bit defines whether the device is operating in synchronous (fully or partially) mode or asynchronous mode.</li> <li>NOR-FLASH-type mode</li> <li>read: synchronous burst mode</li> <li>write: asynchronous burst mode</li> <li>write: synchronous burst mode</li> <li>The mode of write operation, NOR-FLASH or FULL SYNCHRONOUS, is adaptively detected:</li> <li>This is done by detecting a rising clock edge during ADV valid. If a rising clock edge occurs within ADV valid, FULL SYNCHRONOUS write is detected. If there is no rising clock edge then NOR FLASH write is detected. Please refer to Figure 22 on Page 40 for asynchronous write and to Figure 25 on Page 43 for synchronous write.</li> <li>SRAM-type mode (default) read: asynchronous access mode write: asynchronous access mode</li> </ul> | | LAT | [13:11} | w | Latency Mode The latency mode has to be adjusted to the desired burst frequency. Depending on the programmed latency, driving 1 <sup>st</sup> data output is delayed by the number of clock cycles as specified in this field counting from the address valid strobe signal, ADV. O10 latency code 2, max 66 MHz burst clock frequency O11 latency code 3 (default), max 104 MHz burst clock frequency Note: All others reserved. | Data Sheet 25 V2.0, 2003-12-16 ### **Functional Description** | Field | Bits | Type <sup>1)</sup> | Description | |-------|------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP | 10 | w | WAIT Polarity The WAIT polarity control bit allows the user to define the polarity of the WAIT output signal. The WAIT output line is used during a synchronous read burst to signal when the output data is invalid. 0 active low 1 active high (default) | | WC | 8 | w | WAIT Configuration The WAIT signal configuration control bit specifies whether the WAIT signal is asserted at the time of the delay or whether it is asserted one clock cycle in advance. 0 WAIT is asserted during the delay 1 WAIT is asserted one data cycle before the delay (default) | | IMP | 5 | w | Output Impedance For adaptation to different system characteristics the output impedance can be configured. 0 Full drive for $50 \Omega$ systems (default) 1 Quarter drive | | BW | 3 | W | Burst Wrap The burst wrap control bit defines whether there is a wrap around within a burst access or not. In case of fixed 8-word burst length, this means that after word7, word0 is going to be output in wrap mode. In case of continuous burst mode the internal address counter will wrap from the last address, 1FFFFF <sub>H</sub> to 000000 <sub>H</sub> regardless of the setting. Please note this setting is only used for burst read mode, since burst write mode is always continuous. 0 wrap 1 no wrap (default) | | BL | [2:0] | W | Burst Length (Burst Read only) Via the burst length field the user can select between fixed burst lengths of 4, 8, and 16 and any arbitrary burst length by choosing the continuous mode option. In continuous mode the burst length is controlled by the active low period of the read control lines CS and OE. Please note this setting is only used for burst read mode. Burst write mode is always continuous independent of this register setting. 001 4-word burst 010 8-word burst 011 16-word burst 111 continuous (default) | | Res | 20,<br>[18:16],<br>14, 9, 7, | w | Reserved must be set to '0' | <sup>1)</sup> w: write-only access **Functional Description** ### 2.4.1 Latency Modes The latency mode defines the number of clock cycles which pass before the first output data is valid within a read burst access (counting from the clock edge where $\overline{ADV}$ was detected low). The number of inserted wait cycles increases along with the input clock frequency. Please refer to **Table 11** for the proper setting. Please note that the first access delay might be extended by another 1-3 wait cycles in case the burst read or write access collides with an ongoing self-refresh operation. Table 11 Latency Mode Configuration | Latency Mode | Max. Input Clock Frequency [MHz] | | | | | | | | | | |--------------|----------------------------------|----------|----------|--|--|--|--|--|--|--| | | -9.6 | -12.5 | -15 | | | | | | | | | 0 | reserved | reserved | reserved | | | | | | | | | 1 | reserved | reserved | reserved | | | | | | | | | 2 | 66 | 50 | 40 | | | | | | | | | 3 | 104 | 80 | 66 | | | | | | | | Figure 11 Latency Mode - Functional Diagram **Functional Description** ### 2.4.2 Read Burst Configurations/Sequences The numbers of words that are read during a burst read access is defined by the burst length field which is programmed in the Bus Control Register. The user can either program fixed burst lengths of 4-words, 8-words or 16-words or operate the device in continuous mode operation. The burst start address is latched by $\overline{ADV}$ set to low. An internal address counter then increments automatically the address with respect to the programmed burst length. Continuous burst operation does not stop automatically though a row boundary has been reached. In other words, unlike with fixed burst lengths, a continuous burst goes on until it is actively terminated by bringing $\overline{\text{CS}}$ to high sampled at the valid edge of CLK. The wrap mode option specifies whether the burst address overflows and restarts at address $\overline{0}$ (A3 - A0) or keeps incrementing. In continuous burst mode, the internal address counter wraps to $000000_H$ if the operation goes on past the last address, 1FFFFF<sub>H</sub> regardless of wrap mode setting. For the several possible burst sequences please refer to **Table 12**. The burst length is only configurable for burst read while burst write uses always continuous burst mode, independent of the burst length setting in the burst control register BCR. Same for burst wrap, in burst write there is always the default - no wrap - used, independent on read burst register setting. Table 12 Burst Sequences | Burst Length | Starting Address<br>(A3 A2 A1 A0) | Sequential Burst Addressing Scheme (decimal) | | | | | | | | |--------------|-----------------------------------|----------------------------------------------|---------------------------------|--|--|--|--|--|--| | | | Wrap On | Wrap Off | | | | | | | | 4 | xx00 | 0123 | 0123 | | | | | | | | | xx01 | 1230 | 1 2 3 4 | | | | | | | | | xx10 | 2301 | 2 3 4 5 | | | | | | | | | xx11 | 3012 | 3 4 5 6 | | | | | | | | 8 | x000 | 01234567 | 01234567 | | | | | | | | | x001 | 12345670 | 12345678 | | | | | | | | | x010 | 23456701 | 23456789 | | | | | | | | | x011 | 34567012 | 3 4 5 6 7 8 9 10 | | | | | | | | | x100 | 45670123 | 4567891011 | | | | | | | | | x101 | 56701234 | 5 6 7 8 9 10 11 12 | | | | | | | | | x110 | 67012345 | 6 7 8 9 10 11 12 13 | | | | | | | | | x111 | 70123456 | 7 8 9 10 11 12 13 14 | | | | | | | | 16 | 0000 | 0 1 2 13 14 15 | 0 1 2 13 14 15 | | | | | | | | | 0001 | 1 2 3 14 15 0 | 1 2 3 14 15 16 | | | | | | | | | 0010 | 2 3 4 15 0 1 | 2 3 4 15 16 17 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1101 | 13 14 15 10 11 12 | 13 14 15 26 27 28 | | | | | | | | | 1110 | 14 15 0 11 12 13 | 14 15 16 27 28 29 | | | | | | | | | 1111 | 15 0 1 12 13 14 | 15 16 17 28 29 30 | | | | | | | | Continuous | n | | n+2, Cmax <sup>1)</sup> , 0, 1, | | | | | | | | | | (defa | ult, write burst) | | | | | | | <sup>1)</sup> Cmax = 1FFFFF<sub>H</sub> **Functional Description** ### 2.4.3 WAIT Signal in Synchronous Burst Mode The WAIT signal is used in synchronous burst read mode to indicate to the host system when the output data is invalid. Periods of invalid output data within a burst access might be caused either by first access delays, by delays induced by row boundary crossings or by self-refresh cycles. To match with the Flash interfaces of different microprocessor types the polarity and the timing of the WAIT signal can be configured. The polarity can be programmed to either active low or active high logic. The timing of the WAIT signal can be adjusted as well. Depending on the BCR setting the WAIT signal will be either asserted at the same time the data becomes invalid or it will be set active already one clock period in advance. In asynchronous read mode including page mode, the WAIT signal is not used but always stays asserted as BCR bit 10 is specified. In this case, system should ignore WAIT state, since it does not reflect any valid information of data output status. #### 2.4.4 Hold Data Out Mode The configuration of Hold Data Out mode is not supported. Please note that valid data is held always for one clock cycle. Figure 12 Data Out Configuration ### 2.5 Self-Refresh The CellularRAM relieves the host system from triggering and commanding refresh-operations like it is the case with conventional DRAMs by performing automatic self-refresh. Self-refresh operations are autonomously scheduled and performed by the CellularRAM device. #### **Functional Description** **Functional Description** ### 2.6 SRAM-Type Mode In SRAM-type mode the CellularRAM applies the standard asynchronous SRAM protocol to perform read and write accesses. ### 2.6.1 Asynchronous Read After power-up the CellularRAM operates per default in asynchronous SRAM-type mode. The synchronous clock line, CLK has to be held low, while address latch signal, $\overline{ADV}$ can be held low for entire read and write operation in this mode or toggled to latch valid address input (refer to "Asynchronous Write with Address Latch (ADV) Control" on Page 40 for details). WAIT is always asserted as BCR. Bit 10 is programmed, so that the controller should ignore WAIT during asynchronous mode operation. Reading from the device in asynchronous mode is accomplished by asserting the Chip Select ( $\overline{CS}$ ) and Output Enable ( $\overline{OE}$ ) signals to low while forcing Write Enable ( $\overline{WE}$ ) to high. If the Upper Byte ( $\overline{UB}$ ) control line is set active low then the upper word of the addressed data is driven on the output lines, DQ15 to DQ8. If the Lower Byte ( $\overline{LB}$ ) control line is set active low then the lower word of the addressed data is driven on the output lines, DQ7 to DQ0. The access time is determined by the triggering input - slowest one in low-going transition - among valid address $(t_{AA})$ , $\overline{CS}(t_{CO})$ , $\overline{OE}(t_{OE})$ , $\overline{UB}$ or $\overline{LB}(t_{BA})$ , or $\overline{ADV}(t_{AADV})$ . Figure 13 Asynchronous Read - Address Controlled ( $\overline{CS} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ , $\overline{UB}$ and/or $\overline{LB} = V_{IL}$ , $\overline{CRE} = V_{IL}$ , $\overline{ADV} = V_{II}$ ) Figure 14 Asynchronous Read ( $\overline{WE} = V_{IH}$ , CRE = $V_{IL}$ ) **Functional Description** ### 2.6.2 Page Mode If activated by RCR.Bit7 page mode allows to toggle the four lower address bits (A3 to A0) to perform subsequent random read accesses (max. 16-words by A3 - A0) at much faster speed than 1<sup>st</sup> read access. Page mode operation supports only read access in CellularRAM. As soon as page mode is activated, $\overline{\text{CS}}$ low time restriction ( $t_{\text{CSL}}$ ) applies. In case of $\overline{\text{CS}}$ staying low longer than $t_{\text{CSL}}$ limit, then it is alternative way to toggle non-page address (A20 - A4) no later than $t_{\text{CSL},\text{max}}$ . Therefore the usage of page mode is only recommended in systems which can respect this limitation. $\overline{\text{ADV}}$ has to be held low for entire page operation. Please see also application note on Page 50. Figure 15 Asynchronous Page Read Mode (CRE = $V_{\rm IL}$ , $\overline{\rm ADV}$ = $V_{\rm IL}$ ) ## **Functional Description** Table 13 Timing Parameters - Asynchronous Read | Parameter | Symbol | 9.6, 12.5 | | 15 | | Unit | Notes | |--------------------------------------|------------------|-----------|------|------|------|------|-------| | | | Min. | Max. | Min. | Max. | 1 | | | Read cycle time | $t_{RC}$ | 70 | _ | 85 | _ | ns | _ | | Address access time | $t_{AA}$ | _ | 70 | _ | 85 | ns | _ | | ADV access time | $t_{AADV}$ | _ | 70 | _ | 85 | ns | - | | ADV high time | $t_{VPH}$ | 5 | _ | 7 | _ | ns | _ | | Page address cycle time | $t_{PC}$ | 20 | _ | 25 | _ | ns | _ | | Page address access time | $t_{PAA}$ | _ | 20 | _ | 25 | ns | _ | | Output hold from address change | t <sub>OH</sub> | 5 | _ | 6 | _ | ns | _ | | Chip select access time | $t_{CO}$ | _ | 70 | _ | 85 | ns | _ | | UB, LB access time | $t_{BA}$ | _ | 70 | _ | 85 | ns | _ | | OE to valid output data | $t_{\sf OE}$ | _ | 20 | _ | 25 | ns | _ | | Chip select pulse width low time | $t_{CSL}$ | _ | 10 | _ | 10 | μs | _ | | Chip select to output active | $t_{LZ}$ | 6 | _ | 6 | _ | ns | _ | | Chip select disable to high-Z output | $t_{HZ}$ | _ | 8 | _ | 8 | ns | _ | | UB, LB enable to output active | $t_{BLZ}$ | 6 | _ | 6 | _ | ns | _ | | UB, LB disable to high-Z output | $t_{BHZ}$ | _ | 8 | _ | 8 | ns | _ | | Output enable to output active | $t_{OLZ}$ | 3 | _ | 3 | _ | ns | _ | | Output disable to high-Z output | t <sub>OHZ</sub> | _ | 6 | _ | 8 | ns | - | | CS high time when toggling | $t_{CPH}$ | 10 | _ | 15 | _ | ns | _ | | UB, LB high time when toggling | $t_{BPH}$ | 10 | _ | 15 | _ | ns | _ | **Functional Description** ### 2.6.3 Asynchronous Write Writing to the device in asynchronous SRAM mode is accomplished by asserting the Chip Select ( $\overline{CS}$ ) and Write Enable (WE) signals to low. $\overline{ADV}$ can be used to latch the address (refer to "Asynchronous Write with Address Latch (ADV) Control" on Page 40 for details) or simply held low for entire write operation. If the Upper Byte ( $\overline{UB}$ ) control line is set active low then the upper word (DQ15 to DQ8) of the data bus is written to the specified memory location. If the Lower Byte ( $\overline{LB}$ ) control line is set active low then the lower word (DQ7 to DQ0) of the data bus is written to the specified memory location. Write operation takes place when either one or both $\overline{UB}$ and $\overline{LB}$ is asserted low. The data is latched by the rising edge of either $\overline{CS}$ , $\overline{WE}$ , or $\overline{UB/LB}$ whichever signal comes first. Figure 16 Asynchronous Write - WE Controlled ( $\overline{OE} = V_{IH}$ or $V_{IL}$ , CRE = $V_{IL}$ ) Figure 17 Asynchronous Write - $\overline{\text{CS}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ , $\overline{\text{CRE}} = V_{\text{IL}}$ ) **Functional Description** Figure 18 Asynchronous Write - $\overline{\text{UB}}$ , $\overline{\text{LB}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IL}}$ ) or $V_{\text{IL}}$ , $\overline{\text{CRE}} = V_{\text{IL}}$ ) The programming of control register in SRAM-type mode is performed in the similar manner as asynchronous write except CRE being held high during the <u>operation</u>. Note that CRE has to meet set-up $(t_{CRES})$ and hold time $(t_{CREH})$ of valid state (= High) in reference to WE falling and rising edge, respectively. ADV may be kept low for entire operation. $\overline{CS}$ should toggle at the end of the operation to get ready for following access. Figure 19 Asynchronous Write to Control Register ( $\overline{OE} = V_{IH}$ or $V_{IL}$ ) ## **Functional Description** Table 14 Timing Parameters - Asynchronous Write | Parameter | Symbol | 9.6, | 12.5 | 15 | | Unit | Notes | |------------------------------------------------------------|--------------|------|------|------|------|------|-------| | | | Min. | Max. | Min. | Max. | | | | Write cycle time | $t_{WC}$ | 70 | _ | 85 | _ | ns | _ | | Address (incl. CRE) set-up time | $t_{AS}$ | 0 | _ | 0 | _ | ns | _ | | Address valid to end of write | $t_{AW}$ | 70 | _ | 85 | _ | ns | _ | | Write recovery time | $t_{WR}$ | 0 | _ | 0 | _ | ns | _ | | Chip select pulse width low time | $t_{CSL}$ | _ | 10 | _ | 10 | μs | _ | | Chip select to end of write | $t_{\sf CW}$ | 70 | _ | 85 | _ | ns | _ | | ADV high time | $t_{VPH}$ | 5 | _ | 7 | _ | ns | _ | | ADV setup to end of write | $t_{VS}$ | 70 | _ | 85 | _ | ns | _ | | Byte control valid to end of write | $t_{BW}$ | 70 | _ | 85 | _ | ns | _ | | Write pulse width | $t_{WP}$ | 40 | _ | 45 | _ | ns | _ | | Write pulse pause | $t_{WPH}$ | 10 | _ | 15 | _ | ns | _ | | CS high time when toggling | $t_{CPH}$ | 10 | _ | 15 | _ | ns | _ | | UB, LB high time when toggling | $t_{BPH}$ | 10 | _ | 15 | _ | ns | _ | | Write to output disable | $t_{WHZ}$ | _ | 8 | _ | 10 | ns | _ | | End of write to output enable $(\overline{OE} = low)$ | $t_{\sf OW}$ | 3 | _ | 3 | _ | ns | _ | | Write data setup time | $t_{DW}$ | 20 | _ | 20 | _ | ns | _ | | Write data hold time | $t_{DH}$ | 0 | _ | 0 | _ | ns | _ | | CRE setup time (to $\overline{WE} = \overline{CE} = low$ ) | $t_{CRES}$ | 5 | _ | 5 | _ | ns | _ | | CRE hold time (from WE high) | $t_{CREH}$ | 0 | _ | 0 | | ns | _ | **Functional Description** # 2.7 NOR-Flash-Type Mode In NOR-Flash mode the CellularRAM applies the NOR-Flash protocol to perform read and write accesses to the memory. Read accesses can be executed in synchronous burst mode, while write accesses are executed in asynchronous mode using $\overline{ADV}$ as address latch strobe signal. #### 2.7.1 Synchronous Read Mode [Disclaimer] WAIT signal of all synchronous timings below is shown in the case of WC=0 (at delay) and WP=0 (active low) though it is not default state. In synchronous read mode all operations are referred to the rising or falling clock signal edge. Refresh cycles or page boundary crossings are indicated by the WAIT output signal which stalls the processor for this period. Figure 20 Synchronous Read Burst **Functional Description** ### 2.7.2 Burst Suspend While in synchronous burst operation, the bus interface may need to be assigned to other memory transaction sharing the same bus. Burst suspend mode is used to fulfill this operation. Keeping CS low (WAIT stays asserted indicating valid data output on DQ pins, though they are tri-stated), burst suspend can be initiated with halted CLK. CLK can stay at either high or low state. As specified, duration of keeping CS low can not exceed $t_{\rm CSL}$ maximum, which is 10 $\mu$ s, so that internal refresh operation is able to run properly. In this event of exceeding $t_{\rm CSL}$ maximum, termination of burst by bringing $\overline{\rm CS}$ to high is strongly recommended instead of using burst suspend mode, then reissuing of the discontinued burst command is required. Figure 21 Burst Suspend **Functional Description** Table 15 Timing Parameters - Synchronous Read Burst | Parameter | | Symbol | 9 | .6 | 12 | 2.5 | 1 | 5 | Unit | Notes | |----------------------------------|-----------|-------------------|------|------|------|------|------|------|------|-------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | Clock period frequency | Lat = 3 | $f_{CLK3}$ | _ | 104 | _ | 80 | _ | 66 | MHz | _ | | | Lat = 2 | $f_{CLK2}$ | _ | 66 | _ | 50 | _ | 40 | MHz | _ | | Clock period | Lat = 3 | t <sub>CLK3</sub> | 9.6 | _ | 12.5 | _ | 15 | _ | ns | _ | | | Lat = 2 | t <sub>CLK2</sub> | 15 | _ | 20 | _ | 25 | _ | ns | _ | | Clock high time | | t <sub>CKH</sub> | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Clock low time | | $t_{CKL}$ | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Clock rise/fall time | | $t_{T}$ | _ | 1.8 | _ | 2 | _ | 2 | ns | _ | | Input setup time to CLK (except | ot CS) | $t_{SP}$ | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Input hold time from CLK | | $t_{HD}$ | 1.5 | _ | 2 | - | 2 | _ | ns | _ | | ADV pulse width high | | $t_{VPH}$ | 5 | _ | 5 | _ | 7 | _ | ns | 1) | | ADV pulse width low | | $t_{\sf VP}$ | 4 | _ | 4 | _ | 6 | _ | ns | _ | | Burst read 1st access delay fro | m CLK | $t_{ABA}$ | _ | 35 | _ | 46.5 | _ | 54 | ns | 2) | | CS low setup to CLK | | $t_{\rm CSS}$ | 3.5 | 20 | 4 | 20 | 4 | 20 | ns | 3) | | Chip select pulse width low time | е | $t_{CSL}$ | _ | 10 | _ | 10 | _ | 10 | μs | _ | | CS pulse width high | | $t_{CBPH}$ | 5 | _ | 6 | _ | 8 | _ | ns | _ | | OE or LB/UB low to output low | -Z | $t_{OL}$ | 3 | _ | 3 | _ | 3 | _ | ns | _ | | CS, OE, or LB/UB high to outpo | ut high-Z | $t_{\sf OD}$ | 0 | 6 | 0 | 8 | 0 | 8 | ns | _ | | OE low to output delay | | $t_{AOE}$ | _ | 20 | _ | 20 | _ | 25 | ns | _ | | CS low to WAIT valid | | $t_{CWT}$ | _ | 7 | _ | 9 | _ | 11 | ns | _ | | CS high to WAIT high-Z | | $t_{WZ}$ | 0 | 7 | 0 | 8 | 0 | 8 | ns | _ | | CLK to WAIT valid | | $t_{WK}$ | - | 7 | _ | 9 | _ | 11 | ns | _ | | CLK to output delay | | t <sub>ACLK</sub> | _ | 7 | _ | 9 | _ | 11 | ns | _ | | Output hold from CLK | | $t_{KOH}$ | 2 | _ | 2 | _ | 3 | _ | ns | _ | <sup>1)</sup> $\overline{\text{ADV}}$ low for new burst command can not be issued while the previous burst is in burst\_init cycle (within latency). <sup>2)</sup> In case of refresh collision to the first access, more WAIT cycles will be added. <sup>3)</sup> For proper synchronous burst operation, $t_{CSSmax}$ should be met. Otherwise, it is strongly recommended to use CellularRAM in asynchronous mode of operation, instead. **Functional Description** # 2.7.3 Asynchronous Write with Address Latch (ADV) Control In asynchronous write <u>mode</u>, the synchronous clock is switched off and CLK has to be held low. The access protocol is shown with ADV-latching scheme and it can be applied to write operation in SRAM-type mode. Figure 22 Asynchronous Write with Address Latch (ADV) Control (followed by single-burst read) Figure 23 Asynchronous Write with Address Latch (ADV) Control #### **Functional Description** The programming of control register in NOR-Flash-type mode is performed in the similar manner as asynchronous write with $\overline{ADV}$ control except CRE being held high during the code input operation. Note that CRE has to meet set-up ( $t_{CRS}$ ) and hold time ( $t_{CRH}$ ) of valid state (= High) in reference to $\overline{ADV}$ rising edge. $\overline{ADV}$ may be kept low for entire operation or go high to latch valid control register information at its rising edge. Figure 24 Asynchronous Write To Control Register in NOR-Flash Mode Table 16 Timing Parameters - Asynchronous Write With ADV Control | Parameter | Symbol | 9.6, | 12.5 | 1 | 5 | Unit | Notes | |-----------------------------------|------------------|------|------|------|------|------|-------| | | | Min. | Max. | Min. | Max. | | | | WE high to CLK valid | $t_{CKA}$ | 25 | _ | 35 | _ | ns | _ | | Write cycle time | $t_{WC}$ | 70 | _ | 85 | _ | ns | _ | | Address setup time to write start | $t_{AS}$ | 0 | _ | 0 | _ | ns | _ | | Address setup to ADV high | t <sub>AVS</sub> | 10 | _ | 10 | _ | ns | _ | | Address hold from ADV high | t <sub>AVH</sub> | 5 | _ | 5 | _ | ns | _ | | Address to end of write | $t_{AW}$ | 70 | _ | 85 | _ | ns | _ | | ADV pulse width high | $t_{VPH}$ | 8 | _ | 10 | _ | ns | _ | | ADV pulse width low | $t_{\sf VP}$ | 8 | _ | 10 | _ | ns | _ | | ADV setup to end of write | $t_{ m VS}$ | 70 | _ | 85 | _ | ns | _ | | CS to end of write | $t_{\sf CW}$ | 70 | _ | 85 | _ | ns | _ | | UB/LB to end of write | $t_{BW}$ | 70 | _ | 85 | _ | ns | _ | | Write pulse width low | $t_{WP}$ | 40 | _ | 45 | _ | ns | _ | | Write pulse width high | $t_{WPH}$ | 10 | _ | 15 | _ | ns | _ | | CS high time (synch_read) | $t_{CBPH}$ | 5 | _ | 8 | _ | ns | _ | #### **Functional Description** Table 16 Timing Parameters - Asynchronous Write With ADV Control (cont'd) | Parameter | Symbol | 9.6, | 12.5 | 1 | 5 | Unit | Notes | | |------------------------------------|-----------|------|------|------|------|------|-------|--| | | | Min. | Max. | Min. | Max. | | | | | CS high time (asynch_write, mixed) | $t_{CPH}$ | 10 | _ | 15 | _ | ns | _ | | | Write recovery time | $t_{WR}$ | 0 | _ | 0 | _ | ns | 1 | | | Data setup to WE high | $t_{DS}$ | 20 | _ | 20 | _ | ns | _ | | | Data hold from WE high | $t_{DH}$ | 0 | _ | 0 | _ | ns | _ | | | CRE setup to ADV high | $t_{CRS}$ | 10 | _ | 10 | _ | ns | _ | | | CRE hold from ADV high | $t_{CRH}$ | 5 | _ | 5 | _ | ns | _ | | Note: 1. $t_{\rm WR}$ is valid only when $\overline{\rm ADV}$ latch of address does not take place until the end of write. **Functional Description** ### 2.8 Synchronous Mode [Disclaimer] WAIT signal of all synchronous timings below is shown in the case of WC=0 (at delay) and WP=0 (active low) though it is not default state. In synchronous mode, read and write operations are synchronized to the clock. Refresh cycles or page boundary crossings are indicated to the host system by asserting the WAIT signal which in turn stalls the processor. WAIT polarity, WAIT timing, synchronicity to the falling/rising clock edge, the burst length and further options are user configurable and can be programmed via the bus configuration register (BCR). #### 2.8.1 Synchronous Read Mode Including Burst Suspend Refer to **Section 2.7.1** and **Section 2.7.2**. All the timing and parameters are same as described in read operation for NOR-Flash-Type mode. #### 2.8.2 Synchronous Write Mode In synchronous write mode, $\overline{\text{UB}}$ and $\overline{\text{LB}}$ are used as byte control of data input mask. At the rising edge of CLK, their state is sampled and determined whether the coupled byte (DQ15-8 for UB and DQ7-0 for LB) is updated by input data. Proper set-up time and hold time to CLK should be met. As discussed in Section 2.4, synchronous burst write is always configured as continuous and no wrap, so that it has to be terminated by $\overline{\text{CS}}$ high state after the burst fulfills required length of cycles. Figure 25 Synchronous Write Burst **Functional Description** Figure 26 Synchronous Write to Control Register **Functional Description** Figure 27 Synchronous Write Burst Followed by Synchronous Read Burst Figure 28 Synchronous Read Burst Followed by Synchronous Write Burst **Functional Description** Table 17 Timing Parameters - Synchronous Read/Write Burst | Parameter | | Symbol | 9 | .6 | 12 | 2.5 | 1 | 5 | Unit | Notes | |----------------------------------|---------|-------------------|------|------|------|------|------|------|------|-------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | Clock period frequency | _at = 3 | $f_{CLK3}$ | _ | 104 | _ | 80 | _ | 66 | MHz | _ | | I | _at = 2 | $f_{CLK2}$ | _ | 66 | _ | 50 | _ | 40 | MHz | _ | | Clock period I | _at = 3 | t <sub>CLK3</sub> | 9.6 | _ | 12.5 | _ | 15 | _ | ns | _ | | I | _at = 2 | t <sub>CLK2</sub> | 15 | _ | 20 | _ | 25 | _ | ns | _ | | Clock high time | | t <sub>CKH</sub> | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Clock low time | | $t_{CKL}$ | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Clock rise/fall time | | $t_{T}$ | _ | 1.8 | _ | 2 | _ | 2 | ns | _ | | Input setup time to CLK (except | CS) | $t_{SP}$ | 3 | _ | 3.5 | _ | 4 | _ | ns | _ | | Input hold time from CLK | | $t_{HD}$ | 1.5 | _ | 2 | _ | 2 | _ | ns | _ | | ADV pulse width high | | $t_{VPH}$ | 5 | _ | 5 | _ | 7 | _ | ns | 1) | | ADV pulse width low | | $t_{\sf VP}$ | 4 | _ | 4 | _ | 6 | _ | ns | _ | | Burst read 1st access delay from | CLK | $t_{ABA}$ | _ | 35 | _ | 46.5 | _ | 54 | ns | 2) | | CS low setup to CLK | | $t_{\rm CSS}$ | 3.5 | 20 | 4 | 20 | 4 | 20 | ns | 3) | | Chip select pulse width low time | | $t_{CSL}$ | _ | 10 | _ | 10 | _ | 10 | μs | _ | | CS pulse width high | | $t_{CBPH}$ | 5 | _ | 6 | _ | 8 | _ | ns | _ | | OE or LB/UB low to output low-2 | | $t_{OL}$ | 3 | _ | 3 | _ | 3 | _ | ns | _ | | CS, OE, or LB/UB high to output | high-Z | $t_{\sf OD}$ | 0 | 6 | 0 | 8 | 0 | 8 | ns | _ | | OE low to output delay | | $t_{AOE}$ | _ | 20 | _ | 20 | _ | 25 | ns | _ | | CS low to WAIT valid | | $t_{CWT}$ | _ | 7 | _ | 9 | _ | 11 | ns | _ | | CS high to WAIT high-Z | | $t_{WZ}$ | 0 | 7 | 0 | 8 | 0 | 8 | ns | _ | | CLK to WAIT valid | | $t_{WK}$ | _ | 7 | _ | 9 | _ | 11 | ns | _ | | CLK to output delay | | t <sub>ACLK</sub> | _ | 7 | _ | 9 | _ | 11 | ns | _ | | Output hold from CLK | | $t_{KOH}$ | 2 | _ | 2 | _ | 3 | _ | ns | _ | <sup>1)</sup> $\overline{\text{ADV}}$ low for new burst command can not be issued while the previous burst is in burst\_init cycle (within latency). ### 2.9 General AC Input/Output Reference Waveform The input timings refer to a midlevel of $V_{\rm DDQ}/2$ while as output timings refer to midlevel $V_{\rm DDQ}/2$ . The rising and falling edges are 10 - 90% and < 2 ns. <sup>2)</sup> In case of refresh collision to the first access, more WAIT cycles will be added. <sup>3)</sup> For proper synchronous burst operation, $t_{\text{CSSmax}}$ should be met. Otherwise, it is strongly recommended to use CellularRAM in asynchronous mode of operation, instead. **Electrical Characteristics** #### 3 Electrical Characteristics ### 3.1 Absolute Maximum Ratings Table 18 Absolute Maximum Ratings | Parameter | Symbol | Limit | Unit | Notes | | |--------------------------------------------------------|------------|-------|-------|-------|---| | | | Min. | Max. | | | | Operating temperature range | $T_{C}$ | -25 | +85 | °C | _ | | Storage temperature range | $T_{STG}$ | -55 | +150 | °C | _ | | Soldering peak temperature (10 s) | $T_{Sold}$ | _ | 260 | °C | - | | Voltage of $V_{ m DD}$ supply relative to $V_{ m SS}$ | $V_{DD}$ | -0.3 | +2.45 | V | _ | | Voltage of $V_{ m DDQ}$ supply relative to $V_{ m SS}$ | $V_{DDQ}$ | -0.3 | +3.6 | V | _ | | Voltage of any input relative to $V_{ m SS}$ | $V_{IN}$ | -0.3 | +3.6 | V | _ | | Power dissipation | $P_{D}$ | _ | 180 | mW | _ | | Short circuit output current | $I_{OUT}$ | -50 | +50 | mA | _ | Attention: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. ### 3.2 Recommended Power & DC Operation Ratings All values are recommended operating conditions unless otherwise noted. Table 19 Recommended DC Operating Conditions | Parameter | Symbol | l | Unit | Notes | | | |----------------------------------|-----------|-----------------------|------|---------------------|---|---| | | | Min. | Тур. | Max. | | | | Power supply voltage, core | $V_{DD}$ | 1.7 | 1.8 | 1.95 | V | _ | | Power supply voltage, 1.8 V I/Os | $V_{DDQ}$ | 1.7 | 1.8 | 2.25 | V | _ | | Input high voltage | $V_{IH}$ | $V_{\rm DDQ}$ $-$ 0.4 | _ | $V_{\rm DDQ} + 0.2$ | V | _ | | Input low voltage | $V_{IL}$ | -0.2 | _ | 0.4 | V | _ | Table 20 DC Characteristics | Parameter | Symbol | L | Unit | Notes | | | |----------------------------------------------------|----------|----------------------|------|--------------------------|----|---| | | | Min. | Тур. | Max. | | | | Output high voltage ( $I_{OH} = -0.2 \text{ mA}$ ) | $V_{OH}$ | $V_{DDQ} \times 0.8$ | - | _ | V | _ | | Output low voltage ( $I_{OL} = 0.2 \text{ mA}$ ) | $V_{OL}$ | _ | _ | $V_{\rm DDQ} \times 0.2$ | V | _ | | Input leakage current | $I_{LI}$ | _ | _ | 1 | μΑ | _ | | Output leakage current | $I_{LO}$ | _ | _ | 1 | μΑ | _ | #### **Electrical Characteristics** **Table 21 Operating Characteristics** | Parameter | Symbol | 9.6 | | 12.5 | | 15 | | Unit | Test | Notes | |-----------------------------------------------------------------|------------|------|------|------|------|------|------|------|--------------------------------------------------|-------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | Condition | | | Operating Current | | | | | | | | mA | $V_{\rm in} = V_{\rm DD}$ or $V_{\rm SS}$ , | 1) | | <ul> <li>Async read/write random @t<sub>RCmin</sub></li> </ul> | $I_{DD1}$ | _ | 20 | _ | 20 | - | 17 | | Chip enabled, | | | <ul> <li>Async read/write random @t<sub>RC</sub>=1μs</li> </ul> | $I_{DD1L}$ | _ | 5 | _ | 5 | - | 5 | | $I_{\text{out}} = 0$ | | | Async Page read | $I_{DD1P}$ | _ | 15 | _ | 15 | - | 12 | | | | | Sync burst (continuous) | $I_{DD4}$ | _ | 20 | - | 18 | - | 15 | | | | | Burst Initial access | $I_{DD5}$ | - | 35 | - | 35 | - | 30 | | | | | Stand-By Current : L-part | $I_{DD2}$ | _ | 90 | _ | 90 | _ | 90 | μΑ | $V_{\rm in} = V_{\rm DD}$ or | _ | | Stand-By Current : Standard | | _ | 120 | _ | 120 | _ | 120 | μΑ | $V_{\rm SS}$ ,Chip deselected, (Full array) | _ | | Deep Power Down Current | $I_{DD3}$ | _ | 25 | _ | 25 | _ | 25 | μΑ | $V_{\rm in} = V_{\rm DD} \text{ or } V_{\rm SS}$ | _ | <sup>1)</sup> The specification assumes the output disabled. # 3.3 Output Test Conditions Figure 29 Output Test Circuit Please refer to section Section 2.9. ### 3.4 Pin Capacitances Table 22 Pin Capacitances | Pin | Lin | nit Values | Unit | Condition | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|---------------------------------------------------|--| | | Min. | Max. | | | | | A20 - A0, $\overline{\text{CS}}$ , $\overline{\text{OE}}$ , $\overline{\text{WE}}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ , $\overline{\text{CRE}}$ , $\overline{\text{ADV}}$ | _ | 5.0 | pF | T <sub>A</sub> = +25 °C | | | CLK | _ | 5.0 | pF | freq. = 1 MHz | | | DQ15 - DQ0 | _ | 6.0 | pF | $V_{\text{pin}} = 0 \text{ V}$ (sampled, not 100% | | | WAIT | _ | 6.0 | pF | tested) | | **Package Outlines** # 4 Package Outlines Figure 30 P-VFBGA-54 (Plastic Very Thin Fine Pitch Ball Grid Array Package) You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. Appendix A: Low-Frequency Mode # 5 Appendix A: Low-Frequency Mode ### 5.1 Asynchronous Access Depending on the random access frequency two cases are distinguished: #### **High Frequency Mode (≥ 100 kHz):** There are no $t_{RC}$ max. time nor $\overline{CS/OE}$ max. low time restrictions during subsequent random read or write accesses. #### Low Frequency Mode (< 100 kHz): There are no $t_{RC}$ max. time nor $\overline{CS/OE}$ max. low time restrictions if all control signals ( $\overline{CS}$ , $\overline{OE}$ , $\overline{WE}$ , $\overline{UB/LB}$ ) follow the modified timing as shown below, see attached timing diagram and timing table. There is no extra mode register setting necessary. Figure 31 Low-Frequency Mode | Parameter | Symbol | 9.6, 12.5 | | | 15 | | Notes | |-----------------------------------------|-----------|-----------|------|------|------|----|-------| | | | Min. | Max. | Min. | Max. | | | | Address stable time for read access | $t_{ARV}$ | 70 | _ | 85 | _ | ns | _ | | Address stable overlap with write pulse | $t_{AWV}$ | 70 | _ | 85 | _ | ns | _ | | Write pulse width | $t_{WPV}$ | 70 | _ | 85 | _ | ns | _ | | Data to write time overlap | $t_{DWV}$ | 70 | _ | 85 | _ | ns | | Data Sheet 50 V2.0, 2003-12-16 Appendix B: S/W Register Entry Mode ("4-cycle method") ## 6 Appendix B: S/W Register Entry Mode ("4-cycle method") Other than CRE-controlled SCR operation, CellularRAM supports software (S/W) method as an alternative to access the control registers. Since S/W register entry mode consists of 4 consecutive access cycles to top memory location (all addresses are "1"), it is often referred as "4-cycle method". 4-cycles starts from 2 back-to-back read cycles (initializing command identification) followed by one write cycle (command identification completed and which control register is accessed is known), then final write cycle for configuring the selected control register by the given input or read cycle to check the content of the register through DQ pins. It does function the configuration of control register bits like the way with dedicated pin, CRE method, but there are a few differences from CRE-controlled method as follow: - Register read mode (checking content) is supported with S/W register entry as well as register write (program). - The mode bits for control register are supplied through DQ <15:0> instead of address pins in CRE-controlled. Though each register has 21-bits (A<20:0>) for 32M CellularRAM, only low 16-bit registers becomes valid during S/W method. - Only asynchronous read and write is allowed for consecutive 4 access cycles to top address. No synchronous timing is supported. If this entry mode is used in synchronous mode, then clock should stop running and stay at low level. - Instead of A19 bit state, the selection of which control register, BCR or RCR, is done with the state of DQ<15:0> given at 3rd cycle. ("00h" for RCR, "01h" for BCR) - Since S/W register entry asks for 4 complete access cycles in a row and the device is designed operating with internally regulated supply which is going to be discharged in deep power-down (DPD) mode, **DPD function**is not supported with this programming method. - The method is realized by the device exactly when 2 consecutive read cycles to top memory location is followed by write cycle to the same location, so that any exceptional cycle combination not only access mode, but also the number of cycles will fail in invoking the register entry mode properly. Figure 32 S/W Register Entry timing (Address input = 1FFFFFh) Data Sheet 51 V2.0, 2003-12-16 #### Appendix B: S/W Register Entry Mode ("4-cycle method") Figure 33 RCR Mapping in S/W Register Entry Figure 34 BCR Mapping in S/W Register Entry