# System Reset (with built-in watchdog timer) Monolithic IC MM1135, MM1136

## **Outline**

These ICs were developed to drive low voltage batteries, and have a watchdog timer with built-in microcomputer reset voltage detection circuit and low battery detection circuit.

A single reference voltage is used for low battery voltage detection and microcomputer reset voltage detection, so detection voltage difference is uniform (= 0.2V). Further, there is a built-in watchdog timer for operation diagnosis, which prevents the system from running wild by generating an intermittent reset pulse during system mis-operation.

### **Features**

1. Accurate voltage drop detection voltage

Low battery detection
 Power supply voltage detection
 3.4V±3%
 2.2V±3%

3. Detection voltage error 0.2V±20mV 1-2

4. Hysteresis Both 50mV typ.

2. Watchdog function stop pin (can be made to function only as reset IC during Vcc rise)

3. Low current consumption 150µA typ.

## **Package**

SOP-8C (MM1135XF, MM1136XF)

## **Applications**

- 1. 3V cordless telephones
- 2. Various types of small, handy equipment

## **Series Table**

| Model  | Vslb | <b>V</b> SLR | T <sub>PR</sub> | Two   | Twr |
|--------|------|--------------|-----------------|-------|-----|
| MM1135 | 3.4V | 3.2V         | 100mS           | 10mS  | 2mS |
| MM1136 |      |              | 100mS           | 100mS | 2mS |

\*CT=0.02µF

 $\mathsf{T}_\mathsf{PR}\,$  : Reset hold time during  $\mathsf{V}_\mathsf{CC}$  rise

Two: Timer monitoring time

Twn: Reset time

V<sub>SLB</sub>: Battery check detection voltage

Vslr: Reset detection voltage

# Pin Assignment



| 1 | TC         |
|---|------------|
| 2 | BC (RESET) |
| 3 | CK         |
| 4 | GND        |
| 5 | Vcc        |
| 6 | RCT        |
| 7 | Vs         |
| 8 | RESET      |

# Pin Description

| Pin No. | Pin name   | Function                                                   |
|---------|------------|------------------------------------------------------------|
| 1       | TC         | Two, Twr, Tpr time setting pins.                           |
| 2       | BC (RESET) | Battery check output pin (RESET low level output) for 3.4V |
| 3       | CK         | Clock input pin                                            |
| 4       | GND        | GND pin                                                    |
| 5       | Vcc        | Power supply voltage input pin                             |
| 6 RCT   |            | Watchdog timer stop pin                                    |
| O       | KCI        | Operation → OPEN, Stop → connect to GND                    |
| 7       | Vs         | Detection voltage fine adjustment pin                      |
| 8       | RESET      | Reset output pin (low output)                              |

# Block Diagram



# Absolute Maximum Ratings

| Item                          | Symbol Rating |                      | Units                  |
|-------------------------------|---------------|----------------------|------------------------|
| Power supply voltage          | Vcc max.      | -0.3~+7              | V                      |
| Voltage applied to input pin  | Vin           | -0.3~Vcc+0.3 ( ≤ +7) | V                      |
| Voltage applied to output pin | Vout          | -0.3~Vcc+0.3 ( ≤ +7) | V                      |
| Allowable loss                | Pd            | 450                  | mW                     |
| Storage temperature           | Tstg          | -40~+125             | $^{\circ}\!\mathrm{C}$ |

# **Recommended Operating Conditions**

| Item                            | Symbol     | Rating    | Units |
|---------------------------------|------------|-----------|-------|
| Power supply voltage            | Vcc        | +2.5~+6.5 | V     |
| RESET sync current              | Iolr       | 0~1.5     | mA    |
| BC sync current                 | Іосс       | 0~1.5     | mA    |
| Clock input high level voltage  | Vскн       | 1.4<      | V     |
| Clock input low level voltage   | Vckl       | <0.4      | V     |
| Clock monitoring time setting   | Twd        | 1~1000    | mS    |
| Clock rise and fall times       | trck, tfck | <100      | μS    |
| Power supply voltage rise times | trvcc      | 100<      | μS    |
| Power supply voltage fall times | trvcc      | 50<       | μS    |
| TC pin capacitance              | Ст         | 0.002~2   | μF    |
| Operating temperature           | Тор        | -25~+75   | °C    |

# Electrical Characteristics (Except where noted otherwise, Ta=25°C, Vcc=3.8V)

| Item                           | Symbol           | Measurement conditions                                | Min.  | Тур.  | Max.  | Units |
|--------------------------------|------------------|-------------------------------------------------------|-------|-------|-------|-------|
| Consumption current            | Icc              | No load                                               |       | 200   | 280   | μА    |
| RESET detection voltage        | Vslr             | Vcc : High→Low<br>RCT : GND, Vτc=OPEN                 |       | 3.20  | 3.30  | V     |
| Detection voltage              | ∠Vsr             |                                                       |       | +0.01 | ±0.05 | %/°C  |
| temperature coefficient R      | $\triangle T$    |                                                       |       |       | ±0.00 | 707 C |
| Hysteresis voltage R           | VHYSR            | Vcc : Low→High<br>RCT : GND, Vτc=OPEN                 | 25    | 50    | 100   | mV    |
| BC detection voltage           | V <sub>SLB</sub> | Vcc : High→Low, Rlb=10kΩ                              | 3.30  | 3.40  | 3.50  | V     |
| Detection voltage              | ∠VsB             |                                                       |       | .0.01 | ±0.05 | %/°C  |
| temperature coefficient B      | $\Delta T$       |                                                       |       | ±0.01 | ±0.03 | 70/ C |
| Hysteresis voltage B           | VHYSB            | Vcc : Low→High, R <sub>LB</sub> =10kΩ                 | 25    | 50    | 100   | mV    |
| Detection voltage difference   | ∠Vsl             | ∠Vsl=Vslb-Vslr                                        | 0.18  | 0.20  | 0.22  | V     |
| CK input threshold             | $V_{\text{TH}}$  |                                                       | 0.8   | 1.2   | 2     | V     |
| CK input current               | I <sub>IH</sub>  | Vck=3.8V                                              |       | 0     | 1     | μA    |
|                                | IIL              | Vck=0.0V                                              | -15   | -6    | -2    | μι    |
| Output voltage RH              | Vohr             | Ireset=-5µA                                           | 3.0   | 3.4   |       | V     |
| Output voltage BH              | Vohb             | R <sub>LB</sub> =10kΩ                                 | 3.2   | 3.6   |       | V     |
| Output voltage RL              | Volr             | IRESET=1mA, Vcc=3.0V                                  |       | 0.3   | 0.5   | V     |
| Output voltage BL              | Volb             | IBC=5mA, VCC=3.0V                                     |       | 0.3   | 0.5   | V     |
| Output sync current R          | Iolr             | Vreset=0.5V, Vcc=3.0V                                 | 1     | 2     |       | mA    |
| Output sync current B          | Iolb             | V <sub>BC</sub> =0.5V, V <sub>CC</sub> =3.0V          | 5     | 10    |       | mA    |
| Output source current R        | Iohr             | Vreset=3.4V                                           | 8     | 15    |       | μА    |
| C <sub>T</sub> charge current  | Іст1             | V <sub>TC</sub> =1.0V during watchdog timer operation | -0.48 | -0.24 | -0.16 | μA    |
|                                | Іст2             | V <sub>TC</sub> =1.0V during power ON reset operation | -0.48 | -0.24 | -0.16 | μА    |
| Minimum operating power supply | Vcc              | Vreset=0.4V                                           |       | 0.8   | 1.0   | V     |
| voltage to ensure RESET        | VCC              | Ireset=0.1mA                                          |       | 0.8   | 1.0   | v     |

| Vcc input pulse width                    | Ты           | Vcc 3.8V                                                     | 8  |     |     | μS |
|------------------------------------------|--------------|--------------------------------------------------------------|----|-----|-----|----|
| CK input pulse width                     | Тскw         | CK TCKW or                                                   | 3  |     |     | μS |
| CK input cycle                           | Тск          | СК Тск                                                       | 20 |     |     | μS |
| Watchdog timer monitoring time *1        | Twd          | C <sub>T</sub> =0.02µF                                       | 50 | 100 | 150 | mS |
| Watchdog timer reset time *2             | Twr          | Ст=0.02μF                                                    | 1  | 2   | 3   | mS |
| Reset hold time for power supply rise *3 | TPR          | Ст=0.02µF                                                    | 50 | 100 | 150 | mS |
| RESET delay time                         | <b>t</b> pdr | Vcc : High→Low, R <sub>LR</sub> =10kΩ, C <sub>LR</sub> =15pF |    | 10  |     | μS |
| BC delay time                            | <b>t</b> PDB | Vcc : High→Low, Rlb=4.7kΩ, Clb=15pF                          |    | 10  |     | μS |
| RESET rise time                          | trr          | Rlr=10kΩ, Clr=15pF                                           |    | 10  |     | μS |
| RESET fall time                          | tfr          | Rlr=10kΩ, Clr=15pF                                           |    | 2   |     | μS |
| BC rise time                             | trb          | Rlb=4.7k $\Omega$ , Clb=15pF                                 |    | 10  |     | μS |
| BC fall time                             | <b>t</b> fB  | Rlb=4.7kΩ, Clb=15pF                                          |    | 2   |     | μS |

#### Notes:

- \*1 Monitoring time is the time from the last pulse (negative edge) of the timer clear clock pulse until reset pulse output.
  - In other words, reset output is output if a clock pulse is not input during this time.
- \*2 Reset time means reset pulse width. However, this does not apply to power ON reset.
- \*3 Reset hold time is the time from when Vcc exceeds detection voltage (Vshr) during power ON reset until reset release (RESET output high).
- \*4 Watchdog timer monitoring time (TwD), watchdog timer reset time (TwR) and reset hold time (TPR) during power supply rise can be changed by varying CT capacitance. The times are expressed by the following formulae.

TPR (mS)  $= 5000 \times C_T$  ( $\mu$ F)
TWD (mS)  $= 5000 \times C_T$  ( $\mu$ F)
TWR (mS)  $= 100 \times C_T$  ( $\mu$ F)
Example : When  $C_T = 0.02 \mu$ F

 $T_{PR} = 100 \text{mS}$   $T_{WD} = 100 \text{mS}$   $T_{WR} = 2 \text{mS}$ 

- \*5 Two can be varied by placing a resistor (1MEG $\Omega$  or more) between the RCT pin and Vcc.
- $\star 6$  The voltage range when measuring output rise and fall time is  $10\sim 90\%$ .
- $\star 7~\text{Vcc}$  rise time should be 100µS or more, and fall time should be 50µS or more.

## **Measuring Circuit**



# **Timing Chart**



## **Basic Circuit Diagram**

