# 14-Bit, Very Fast Settling Correlated Double Sampling Circuit #### **FEATURES** - Use with 10 to 14-bit A/D converters - 5 Megapixels/second minimum throughput (14 bits) - ±2.5V input/output ranges, Gain = -1 - Low noise, 200µVrms - Two independent S/H amplifiers - . Gain matching between S/H's - · Offset adjustments for each S/H - Four external A/D control lines - Small package, 24-pin ceramic DDIP - Low power, 350mW - Low cost #### **GENERAL DESCRIPTION** The CDS-1402 is an application-specific, correlated double sampling (CDS) circuit designed for electronic-imaging applications that employ CCD's (charge coupled devices) as their photodetector. The CDS-1402 has been optimized for use in digital video applications that employ 10 to 14-bit A/D converters. The low-noise CDS-1402 can accurately determine each pixel's true video signal level by sequentially sampling the pixel's offset signal and its video signal and subtracting the two. The result is that the consequences of residual charge, charge injection and low-frequency "kTC" noise on the CCD's output floating capacitor are effectively eliminated. The CDS-1402 can also be used as a dual sample-hold amplifier in a data acquisition system. The CDS-1402 contains two sample-hold amplifiers and appropriate support/control circuitry. Features include independent offset-adjust capability for each S/H, adjustment for matching gain between the two S/H's, # INPUT/OUTPUT CONNECTIONS | PIN | FUNCTION | PIN | FUNCTION | |-----|-------------------|-----|--------------------| | 1 | OFFSET ADJUST V1 | 24 | +5V ANALOG SUPPLY | | 2 | DO NOT CONNECT | 23 | ANALOG GROUND | | 3 | ANALOG INPUT 1 | 22 | V OUT | | 4 | ANALOG INPUT 2 | 21 | ANALOG GROUND | | 5 | ANALOG GROUND | 20 | A/D CLOCK2 | | 6 | S/H1 OUT | 19 | A/D CLOCK2 | | 7 | S/H1 ROUT | 18 | A/D CLOCK1 | | 8 | S/H2 SUMMING NODE | 17 | A/D CLOCK1 | | 9 | OFFSET ADJUST V2 | 16 | +5V DIGITAL SUPPLY | | 10 | DO NOT CONNECT | 15 | DIGITAL GROUND | | 11 | S/H1 COMMAND | 14 | ANALOG GROUND | | 12 | S/H2 COMMAND | 13 | -5V ANALOG SUPPLY | and four control lines for triggering the A/D converter used in conjunction with the CDS-1402. The CDS circuit's "pingpong" timing approach (the offset signal of the "n+1" pixel can be acquired while the video output of the "nth" pixel is being converted) guarantees a minimum throughput, in a 14-bit application, of 5MHz. In other words, the true video signal (minus offset) will be available (continued on page 3) Figure 1. CDS-1402 Functional Block Diagram # **ABSOLUTE MAXIMUM RATINGS** | PARAMETERS | LIMITS | UNITS | | | |-------------------------------|-------------------|-------|--|--| | +5V Analog Supply (Pin 24) | 0 to +6.3 | Volts | | | | -5V Analog Supply (Pin 13) | 0 to -6.3 | Volts | | | | +5V Digital Supply (Pin 16) | -0.3 to +6 | Volts | | | | Digital Inputs (Pins 11, 12) | -0.3 to +VDD +0.3 | Volts | | | | Analog Inputs (Pins 3, 4) | ±3.2 | Volts | | | | Lead Temperature (10 seconds) | +300 | °C | | | # PHYSICAL/ENVIRONMENTAL | PARAMETERS | MIN. | TYP. | MAX. | UNITS | | |---------------------------------------------------------|-------------------------------------------------------------|---------|-------------|--------------|--| | Operating Temp. Range, Case<br>CDS-1402MC<br>CDS-1402MM | 0<br>-55 | | +70<br>+125 | ဂံ ဂံ | | | Thermal Impedance | | - | | 00 hM | | | θjc<br>θca | _ | 5<br>22 | _ | °C/W<br>°C/W | | | Storage Temperature Range | -65 | _ | +150 | °C | | | Package Type<br>Weight | 24-pin, metal-sealed, ceramic DDIP<br>0.42 ounces(12 grams) | | | | | # **FUNCTIONAL SPECIFICATIONS** $(TA = +25^{\circ}C, \pm Vcc = \pm 5V, \pm Vdd = +5V, pixel rate = 5MHz, and a minimum warmup time of 2 minutes unless otherwise noted.)$ | ANALOG INPUTS ① | | | | | | 0 to +70°C | | | −55 to +125°C | | | |--------------------------------------|------|-------------|---------|------|-------------|------------|------|-------------|---------------|------------|--| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | | Input Voltage Range | ±2.5 | _ | _ | ±2.5 | _ | _ | ±2.5 | _ | _ | Volts | | | Input Resistance | _ | 500 | _ | _ | 500 | _ | | 500 | _ | Ohms | | | Input Capacitance | _ | 7 | 15 | _ | 7 | 15 | _ | 7 | 15 | pF | | | DIGITAL INPUTS | | | | | | ı | I | | ı | ı | | | Logic Levels | | | | | | | | | | | | | Logic "1" | +2.0 | _ | _ | +2.0 | _ | _ | +2.0 | _ | _ | Volts | | | Logic "0" | _ | _ | +0.8 | _ | _ | +0.8 | _ | _ | +0.8 | Volts | | | Logic Loading "1" | _ | _ | +10 | _ | _ | +10 | _ | _ | +10 | μΑ | | | Logic Loading "0" | _ | _ | -10 | _ | _ | -10 | _ | _ | -10 | μA | | | PERFORMANCE | 1 | I | I | I | I | 1 | L | I | | 1 | | | Sample Mode Offset Error - S/H1 | _ | ±3 | ±10 | _ | ±4 | ±10 | _ | ±5 | ±10 | mV | | | Gain Error - S/H1 | _ | ±0.5 | ±10 | _ | ±0.7 | ±10 | _ | ±0.75 | ±10 | % | | | Pedestal - S/H1 | _ | ±5 | ±25 | _ | ±10 | ±25 | _ | ±15 | ±25 | mV | | | Sample Mode Offset Error - S/H2 | _ | ±3 | ±10 | _ | ±4 | ±10 | _ | ±5 | ±10 | mV | | | Gain Error - S/H2 | _ | ±0.5 | ±10 | _ | ±0.7 | ±10 | _ | ±0.75 | ±10 | % | | | Pedestal - S/H2 | _ | ±5 | ±25 | _ | ±10 | ±25 | _ | ±15 | ±25 | mV | | | Sample Mode Offset Error - CDS | _ | ±3 | ±10 | _ | ±10 | ±10 | _ | ±15 | ±10 | mV | | | Differential Gain Error - CDS | _ | ±0.5 | ±1.5 | _ | ±0.5 | ±1.5 | _ | ±0.75 | ±1.5 | % | | | Pedestal - CDS | _ | ±10.5 | ±25 | | ±0.5 | ±25 | _ | ±15 | ±30 | mV | | | Pixel Rate (14-bit settling) ② | 5 | | | 5 | | | 5 | | | MSPS | | | Input Bandwidth, ±2.5V | 3 | | _ | 3 | | _ | 3 | _ | _ | IVISI | | | Small Signal (–20dB input) | _ | 24 | _ | _ | 24 | _ | _ | 24 | _ | MHz | | | Large Signal (–0.5dB input) | | 8 | _ | | 8 | | _ | 8 | | MHz | | | Slew Rate | | ±500 | _ | | ±500 | | _ | ±500 | | | | | Siew Rate<br>Aperture Delay Time | | 10 | | | 10 | | | 10 | _ | V/µs | | | | _ | 5 | _ | _ | 5 | _ | _ | 5 | _ | ns | | | Aperture Uncertainty | _ | 5 | _ | _ | 5 | _ | _ | 5 | _ | ps rms | | | S/H Acquisition Time ① | | F0 | 100 | | | 100 | | 75 | 100 | | | | (to ±0.01%, 5V step) | _ | 50 | 100 | _ | 60 | 100 | _ | 75 | 100 | ns | | | Hold Mode Settling Time | | 00 | | | 00 | | | | | | | | (to ±0.15mV) | _ | 20 | _ | _ | 20 | _ | _ | 20 | _ | ns | | | Noise | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | μVrms | | | Feedthrough Rejection | _ | 72 | _ | _ | 72 | _ | _ | 72 | _ | dB | | | Overvoltage Recovery Time | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | ns | | | S/H Saturation Voltage<br>Droop Rate | _ | ±3.2<br>±10 | <br>±25 | _ | ±3.2<br>±10 | <br>±25 | _ | ±3.2<br>±15 | <br>±25 | V<br>mV/µs | | | ANALOG OUTPUTS ③ | | ±10 | 123 | | ±10 | ±23 | _ | ±13 | 123 | ΠΙν/μδ | | | | 0.5 | | | 0.5 | | | 0.5 | | | 17.11 | | | Output Voltage Range | ±2.5 | _ | _ | ±2.5 | _ | _ | ±2.5 | _ | _ | Volts | | | Output Impedance | _ | 0.5 | _ | _ | 0.5 | _ | _ | 0.5 | _ | Ohms | | | Output Current | _ | _ | ±20 | _ | _ | ±20 | _ | _ | ±20 | mA | | | DIGITAL OUTPUTS | | | | | | | | | | _ | | | Logic Levels | | | | | | | | | | | | | Logic "1" | +3.9 | _ | _ | +3.9 | _ | _ | +3.9 | - | _ | Volts | | | Logic "0" | _ | _ | +0.4 | _ | _ | +0.4 | _ | l – | +0.4 | Volts | | | Logic Loading "1" | _ | _ | -4 | _ | _ | -4 | _ | – | -4 | mA | | | Logic Loading "0" | _ | _ | +4 | _ | _ | +4 | _ | _ | +4 | mA | | ① Pins 3 and 4. ② See Figure 4 for relationship between input voltage, accuracy, and acquisition time. ③ Pins 6 and 22. | | +25°C | | 0 to +70°C | | | −55 to +125°C | | | | | |------------------------|-------|------|------------|-------|------|---------------|-------|------|-------|-------| | POWER REQUIREMENTS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Power Supply Ranges | | | | | | | | | | | | +5V Analog Supply | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | Volts | | -5V Analog Supply | -4.75 | -5.0 | -5.25 | -4.75 | -5.0 | -5.25 | -4.75 | -5.0 | -5.25 | Volts | | +5V Digital Supply | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | Volts | | Power Supply Currents | | | | | | | | | | | | +5V Analog Supply | _ | +35 | +50 | _ | +35 | +50 | _ | +35 | +50 | mA | | -5V Analog Supply | _ | -35 | -50 | _ | -35 | -50 | _ | -35 | -50 | mA | | +5V Digital Supply | _ | +2 | +5 | _ | +2 | +5 | _ | +2 | +5 | mA | | Power Dissipation | _ | 350 | 500 | _ | 350 | 500 | _ | 350 | 500 | mW | | Power Supply Rejection | _ | 60 | _ | _ | 60 | _ | _ | 60 | _ | dB | #### **GENERAL DESCRIPTION** (continued) at the output of the CDS-1402 every 200ns. This correlates with the fact that an acquisition time of 100ns is required for each internal S/H amplifier (5V step acquired to $\pm 0.01\%$ accuracy). The input and output of the CDS-1402 can swing up to $\pm 2.5$ Volts. The functionally complete CDS-1402 is packaged in a single, 24-pin, ceramic DDIP. It operates from ±5V analog and +5V digital supplies and typically consumes 350mW. Though the CDS-1402's approach to CDS appears straightforward (see Funtional Description), the circuit actually exploits an elegant architecture whose tradeoffs enable it to offer wide-bandwidth, low-noise and high-throughput combinations unachievable until now. The CDS-1402, a generic type of circuit, can be used with most 10 to 14-bit A/D converters. However, DATEL offers A/D converters optimized for use with CDS-1402. #### **TECHNICAL NOTES** - 1. To achieve specified performance, all power supply pins should be bypassed with 2.2µF tantalum capacitors in parallel with 0.1µF ceramic capacitors. All ANALOG GROUND (pins 5, 14, 21 and 23) and DIGITAL GROUND (pin 15) pins should be tied to a large analog ground plane beneath the package. - In the CDS configuration, to avoid saturation of the S/H amplifiers, the maximum analog inputs and conditions are as follows: ANALOG INPUT 1 < ±3.2V (ANALOG INPUT 1 – ANALOG INPUT 2) < ±3.2V - The combined video and reference/offset signal from the CCD array must be applied to S/H2, while the reference/ offset signal is applied to S/H1. - 4. To use as a CDS circuit, tie pin 8 (S/H2 SUMMING NODE) to either pin 6 (S/H1 OUT), through a 100 Ohm potentiometer, or directly to pin 7 (S/H1 ROUT). In both cases, the CCD's output is tied to pins 3 (ANALOG INPUT 1) and 4 (ANALOG INPUT 2). As shown in Figure 5, the $100\Omega$ potentiometer is for gain matching. - To use as a dual S/H, leave pin 7 (S/H1 ROUT) and pin 8 (S/H2 SUMMING NODE) floating. Pin 6 (S/H1 OUT) will be the output of S/H1 and pin 22 (V OUT) will be the output of S/H2. - See Figure 4 for acquisition time versus accuracy and input voltage step amplitude. #### **FUNCTIONAL DESCRIPTION** #### **Correlated Double Sampling** All photodetector elements (photodiodes, photomultiplier tubes, focal plane arrays, charge coupled devices, etc.) have unique output characteristics that call for specific analog-signal-processing (ASP) functions at their outputs. Charge coupled devices (CCD's), in particular, display a number of unique characteristics. Among them is the fact that the "offset error" associated with each individual pixel (i.e., the apparent photonic content of that pixel after having had no light incident upon it) changes each and every time that particular pixel is accessed. Most of us think of an offset as a constant parameter that either can be compensated for (by performing an offset adjustment) or can be measured, recorded, and subtracted from subsequent readings to yield more accurate data. Contending with an offset that varies from reading to reading requires measuring and recording (or capturing and storing) the offset each and every time, so it can be subtracted from each subsequent data reading. The "double sampling" aspect of CDS refers to the operation of sampling and storing/recording a given pixel's offset and then sampling the same pixel's output an instant later (with both the offset and the video signal present) and subsequently subtracting the two values to yield what is referred to as the "valid video" output for that pixel. The "correlated" in CDS refers to the fact that the two samples must be taken close together in time because the offset is constantly varying. Reasons for this phenomena are discussed below. At the output of all CCD's, transported pixel charge (electrons) is converted to a voltage by depositing the charge onto a capacitor (usually called the output or "floating" capacitor). The voltage that develops across this capacitor is obviously proportional to the amount of deposited charge (i.e., the number of electrons) according to $\Delta V = \Delta Q/C$ . Once settled, the resulting capacitor voltage is buffered and brought to the CCD's output pin as a signal whose amplitude is proportional to the total number of photons incident upon the relevant pixel. After the output signal has been recorded, the floating capacitor is discharged ("reset", "clamped", "dumped") and made ready to accept charge from the next pixel. This is when the problems begin. (This is a somewhat oversimplified explanation in that the floating capacitor is not usually "discharged" but, in fact, "recharged" to some predetermined dc voltage, usually called the "reference level". The pixel offset appears as an output deviation from that reference level.) The floating capacitor is normally discharged (charged) via a shunt switch (typically a FET structure) that has a non-zero "on" resistance. When the switch is on, its effective series resistance exhibits thermal noise (Johnson noise) due to the random motion of thermally energized charge. Because the shunt switch is in parallel with the floating capacitor, the instantaneous value of the thermal noise (expressed in either Volts or electrons) appears across the cap. When the shunt switch is opened, charge/voltage is left on the floating cap. The magnitude of this "captured noise voltage" is a function of absolute temperature (T), the value of the floating capacitor (C) and Boltzman's constant (k). It is commonly referred to as "kTC" noise. The second contributor to the constantly varying pixel offsets is the fact that, at high pixel rates, the floating capacitor never has time to fully discharge (charge) during the period in which its shunt switch is closed. There is always some "residual" charge left on the cap, and the amount of this charge varies as a function of what was the total charge held during the previous pixel. This amount of residual charge is, in fact, deterministic (if you know the previous charge and the number of time constants in the discharge period), however, it is less of a contributor than "kTC" noise. The third major contributor to pixel offset is the fact that as the shunt FET is turned off, the voltage across (and the charge stored on) its parasitic junction capacitances changes. The result is an "injection" of excess charge onto the floating cap causing a voltage step normally called a "pedestal". The fourth major contributor to pixel offset is a low-frequency noise component (usually called 1/f noise or pink noise) associated with the CCD's output buffer amplifier. Due to all of these contributing factors, "pixel offsets" vary from sample to sample in an inconsistent, unpredictable manner. #### **Traditional Approach to CDS** There are a number of techniques for dealing with the varyingoffset idiosyncrasy of CCD's. The most prevalent has been what can be called the "sample-sample-subtract" technique. This approach requires the use of two high-speed sample-hold (S/H) amplifiers and a difference amplifier. The first S/H is used to acquire and hold a given pixel's offset. Immediately after that, the second S/H acquires and holds the same pixel's offset+video signal. After both the S/H outputs have fully settled, the difference amplifier subtracts the offset from the offset+video yielding the valid video signal. #### CDS-1402 Approach (See Figure 1) The DATEL CDS-1402 takes a slightly different, though clearly superior, approach to CDS. It can be called the "sample-subtract-sample" approach. Note that the CDS-1402 has been configured to offer the greatest amount of user flexibility. Its two S/H circuits function independently. They have separate input and output pins. Each has its own independent control lines. The control-line signals are delayed, buffered, and brought back out of the Figure 2. CDS-1402 Typical Timing Diagram package so they can be used to control other circuit functions. Each S/H has two pins for offset adjusting (if required), one for current and one for voltage. In normal operation, the output signal of the CCD is applied simultaneously to the inputs (pins 3 and 4) of both S/H amplifiers. S/H1 will normally be used to capture and hold each pixel's offset signal. Therefore, S/H1 is initially in its signal-acquisition mode (logic "1" applied to pin 11, S/H1 COMMAND). This is also called the sample or track mode. Following a brief interval during which the output of the CCD and the output of S/H1 are allowed to settle, S/H1 is driven into its hold mode by applying a logic "0" to pin 11. S/H1 is now holding the pixel's offset value. In most straightforward configurations, the output of S/H1 is connected to the summing node of S/H2 by connecting pin 7 (S/H1 ROUT) to pin 8 (S/H2 SUMMING NODE). When the offset+video signal appears at the output of the CCD, S/H2 is driven into its signal acquisition mode by applying a logic "1" to pin 12 (S/ $\overline{\text{H}}$ 2 COMMAND). S/H2 employs a current-summing architecture that subtracts the output of S/H1 (the offset) from the output of the CCD (offset+video) while acquiring only the difference signal (i.e., the valid video). A logic "0" subsequently applied to pin 12 drives S/H2 into its hold mode, and after a brief transient settling time, the valid video signal appears at pin 22 (V OUT). #### **Timing Notes** See Figure 2, Typical Timing Diagram. It is advisable that neither of the CDS-1402's S/H amplifiers be in their sample/ track mode when large, high-speed transients (normally associated with clock edges) are occurring throughout the system. This could result in the S/H amplifiers being driven into saturation, and they may not recover in time to accurately acquire their next signal. For example, S/H1 should not be commanded into the sample mode until all transients associated with the opening of the shunt switch have begun to decay. Similarly, S/H2 should not be driven into the sample mode until all transients associated with the clocking of pixel charge onto the output capacitor have begun to decay. Therefore, it is generally not a good practice to use the same clock edge to drive S/H1 into hold (holding the offset) and S/H2 into sample (to acquire the offset + video signal). S/H's that are in their signal-acquisition modes should be left there as long as possible (so all signals can settle) and be driven into their hold modes before any system transients occur. In Figure 2, S/H1 is driven into the sample mode shortly after the transient from the shunt switch has begun to decay. S/H1 is then kept in the sample mode while the offset signal and the S/H output settle. S/H1 is driven into hold just prior to the system clock pulse(s) that transfers the next pixel charge onto the output capacitor. Figure 3. CDS-1402 in Front of DATEL's ADC-944 at f<sub>CLK</sub> = 4MHz As soon as the transients/noise associated with the charge transport begins to decay, S/H2 can be driven into the sample mode. S/H2 can then be left in the sample mode until just before the reset pulse for the output capacitor. In Figure 2, S/H's 1 and 2 both have the same acquisition time. If the pixel-to-pixel amplitude variation of offset signals is much less than that of video signals, it may not be necessary for the allocated acquisition time of S/H1 to be as long as that of S/H2. As shown in the plot (Figure 4) of acquisition times vs. input signal step size, the S/H's internal to the CDS-1402 acquire smaller-amplitude signals quicker than they acquire larger-amplitude signals. In "maximum-throughput" applications, assuming "asymmetric" timing can be accommodated, each S/H should only be given the time it requires, and no more, to acquire its input signal. Leaving a S/H amp in the sample mode for a longer period of time has little added benefit. As an example, the graph shows that it takes 32ns to acquire a 500mV step to within 10mV of accuracy and 73ns to acquire a 500mV step to within 0.5mV of accuracy. The figures in this graph are typical values at room temperature. The CDS-1402 brings out 4 control lines that can be used to trigger an A/D converter connected to its output. If the A/D is a sampling type, system timing should be such that the A/D's input S/H amplifier is acquiring the output of the CDS-1402 at the same time the output is settling to its final value. For most sampling A/D's, the rising edge of the start-convert pulse drives the internal S/H into the hold mode under the assumption the S/H has already fully acquired and is tracking the input signal. In this case, the same edge can not be used to drive S/H2 into the hold mode and simultaneously initiate the A/D conversion. The output of S/H2 needs time to settle its sample-to-hold switching transient, and the input S/H of the A/D needs time to fully acquire its new input signal. As shown in Figure 1, output line A/D CLOCK1 (pin 18) is a slightly delayed version of the signal applied to pin 11 (S/H1 COMMAND), and A/D CLOCK1 (pin 17) is its complement. A/D CLOCK2 (pin 19) is a delayed version of the signal applied to pin 12 (S/H2 COMMAND), and A/D CLOCK2 (pin 20) is its complement. Any one of these signals, as appropriate, may be used to trigger the A/D conversion. Figure 3 is a typical timing diagram for a CDS-1402 in front of DATEL's 14-bit, 5MHz sampling A/D, the ADS-944. Figure 4. Acquisition Time versus Accuracy and Step Size 0 #### **CALIBRATION PROCEDURE** #### Offset Adjust (Figure 5) Offset and pedestal errors may be compensated for by applying external voltages to pin 1 (OFFSET ADJUST V1) and/ or pin 9 (OFFSET ADJUST V2) using either voltage-output DAC's or potentiometers configured to appear as voltage sources. - Connect pin 8 (S/H2 SUMMING NODE) either directly to pin 7 (S/H1 ROUT) or through a 100 Ohm potentiometer to pin 6 (S/H1 OUT). - 2. Tie pins 3 (ANALOG INPUT 1) and 4 (ANALOG INPUT 2) to pin 5 (ANALOG GROUND). - 3. Adjust OFFSET ADJUST V1 (while S/H1 is in the hold mode) until pin 6 (S/H1 OUT) equals 0V. - 4. Adjust OFFSET ADJUST V2 (while S/H2 is in the hold mode) until pin 22 (V OUT) equals 0V. - 5. To negate the effect of output droop on the offset-adjust process, each S/H must be continually switched between its sample and hold modes and adjusted so its output equals zero immediately after going into the hold mode. The sensitivity of the voltage offset adjustments is 5mV per Volt. Pins 1 and 9 should be left open (floating) when not being used for offset adjustment. # Gain Matching Adjustment (Differential Gain) between S/H1 and S/H2 The user can adjust the gain matching (differential gain) between S/H1 and S/H2 by leaving pin 7 (S/H1 ROUT) floating (open) and connecting a 100 Ohm potentiometer between pin 6 (S/H1 OUT) and pin 8 (S/H2 SUMMING NODE). Note, offset adjustment should take place before gain matching adjustment. Apply a full-scale input to both pin 3 (ANALOG INPUT 1) and pin 4 (ANALOG INPUT 2). Adjust the 100 Ohm potentiometer (with both S/H's in the sample mode) until pin 22 (V OUT) is 0V. If gain matching adjustment is not required, leave pin 6 (S/H1 OUT) floating (open) and tie pin 7 (S/H1 ROUT) to pin 8 (S/H2 SUMMING NODE). Figure 5. CDS-1402 Typical Connection Diagram ## **MECHANICAL DIMENSIONS INCHES (mm)** ### **ORDERING INFORMATION** | MODEL | OPERATING<br>TEMP. RANGE | 24-PIN<br>PACKAGE | ACCESS | SORIES | | |--------------------------|-----------------------------|-------------------|--------|----------------------------------------|--| | CDS-1402MC<br>CDS-1402MM | 0 to +70°C<br>-55 to +125°C | DDIP<br>DDIP | HS-24 | Heat Sink for all CDS-1402 DDIP models | | Receptacles for PC board mounting can be ordered through AMP, Inc., Part # 3-331272-8 (Component Lead Socket), 24 required. For MIL-STD-883 product specification or availability of surface mount packaging, contact DATEL. DS-0345 08/96 DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356 Internet: www.datel.com E-mail:sales@datel.com Data Sheet Fax Back: (508) 261-2857 DATEL (UK) LTD. Tadley, England Tel: (01256)-880444 DATEL S.A.R.L. Montigny Le Bretonneux, France Tel: 1-34-60-01-01 DATEL GmbH München, Germany Tel: 89-544334-0 DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-354-2025