# ICX045BKA

# 1/3 inch CCD Image Sensor for PAL Color Camera

### Description

The ICX045BKA is an interline transfer CCD solid-state image sensor suitable for PAL 1/3 inch color video cameras. High sensitivity is achieved through the adoption of Ye, Cy, Mg and G complementary color mosaic filters and HAD (Hole-Accumulation Diode) sensors.

This chip features a field integration read out system and an electronic shutter with variable charge-storage time. 20 pin Cer-DIP package.

#### **Features**

- High sensitivity (+6dB compare with ICX045AK) and low dark current
- Consecutive various speed shutter
- Low smear
- High antiblooming
- · Ye, Cy, Mg, G on chip type complementary color mosaic filter.
- Horizontal register 5V drive
- Reset gate 5V drive

#### **Device Structure**

- Optical size 1/3 inch format
- Number of effective pixels

Approx. 290k pixels 500 (H) × 582 (V)

Number of total pixels

Approx. 320k pixels 537 (H) × 597 (V)

- Interline transfer CCD image sensor
- 6.3mm (H) × 5.4mm (V) Chip size
- Unit cell size 9.8 μm (H) × 6.3 μm (V)

 Optical black Horizontal (H) direction Front 7 pixels Rear 30 pixels Front 14 pixels Rear 1 pixels Vertical (V) direction

16 Horizontal Number of dummy bits

Vertical 1 (even field only)

Substrate material silicon







| No. | Symbol | Description                      |    | No.  | Symbol                             |
|-----|--------|----------------------------------|----|------|------------------------------------|
| 1   | NC     |                                  | 11 | VDD  | Output amplifier drain supply      |
| 2   | NC     |                                  | 12 | VL   | Protective transistor bias         |
| 3   | V ф 4  | Vertical register transfer clock | 13 | RG ø | Reset gate clock                   |
| 4   | Vфз    | Vertical register transfer clock | 14 | GND  | GND                                |
| 5   | V ф 2  | Vertical register transfer clock | 15 | SUB  | Substrate (Overflow drain)         |
| 6   | V ф 1  | Vertical register transfer clock | 16 | NC   | ounce (evernow drain)              |
| 7   | GND    | GND                              | 17 | Нфі  | Horizontal register transfer clock |
| 8   | Vss    | Output amplifier source          | 18 | Нф2  | Horizontal register transfer clock |
| 9   | Vgg    | Output amplifier gate bias       | 19 | NC   |                                    |
| 10  | Vouт   | Signal output                    | 20 | TP   | Input bias                         |

# Absolute Maximum Ratings

|                       | Item                                                                                                                                           | Ratings     | Unit | Remarks |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|---------|
| Substrate voltage St  | JB-GND                                                                                                                                         | -0.3 to +55 | V    |         |
| Supply voltage        | VDD, VOUT, VSS, TP - GND                                                                                                                       | -0.3 to +18 | V    |         |
|                       | VDD, VOUT, Vss, TP — SUB                                                                                                                       | -55 to +10  | V    |         |
| Clock input voltage   | $V \Leftrightarrow$ 1, $V \Leftrightarrow$ 2, $V \Leftrightarrow$ 3, $V \Leftrightarrow$ 4, $H \Leftrightarrow$ 1, $H \Leftrightarrow$ 2 – GND | -15 to +20  | V    |         |
|                       | V ф 1, V ф 2, V ф 3, V ф 4, H ф 1, H ф 2 — SUB                                                                                                 | to +10      | V    |         |
| Voltage difference be | etween vertical clock input pins                                                                                                               | to+15       | V    | *       |
| Voltage difference be | etween horizontal clock input pins                                                                                                             | to+17       | V    |         |
| H φ 1, H φ 2 - V φ 4  |                                                                                                                                                | -17 to +17  | V    |         |
| RG, Vgg – GND         |                                                                                                                                                | -10 to +15  | v    |         |
| RG, Vgg - SUB         |                                                                                                                                                | -55 to +10  | V    |         |
| Vı – SUB              |                                                                                                                                                | -65 to +0.3 | v    |         |
| Beside GND, SUB-V     |                                                                                                                                                | -0.3 to +30 | v    |         |
| Storage temperature   |                                                                                                                                                | -30 to +80  | ూ    |         |
| Operating temperatur  | re                                                                                                                                             | -10 to +60  | ొ    |         |

<sup>\* +27</sup>V (Max.) when clock width<10 µs, duty factor<0.1%.

### **Bias Conditions**

| Item                                                        | Symbol | Min.  | Тур.                  | Max.  | Unit | Remarks |
|-------------------------------------------------------------|--------|-------|-----------------------|-------|------|---------|
| Output amplifier drain voltage                              | Voo    | 14.55 | 15.0                  | 15.45 | ٧    |         |
| Output amplifier gate voltage                               | Vgg    | 1.75  | 2.0                   | 2.25  | ٧    |         |
| Output amplifier source                                     | Vss    |       | und throu<br>DΩ resis |       |      | ± 5%    |
| Substrate voltage adjustment range                          | VsuB   | 9.0   |                       | 18.5  | ٧    | *1      |
| Fluctuation range after substrate voltage adjustment        | ∆ Vsuв | -3    |                       | +3    | %    |         |
| Reset gate clock voltage adjustment range                   | VRGL   | 0.5   |                       | 4.0   | ٧    | *1      |
| Fluctuation range after reset gate clock voltage adjustment | ∆ VRGL | -3    |                       | +3    | %    |         |
| Protective transistor bias                                  | VL     |       | <b>*</b> 2            |       |      |         |
| Input bias                                                  | TP     | 14.55 | 15.0                  | 15.45 | ٧    |         |

### DC Characteristics

| ltem                           | Symbol | Min. | Тур. | Max. | Unit       | Remarks |
|--------------------------------|--------|------|------|------|------------|---------|
| Output amplifier drain current | loo    |      | 3    |      | mA         |         |
| Input current                  | lin1   |      |      | 1    | μA         | *3      |
| Input current                  | liN2   |      |      | 10   | μ <b>A</b> | *4      |

\* 1) Substrate voltage (Vsub) • reset gate clock voltage (Vrgl.) setting value display.

Setting values of substrate voltage and reset gate clock voltage are displayed at the back of the device through a code address. Adjust substrate voltage (Vsub) and reset gate clock voltage (Vrgl.) to the displayed voltage. Fluctuation range after adjustment is ± 3%.

Vsus code address-1 digit display Vsus code address-1 digit display



Code addresses and actual numerical values correspond to each other as follows.

| VRGL addre              | ess | code | В    | 0   | 1     | 2    | 3   | 4    | 5    | 6    | 7    |      |      |      |      |      |      |      |      |      |      |
|-------------------------|-----|------|------|-----|-------|------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Numerical               | val | ue   |      | 0.5 | 1.0 1 | .5   | 2.0 | 2.5  | 3.0  | 3.5  | 4.0  |      |      |      |      |      |      |      |      |      |      |
| Vsus<br>address<br>code | E   | f    | G    | h   | J     | ŀ    | ,   | L    | m    | N    | Р    | Q    | R    | s    | Т    | υ    | ٧    | W    | x    | Υ    | z    |
| Numerical<br>value      | 9.0 | 9.5  | 10.0 | 10. | 5 11. | 0 11 | .5  | 12.0 | 12.5 | 13.0 | 13.5 | 14.0 | 14.5 | 15.0 | 15.5 | 16.0 | 16.5 | 17.0 | 17.5 | 18.0 | 18.5 |

\* 2) V<sub>L</sub> setting is the V<sub>VL</sub> voltage of the vertical transfer clock waveform.

- \* 3)

  1. Current to each pin when 18V is applied to VDD, VOUT, Vss, SUB, TP pins, while pins that are not tested are grounded.
  - 2. Current to each pins when 20V is applied sequentially to V φ 1, V φ 2, V φ 3, V φ 4, H φ 1 and H φ 2, while pins that are not tested are grounded. However, 20V is applied to SUB.
  - 3. Current to each pins when 15V is applied sequentially to pins RG and Vgg, while pins that are not tested are grounded. However, 15V is applied to SUB.
  - 4. Current to VL pin when it is grounded, while 30V is applied to all pins except pins that are not tested. However, GND and SUB pins are kept open.
- \* 4) Current to SUB pin when 55V is applied to SUB pin, while pins that are not tested are grounded.

# **Clock Voltage Conditions**

| ltem                      | Symbol                    | Min.   | Тур.  | Max.  | Unit     | Waveform diagram | Remarks                         |
|---------------------------|---------------------------|--------|-------|-------|----------|------------------|---------------------------------|
| Read out clock voltage    | VvT                       | 14.55  | 15.0  | 15.45 | ٧        | 1                |                                 |
|                           | VVH1, VVH2<br>VVH3, VVH4  | - 0.2  | 0     | 0.1   | ٧        | 2                | VvH= (VvH1+VvH2) /2             |
|                           | Vvl1, Vvl2,<br>Vvl3, Vvl4 | - 9.6  | - 9.0 | - 8.5 | ٧        | 2                | VVL= (VVL3+VVL4) /2             |
|                           | Vφv                       | 8.3    | 9.0   | 9.7   | ٧        | 2                | V ф v=Vvнn — VvLn<br>(n=1 to 4) |
| Vertical transfer clock   | VvH1 — VvH2               |        |       | 0.1   | ٧        | 2                |                                 |
| voltage                   | Vvh3 — Vvh                | - 0.25 |       | 0.1   | ٧        | 2                |                                 |
|                           | VvH4 — VvH                | - 0.25 |       | 0.1   | <b>V</b> | 2                |                                 |
|                           | Vvнн                      |        | -     | 0.5   | ٧        | 2                | High level coupling             |
|                           | VVHL                      |        |       | 0.5   | ٧        | 2                | High level coupling             |
|                           | VVLH                      |        |       | 0.5   | ٧        | 2                | Low level coupling              |
|                           | VVLL                      |        |       | 0.5   | ٧        | 2                | Low level coupling              |
| Horizontal transfer clock | Vфн                       | 4.75   | 5.0   | 5.25  | ٧        | 3                |                                 |
| voltage                   | VHL                       | - 0.05 | 0     | 0.05  | ٧        | 3                |                                 |
| Reset gate clock          | VфRG                      | 4.5    | 5.0   | 5.5   | ٧        | 4                | *                               |
| voltage                   | VRGLH — VRGLL             |        |       | 0.8   | ٧        | 4                | Low level coupling              |
| Substrate clock voltage   | V ф suв                   | 23.0   | 24.0  | 25.0  | ٧        | 5                |                                 |

\* No adjustment of reset gate clock voltage is necessary when reset gate clock is driven as indicated below. In this case, reset gate clock voltage set point displayed on back of image sensor has no meaning.

| Item             | Symbol | Min.  | Тур. | Max. | Unit | Waveform<br>diagram | Remarks |
|------------------|--------|-------|------|------|------|---------------------|---------|
| Reset gate clock | VRGL   | - 0.1 | 0    | 0.1  | ٧    | 4                   |         |
| voltage          | V φ rg | 8.5   | 9.0  | 9.5  | ٧    | 4                   |         |

# **Clock Equivalent Circuit Constant**

| ltem                                                  | Symbol           | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------------------------------|------------------|------|------|------|------|---------|
| Capacitance between vertical transfer clock and       | С ф v1, С ф v3   |      | 820  |      | pF   |         |
| GND                                                   | С ф v2, С ф v4   |      | 1000 |      | pF   |         |
|                                                       | С ф V12, С ф V34 |      | 680  |      | рF   |         |
| Capacitance between vertical transfer clocks          | С ф v23, С ф v41 |      | 470  |      | рF   |         |
| Capacitance between horizontal transfer clock and GND | С ф н1, С ф н2   |      | 40   |      | рF   |         |
| Capacitance between horizontal transfer clocks        | Сфнн             |      | 40   |      | рF   |         |
| Capacitance between reset gate clock and GND          | Сфя              |      | 5    |      | рF   |         |
| Capacitance between substrate clock and GND           | Сф ѕив           |      | 270  |      | рF   |         |
| Vertical transfer clock serial resistor               | R1, R2, R3, R4   |      | 80   |      | Ω    |         |
| Vertical transfer clock ground resistor               | RGND             |      | 15   |      | Ω    |         |
| Horizontal transfer clock serial resistor             | Rфн              |      | 20   |      | Ω    |         |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit

# **Drive Clock Waveform Conditions**

### (1) Read out clock waveform



### (2) Vertical transfer clock waveform



### (3) Horizontal transfer clock waveform diagram



### (4) Reset gate clock waveform diagram



VRGLH is the maximum value and VRGLL the minimum value of the coupling waveform in the period from Point A in the diagram above to RG rise.

VRGL is the mean value for VRGLH and VRGLL.

VRGL= (VRGLH + VRGLL) /2

VRGH is the minimum value for twh period.

V & RG=VRGH - VRGL

#### (5) Substrate clock waveform



# **Clock Switching Characteristics**

| ltem                         | Symbol                        | twh  |      |      | twl  |      | tr   |      | tf    |      |       |       |      |      |                            |
|------------------------------|-------------------------------|------|------|------|------|------|------|------|-------|------|-------|-------|------|------|----------------------------|
| 110111                       | Symbol                        | Min. | Тур. | Max. | Min. | Тур. | Мах. | Min. | Тур.  | Мах. | Min.  | Тур.  | Max. | Unit | Remarks                    |
| Read out<br>clock            | VT                            | 2.3  | 2.5  |      |      |      |      |      | 0.5   |      |       | 0.5   |      | μs   | During read                |
| Vertical<br>transfer clock   | V ф 1, V ф 2,<br>V ф 3, V ф 4 |      |      |      |      |      |      |      |       |      | 0.015 |       | 0.25 | μs   | *1                         |
| Horizontal transfer clock    | Ηφ                            | 37   | 41   |      | 38   | 42   |      |      | 12    | 15   | *2    | 12    | 15   | ns   | During<br>imaging          |
| Horizontal<br>transfer clock | Нфі                           |      | 5.6  |      |      |      |      |      | 0.012 |      |       | 0.012 |      | μs   | During<br>parallel         |
| Horizontal transfer clock    | Нф2                           |      |      |      |      | 5.6  |      |      | 0.012 |      |       | 0.012 |      | μs   | serial conversion.         |
| Reset gate clock             | фRG                           | 11   | 15   |      | 75   | 79   |      |      | 6.5   |      |       | 4.5   |      | ns   |                            |
| Substrate<br>clock           | ф ѕив                         | 1.5  | 2.0  |      |      |      |      |      |       | 0.5  |       |       | 0.5  | μѕ   | During<br>charge<br>drain. |

When vertical transfer clock driver CXD1250 is in use.

tf ≧ tr~2 ns

**Image Sensor Characteristics** 

(Ta=25 °C)

| ltem                      | Symbol | Min. | Тур.  | Max.  | Unit | Test method | Remarks        |
|---------------------------|--------|------|-------|-------|------|-------------|----------------|
| Sensitivity               | S      | 340  | 450   |       | mV   | 1           |                |
| Saturation signal         | Ysat   | 540  |       |       | mV   | 2           | Ta=60°C        |
| Smear                     | Sm     | -    | 0.007 | 0.012 | %    | 3           |                |
|                           |        |      |       | 20    | %    | 4           | Zone 0, I      |
| Video signal shading      | SHy    |      |       | 25    | %    | 4           | Zone 0 to II ' |
| Uniformity between signal | ΔSr    |      |       | 10    | %    | 5           |                |
| channels                  | ΔSb    |      |       | 10    | %    | 5           |                |
| Dark signal               | Ydt    |      |       | 2     | mV   | 6           | Ta=60 °C       |
| Dark signal shading       | ΔYdt   |      |       | 1     | mV   | 7           | Ta=60 °C       |
| Flicker Y                 | Fy     |      |       | 2     | %    | 8           |                |
| Flicker R - Y             | Fcr    |      |       | 5     | %    | 8           |                |
| Flicker B - Y             | Fcb    |      |       | 5     | %    | 8           |                |
| Horizontal stripes R      | Lcr    |      |       | 3.5   | %    | 9           |                |
| Horizontal stripes G      | Lcg    |      |       | 3.5   | %    | 9           |                |
| Horizontal stripes B      | Lcb    |      |       | 3.5   | %    | 9           |                |
| Horizontal stripes W      | Lcw    |      |       | 3.5   | %    | 9           |                |
| Lag                       | Lag    |      |       | 0.5   | %    | 10          |                |

# Zone Chart of Video Signal Shading



**Testing System** 



Note) Adjust AMP gain so that total gains between A and C and between A and C equal 1.

# Image Sensor Characteristics Test Method

#### 

- Through the following tests the substrate voltage and reset gate clock voltage are set to the value displayed on the device, while the device drive conditions are at the typical value of the bias and clock voltage conditions.
- ② Through the following tests defects are excluded and, unless otherwise specified, the optical black level (Hence forth referred to as OB) is set as the reference for the signal output which is taken as the Y signal output or the chroma signal output of the testing system.
- © Color coding of CFA (Color Filter Array) & Composition of luminance (Y) and chrominance (C) signals



CFA of this image sensor is shown in the Figure. This complementary CFA is used with a "field integration mode", where all of the photosites are read out during each video field. Signals from two vertically adjacent photosites, such as line A1 or A2 for field A, are summed when the image charge is transferred into the vertical storage columns.

The read out line pairing is shifted down one line for field B. The sensor output signals through the horizontal register (H reg.) at line A1 are [G+Cy], [Mg+Ye], [G+Cy], [Mg+Ye].

These signals are processed in order to compose Y and C signals. By adding the two adjacent signals at line A1, Y signal is formed as follows:

$$Y = { (G+Cy) + (Mg+Ye) } \times 1/2$$
  
= 1/2 { 2B+3G+2R }

C signal is composed by subtracting the two adjacent signals at line A1.

$$R - Y = \{ (Mg+Ye) - (G+Cy) \}$$
  
=  $\{ 2R - G \}$ 

Next, the signals through H reg. at line A2 are

Similarly, Y and C signals are composed at line A2.

Accordingly, Y signal is balanced in relation to the scanning lines, and C signal takes the form of R-Y and -(B-Y) on alternate lines.

It is the same for B field.

# Openition of standard imaging conditions

- ① Standard imaging condition I: (As imaging device) Use a pattern box (luminance 706 Nit, color temperature 3200k Halogen source) as a subject. (Pattern for evaluation is not applicable.)

  Use a testing standard lens with CM500S (1.0mmt) as IR cut filter and image at F5.6.
- ② Standard imaging condition II: Image a light source (color temperature of 3200k) which uniformity of brightness is within 2% at all angles. Use a testing standard lens with CM500S (1.0mmt) as IR cut filter. The light intensity is adjusted to the value indicated in each testing item by lens diaphragm.
- 1. Sensitivity

Set to standard image condition I. After selecting the electronic shutter mode at a 1/250 sec. shutter speed, measure the Y signal (Ys) at the center of the screen and substitute in the following formula.

$$S=Ys \times \frac{250}{60}$$

2. Saturation signal

Set to standard imaging condition II. Adjust light intensity to 10 times that of Y signal output average value (Ya=180mV), then test Y signal minimum value.

3. Smear

Set to standard imaging condition II. Adjust light intensity to 500 times that of Y signal output average value (Ya=180mV). Stop read out clock. When the charge drain executed by the electronic shutter at the respective H blankings takes place, test the maximum value YSm of Y signal output.

Sm=
$$\frac{YSm}{YA} \times \frac{1}{500} \times \frac{1}{10} \times 100 (\%) (1/10V)$$

4. Video signal shading

Set to standard imaging condition II. Adjust light intensity to Y signal output average value (Ya=180mV) with lens diaphragm at F5.6 to F8. Then test maximum (Ymax) and minimum (Ymin) values of Y signal.

SHy= 
$$(Ymax - Ymin)/YA \times 100 (\%)$$

Video signal between channels uniformity

Set to standard imaging condition II. Adjust light intensity to Y signal output average value (Ya=180mV). Then test maximum (Crmax, Cbmax) and minimum (Crmin, Cbmin) values of chroma signals from R-Y and B-Y channels.

$$\triangle$$
 Sr = |(Crmax-Crmin)  $\triangle$  XA × 100 (%)  
  $\triangle$  Sb= |(Cbmax-Cbmin)  $\triangle$  XA × 100 (%)

6. Dark signal

Test Y signal output average value Ydt when the device ambient temperature is at 60 ℃ and light is obstructed with horizontal idle transfer level as reference.

7. Dark signal shading

Following 6, test maximum (Ydmax) and minimum (Ydmin) values of dark signal output.

#### 8. Flicker

Fy

Set to standard imaging condition II. Adjust light intensity to Y signal output average value (Y<sub>A=180mV</sub>). Then test the Y signal difference ( $\Delta$  Yf) between even field and odd field.

Fy= (
$$\Delta$$
 Yf/YA) × 100 (%)

### 2 Fcr, Fcb

Set to standard imaging condition II. Adjust light intensity to Y signal output average value (Ya=180mV). Then insert R or B filter, and test the C signal difference ( $\Delta$  Cr,  $\Delta$  Cb) between even field and odd field and the C signal output average value (CAr, CAb).

Fci= (
$$\Delta$$
 Ci/CAi) × 100 (%) (i=r, b)

#### 9. Lateral stripe

Set to standard imaging condition II. Adjust light intensity to Y signal output average value (Ya=180mV). Then insert R, G and B filters respectively, and test the signal difference ( $\Delta$  Ylw,  $\Delta$  Ylr,  $\Delta$  Ylg,  $\Delta$  Ylb) between Y signal lines of the same field.

Lci= ( 
$$\triangle$$
 Yli/Ya)  $\times$  100 (%) (i=w, r, g, b)

### 10. Residual image

Adjust Y signal output value (Ys) by strobe light to 200mV. Then light a stroboscopic tube with the following timing and test the residual image (Ylag).





252

# **Spectral Sensitivity Characteristics**

(Excluding light source characteristics, including lens characteristics)



# Sensor Read Out Clock Timing Chart









(During electronic shutter operation)

### Handling Instructions

1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates use boxes treated for the prevention of static charges.

### 2) Soldering

- a) Make sure the package temperature does not exceed 80 °C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an imaging device do not use a solder suction equipment. When using an electric desoldering tool use a thermal controller of the zero cross On/Off type and connect to ground.

### 3) Dust and dirt protection

- a) Operate in clean environments (around class 1000 will be appropriate).
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface blow it off with an air blow. (For dirt stuck through static electricity ionized air is recommended)
- c) Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be careful not to scratch the glass.
- d) Keep in case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- e) When a protective tape is applied before shipping, just before use remove the tape applied for e'ectrostatic protection. Do not reuse the tape.
- 4) Do not expose to strong light (sun rays) for long periods, color filters are discolored.
- Exposure to high temperatures or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensor are precise optical equipment that should not be subject to mechanical shocks.