# MBM27128-20, MBM27128-25, MBM27128-30 UV Erasable 131,072-Bit Read Only Memory #### Description The Fujitsu MBM27128 is a high speed 131,072-bit static N-channel MOS erasable and electrically reprogrammable read only memory (EPROM). It is especially well suited for applications where rapid turn-around and/or bit pattern experimentation are important. A 28-pin dual in-line package or leadless chip carrier (32-pin) with a transparent lid is used to package the MBM27128. The transparent lid allows the user to expose the device to ultraviolet light in order to erase the memory bit pattern previously programmed. At the completion of erasure, a new pattern can then be written into the memory. The MBM27128 is fabricated using N-channel double polysilicon gate technology with single transistor stacked gate cells. It is organized as 16,384 words by 8-bits for use in microprocessor applications. Single +5V operation greatly facilitates its use in single supply systems. #### Features - Organized as 16,384 x 8 fully decoded - Low power requirement: [550 mW (act), 193 mW (standby)] - No clocks required (fully static operation) - Programmable utilizing the Quick Pro<sup>TM</sup> Algorithm - Program compatible with the Intel inteligent Programming TM Algorithm - Fast Access Time: MBM27128-20 200 ns max. MBM27128-25 250 ns max. MBM27128-30 300 ns max. - TTL compatible inputs/outputs - Three-state output with OR-tie capability - Output Enable G pin provides precise control of the data bus - Single +5V operation - Standard 28-pin DIP package Pin compatible with Intel 27128 Quick Pro<sup>TM</sup> is a trademark of Fujitsu Microelectronics Inc. inteligent Programming TM is a trademark of Intel Corporation. # MBM27128 Block Diagram and Pin Assignments # Absolute Maximum Ratings (See Note) | Parameter | Symbol | | Unit | |-------------------------------------------------|------------------|-------------|------| | Temperature Under Bias | T <sub>A</sub> | - 25 to +85 | °C | | Storage Temperature | T <sub>sta</sub> | -65 to +125 | °C | | Inputs/Outputs with Respect to V <sub>SS</sub> | VIN, VOUT | -0.6 to +7 | V | | V <sub>PP</sub> with Respect to V <sub>SS</sub> | V <sub>pp</sub> | -0.6 to +22 | ٧ | | V <sub>CC</sub> with Respect to V <sub>SS</sub> | V <sub>cc</sub> | -0.6 to +7 | V | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operations sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This device contains circuity to protect the injusts against damage due to high static voltages or electric fields. It is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. ## Functions and Pin Connections #### Function (DIP Pin No.) | | (50. 7 101) | | | | | | | | | | | |-----------------|---------------------------------------------------------------------|----------------------------------------------------------|-----------------|-------------------------------|-----------------|-------------------------|---------------------|-------------------------|--|--|--| | Mode | Address Input<br>A <sub>0</sub> -A <sub>13</sub><br>(2-10,23-26,21) | Data<br>Q <sub>0</sub> -Q <sub>7</sub><br>(11-13, 15-19) | Ē<br>(20) | Q<br>(22) | P<br>(27) | V <sub>cc</sub><br>(28) | V <sub>PP</sub> (1) | V <sub>55</sub><br>(14) | | | | | Read | A <sub>IN</sub> | D <sub>OUT</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>cc</sub> | $V_{CC}$ | V <sub>SS</sub> | | | | | Output Disable | Don't Care | High Z | V <sub>IL</sub> | V <sub>IH</sub><br>Don't Care | Don't Care | v <sub>cc</sub> | V <sub>cc</sub> | V <sub>SS</sub> | | | | | Stand by | Don't Care | High Z | V <sub>IH</sub> | Don't Care | Don't Care | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>ss</sub> | | | | | Program | A <sub>IN</sub> | D <sub>IN</sub> | VIL | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>CC</sub> | $V_{PP}$ | V <sub>SS</sub> | | | | | Program Verify | A <sub>IN</sub> | D <sub>OUT</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | V <sub>PP</sub> | | | | | | Program Inhibit | Don't Care | High Z | V <sub>IH</sub> | Don't Care | Don't Care | | V <sub>PP</sub> | | | | | ### **FUJITSU** Capacitance $(T_A = 25 \,{}^{\circ}\text{C}, f = 1\text{MHz})$ | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|------------------|-----|-----|-----|------| | Input Capacitance (V <sub>IN</sub> = 0V) | C <sub>IN</sub> | _ | 4 | 6 | pF | | Ounut Capacitance (V <sub>OUT</sub> = 0V) | C <sub>OUT</sub> | | 8 | 12 | pF | **Recommended Operating** Conditions (Referenced to V<sub>SS</sub>) | Parameter | Symbol | Min | Тур | Max | Unit | Operating Temperature | |--------------------------------|-----------------|----------------------|-----|--------------------|------|-----------------------| | V <sub>CC</sub> Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | ٧ | | | V <sub>PP</sub> Supply Voltage | V <sub>PP</sub> | V <sub>CC</sub> -0.6 | _ | $V_{CC} + 0.6$ | V | 0°C to +70°C | | Input High Voltage | V <sub>IH</sub> | 2.0 | _ | V <sub>CC</sub> +1 | V | | | Input Low Voltage | V <sub>IL</sub> | -0.1 | | 0.8 | | | DC Characteristics (Recommended operating conditions unless otherwise noted.) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|------------------|-----|-----|------|------| | Input Load Current (V <sub>IN</sub> = 5.5V) | li i | _ | _ | 10 | μА | | Output Leakage Current (V <sub>OUT</sub> = 5.5V) | ILO | | | 10 | μΑ | | V <sub>CC</sub> Standby Current (E = V <sub>IH</sub> ) | I <sub>OC1</sub> | | | 35 | mA | | V <sub>CC</sub> Supply Current (E = V <sub>IL</sub> ) | I <sub>CC2</sub> | | | 100 | mA | | V <sub>PP</sub> Supply Current (V <sub>PP</sub> = V <sub>CC</sub> ± 0.6V) | Ipp | | | 5 | mA | | Output Low Voltage (V <sub>OL</sub> = 2.1mA) | V <sub>OL</sub> | | _ | 0.45 | V | | Output High Voltage (I <sub>OH</sub> = -400μA) | V <sub>OH</sub> | 2.4 | | | V | AC Characteristics (Recommended operating conditions unless otherwise noted.) | Symbol | | | MBM27128-<br>20 | | MBM27128-<br>25 | | MBM27128-<br>30 | | 7.7 | | |--------------------------------|------------------|-----------------|-----------------|-----|-----------------|-----|-----------------|-----|------|--| | Parameter | Alternate | Standard* | Min | Max | Min | Max | Min | Max | Unit | | | Address Access Time | t <sub>ACC</sub> | TAVQV | | 200 | | 250 | | 300 | ns | | | E to Output Delay | t <sub>CE</sub> | TELQV | | 200 | | 250 | | 300 | ns | | | to Output Delay | t <sub>OE</sub> | TGLQV | | 70 | | 100 | | 120 | ns | | | Address to Hold Time | ton | TAXQX | 0 | | 0 | | 0 | | ns | | | E or G High to<br>Output Float | t <sub>DF</sub> | TGHQZ,<br>TEHQZ | 0 | 60 | 0 | 60 | 0 | 105 | ns | | **AC Test Conditions** (Including programming) Input Pulse levels: Input Rise and Fall Time: Timing Measurement Reference Levels: Output Load: 0.8V to 2.2V ≤ 20nsec 1.0V and 2.0V for inputs 0.8V and 2.0V for outputs 1 TTL gate and C<sub>L</sub> = 100 pF #### **Operation Timing Diagram** Note 1. $\overline{G}$ may be delayed up to TAVQV-TGLQV after falling edge of $\overline{E}$ without impact on TAVQV. Notes 2. TGHDZ or TEHQZ is specified from $\overline{G}$ or $\overline{E}$ respectively, which ever occurs first. ## Programming/Erasing Information ### **Memory Cell Description** The MBM27128 is fabricated using a single-transistor stacked gate cell construction, implemented via doublelayer polysilicon technology. The individual cells consist of a bottom floating gate and a top select gate (see Fig. 1). The top gate is connected to the row decoder, while the floating gate is used for charge storage. The cell is programmed by the injection of high energy electrons through the oxide and onto the floating gate. The presence of the charge on the floating gate causes a shift in the cell threshold (refer to Fig. 2). In the initial state, the cell has a low threshold (V<sub>TH1</sub>) which will enable the transistor to be turned on when the cell is selected (via the top select gate). Programming shifts the threshold to a higher level ( $V_{TH0}$ ), thus preventing the cell transistor from turning on when selected. The status of the cell (i.e., whether programmed or not) can be determined by examining its state at the sense threshold (V<sub>THS</sub>), as indicated by the dotted line in Fig. 2. ### **Conventional Programming** Upon delivery from Fujitsu, or after each erasure (see Erasure section), the MBM27128 has all 131,072-bits in the "1" or high state. "0's" are loaded into the MBM27128 through the procedure of programming. The programming mode is entered when +21V is applied to the $V_{PP}$ pin and $\overline{E}$ and $\overline{P}$ are both at $V_{IL}$ . During programming, $\overline{E}$ is kept at $V_{IL}$ . A $0.1\mu F$ capacitor between $V_{PP}$ and $V_{SS}$ is needed to prevent excessive voltage transients, which could damage the device. The address to be programmed is applied to the proper address pins. Eight bit patterns are placed on the respective output pins. The voltage levels should be standard TTL levels. When both the address and data are stable, 50 msec, TTL low level pulse is applied to the $\overline{P}$ input to accomplish the programming. The procedure can be done manually, address by address, randomly, or automatically via the proper circuitry. All that is required is that one 50 msec program pulse be applied at each address to be programmed. It is necessary that this program pulse width not exceed 55 msec. Therefore, applying a DC level to the P input is prohibited when programming. Fig. 1 — Memory Cell Fig. 2 — Memory Cell Threshold Shift ## Programming/Erasure Information, continued ### "Quick ProTM" Programming In addition to the standard 50 millisecond pulse width programming procedure, the MBM27128 can be programmed with a fast programming algorithm designed by Fujitsu called Quick Pro TM. The algorithm (shown in figure 3) utilizes a sequence of 1 millisecond pulse to program each location. This algorithm will typically yield a savings of 86% in programming time per device when utilized in commercially available programmers. However, in custom programmer designs that require less overhead the savings can be even greater. The programming mode is entered when +6V is applied to the VCC pin followed by applying +21V to VPP pin. A TTL low input must be applied to the E input and a TTL high input must be applied to the G input. After the programming voltages and TTL levels have stabilized, a sequence of 1 millisecond pulses must be applied to the P pin for programming. After each pulse, a pulse counter must be incremented and the location should be checked for accuracy. Upon verification, an additional sequence of 1 millisecond pulses equal to the present value of the pulse counter must be applied to the location to ensure proper levels of stored charge. An alternate approach to the additional pulses would be to apply a single TTL low pulse with a width equivalent to the value of the pulse counter multiplied by 1 millisecond. When the pulse counter reaches a maximum of 20, the verification procedure is skipped and a flag is set to indicate a program failure. Upon completion of programming of the entire device, a final array verification (all locations) is required. All Fujitsu devices will typically require only two 1 millisecond pulses (one initial and one additional) to reach sufficient stored charge levels. #### Erasura In order to clear all locations of their programmed contents, it is necessary to expose the MBM27128 to an ultraviolet light source. A dosage of 15W-seconds/cm2 is required to completely erase an MBM27128. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537 Angstroms (A) with intensity of 12,000 µW/cm2 for 15 to 20 minutes. The MBM27128 should be about one inch from the source and all filters should be removed from the UV light source prior to erasure It is important to note that the MBM27128 and similar devices, will erase with light sources having wavelengths shorter than 4000 Å. Although erasure times will be much longer than with UV sources at 2537 Å, nevertheless, the exposure to fluorescent light and sunlight will eventually erase the MBM27128 and such exposure should be prevented to realize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance. Figure 3. — Quick ProTM Flow Chart QUICK PROTM IS A TRADEMARK OF FUJITSU LIMITED ### **Programming Characteristics** ### DC Characteristics $\begin{array}{l} (T_A = 25 \pm 5\,^{\circ}\text{C}, \\ V_{CC} = 5\text{V} \pm 5\% \text{ (Conventional),} \\ V_{CC} = 6\text{V} \pm 0.25\text{V (Quick Pro}^{\text{TM}}) \\ V_{PP} = 21\text{V} \pm 0.5\text{V}) \end{array}$ | Parameter | Symbol | Min | Max | Unit | Test Conditions | |---------------------------------------------------------|------------------|------|--------------------|------|-------------------------------| | Input Leakage Current | I <sub>LI</sub> | _ | 10 | μΑ | V <sub>IN</sub> = 5.25V/0.45V | | V <sub>PP</sub> Supply Current During Programming Pulse | I <sub>PP2</sub> | _ | 30 | mA | Ē = P = V <sub>IL</sub> | | V <sub>PP</sub> Supply Current During Verify | I <sub>PP3</sub> | _ | 5 | mA | E = VIL P = VIH | | V <sub>PP</sub> Supply Current Program Inhibit (Active) | I <sub>PP4</sub> | _ | 5 | mA | Ē = V <sub>IH</sub> | | V <sub>CC</sub> Supply Current Program Inhibit | I <sub>CC1</sub> | _ | 35 | mA | Ē = V <sub>IH</sub> | | V <sub>CC</sub> Supply Current Program & Verify | I <sub>CC2</sub> | _ | 100 | mΑ | _ | | Input Low Voltage | V <sub>IL</sub> | -0.1 | +0.8 | ٧ | | | Input High Voltage | VIH | 2.0 | V <sub>CC</sub> +1 | ٧ | _ | | Output Low Voltage During Verify | V <sub>OL</sub> | _ | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | Output High Voltage During Verify | V <sub>OH</sub> | 2.4 | _ | ٧ | $I_{OH} = -400\mu A$ | Note 1. $V_{CC}$ must be applied either coincidently or before $V_{PP}$ and removed either coincidently or after $V_{PP}$ . Note 2. $V_{PP}$ must not be greater than 21.5 volts including overshot. Permanent device change may occur if the device is taken out or put into socket remaining $V_{PP}=21$ volts. Also, during $\overline{E}=\overline{P}=V_{IL}$ , $V_{PP}$ must not be switched from $V_{CC}$ to 21 volts or vise-versa. ### **AC** Characteristics $\begin{array}{l} (\mathsf{T_A} = 25 \pm 5\,^{\circ}\mathsf{C}, \\ \mathsf{V_{CC}} = 5\mathsf{V} \pm 5\% \text{ (Conventional),} \\ \mathsf{V_{CC}} = 6\mathsf{V} \pm 0.25\mathsf{V} \text{ (Quick Pro}^{\mathsf{TM}}) \\ \mathsf{V_{PP}} = 21\mathsf{V} \pm 0.5\mathsf{V}) \end{array}$ | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------|---------|------|------|------|------| | Address Setup Time | TAVPL | 2 | _ | _ | μS | | Chip Enable Setup Time | TELPL | 2 | _ | _ | μS | | Output Enable Time 1 | TDZGL - | 2 | _ | _ | μS | | Data Setup Time | TDVPL | 2 | | _ | μS | | Address Hold Time | TGHAX | 0 | _ | | μS | | Data Hold Time | TPHDZ | 2 | _ | | μS | | Output Enable to Output Float Delay | TGHQZ | _ | _ | 130 | ns | | Data Valid from Output Enable | TGLQV | _ | _ | 150 | ns | | V <sub>PP</sub> Setup Time | TVPPHPL | 2 | _ | _ | μS | | P Pulse Width-Conventional | TPLPH | 25 | 50 | 55 | ms | | P Pulse Width-Quick-Pro™ | TPLPH | 0.95 | 1.00 | 1.05 | ms | | Note 1 TPHDZ + TDZGL ≥ 50µs. | | | | | | ### **Programming Waveform** ### Package Dimensions Dimensions in inches (millimeters) ### 28-Lead Cerdip (With Transparent Lid) Dual In-Line Package DIP-28C-C01 # 32-Pin Leadless Chip Carrier LCC-32C-A01 <sup>\*</sup>Shape of Pin 1 index: Subject to change without notice