

# 16-Bit CCD/CIS Analog Signal Processor

#### **Features**

- · Operating voltage: 5V
- Low power consumption at 400mW (Typ.)
- Power-down mode: Under 2mA (Typ.)
- 16-bit 6 MSPS A/D converter
- · Guaranteed won't miss codes
- 1~6 programmable gain
- · Correlated Double Sampling
- ±250mV programmable offset
- Input clamp circuitry

- · Internal voltage reference
- Multiplexed byte-wide output (8+8 format)
- · Programmable 3-wire serial interface
- 3V/5V digital I/O compatibility
- 3-channel operation up to 30 MSPS
- 2-channel (Even-Odd) operation up to 30 MSPS
- 1-channel operation up to 25 MSPS
- 28-pin SSOP package

# **Applications**

Flatbed document scanners

Film scanners

Digital color copiers

Multifunction peripherals

### **General Description**

The HT82V26 is a complete analog signal processor for CCD imaging applications. It features a 3-channel architecture designed to sample and condition the outputs of tri-linear color CCD arrays. Each channel consists of an input clamp, Correlated Double Sampler (CDS), offset DAC and Programmable Gain Amplifier (PGA), and a high performance 16-bit A/D converter.

The CDS amplifiers may be disabled for use with sensors such as Contact Image Sensors (CIS) and CMOS active pixel sensors, which do not require CDS.

The 16-bit digital output is multiplexed into an 8-bit output word that is accessed using two read cycles. The internal registers are programmed through a 3-wire serial interface, which provides gain, offset and operating mode adjustments.

The HT82V26 operates from a single 5V power supply, typically consumes 400mW of power.

### **Block Diagram**





# **Pin Assignment**



# **Pad Assignment**



<sup>\*</sup> The IC substrate should be connected to VDD in the PCB layout artwork.

Rev. 1.00 2 March 3, 2003



# **Pad Coordinates**

| Pad No. | Х         | Υ        | Pad No. | Х         | Y       |
|---------|-----------|----------|---------|-----------|---------|
| 1       | -1222.950 | 623.056  | 17      | 1370.600  | -72.794 |
| 2       | -1240.800 | 474.756  | 18      | 1370.600  | 186.806 |
| 3       | -1328.750 | 328.506  | 19      | 1370.600  | 552.656 |
| 4       | -1331.550 | 183.756  | 20      | 1370.600  | 812.256 |
| 5       | -1370.650 | -374.194 | 21      | 1097.250  | 945.656 |
| 6       | -1370.650 | -633.794 | 22      | 876.075   | 857.531 |
| 7       | -1370.650 | -893.394 | 23      | 758.875   | 913.431 |
| 8       | -1199.050 | -885.394 | 24      | 633.775   | 913.431 |
| 9       | -86.525   | -967.869 | 25      | 504.775   | 913.431 |
| 10      | 58.475    | -965.669 | 26      | -304.900  | 877.456 |
| 11      | 276.525   | -971.169 | 27      | -425.450  | 877.456 |
| 12      | 536.125   | -971.169 | 28      | -546.050  | 877.456 |
| 13      | 795.725   | -971.169 | 29      | -665.450  | 877.456 |
| 14      | 1055.325  | -971.169 | 30      | -786.050  | 877.456 |
| 15      | 1370.600  | -591.994 | 31      | -906.650  | 877.456 |
| 16      | 1370.600  | -332.394 | 32      | -1026.150 | 877.456 |

# **Pad Description**

| Pad No. | Pad Name | I/O   | Description                                |
|---------|----------|-------|--------------------------------------------|
| 1       | CDSCLK1  | DI    | CDS reference clock pulse input            |
| 2       | CDSCLK2  | DI    | CDS data clock pulse input                 |
| 3       | ADCCLK   | DI    | A/D sample clock input for 3-channels mode |
| 4       | ŌĒ       | DI    | Output enable, active low                  |
| 5       | DRVDD    | Р     | Digital driver power                       |
| 6       | DRVSS    | Р     | Digital driver ground                      |
| 7~14    | D7~D0    | DO    | Digital data output                        |
| 15      | SDATA    | DI/DO | Serial data input/output                   |
| 16      | SCLK     | DI    | Clock input for serial interface           |
| 17      | SLOAD    | DI    | Serial interface load pulse                |
| 18, 27  | AVSS     | Р     | Analog ground                              |
| 19, 28  | AVDD     | Р     | Analog supply                              |
| 20      | REF      | AO    | Reference decoupling                       |
| 21      | REFT     | AO    | Reference decoupling                       |
| 22      | VIN      | Al    | Analog input, blue                         |
| 23      | CML      | AO    | Internal reference output                  |
| 24      | VING     | Al    | Analog input, green                        |
| 25      | OFFSET   | AO    | Clamp bias level decoupling                |
| 26      | VINR     | Al    | Analog input, red                          |

# **Absolute Maximum Ratings**

| Supply Voltage | $\dots$ V <sub>SS</sub> =0.3V to V <sub>SS</sub> +5.5V | Storage Temperature   | 50°C to 125°C |
|----------------|--------------------------------------------------------|-----------------------|---------------|
| Input Voltage  | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V                       | Operating Temperature | 25°C to 75°C  |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.00 3 March 3, 2003



# **D.C. Characteristics**

| Councile and    | Domenton                  | Tes      | t Conditions | N4:                  | T    | M                   | Unit  |
|-----------------|---------------------------|----------|--------------|----------------------|------|---------------------|-------|
| Symbol          | Parameter                 | $V_{DD}$ | Conditions   | Min.                 | Тур. | Max.                | Oilit |
| Logic Inp       | uts                       |          |              |                      |      |                     |       |
| V <sub>IH</sub> | High Level Input Voltage  | _        | _            | 0.8×V <sub>DD</sub>  | _    | _                   | V     |
| V <sub>IL</sub> | Low Level Input Voltage   |          | _            | _                    | _    | 0.2×V <sub>DD</sub> | V     |
| I <sub>IH</sub> | High Level Input Current  |          | _            | _                    | 10   | _                   | μА    |
| I <sub>IL</sub> | Low Level Input Current   |          | _            | _                    | 10   | _                   | μА    |
| C <sub>IN</sub> | Input Capacitance         | T        | _            | _                    | 10   | _                   | pF    |
| Logic Out       | puts                      |          |              |                      |      |                     |       |
| $V_{OH}$        | High Level Output Voltage | _        | _            | V <sub>DD</sub> -0.5 |      | _                   | ٧     |
| V <sub>OL</sub> | Low Level Output Voltage  | _        | _            | _                    | _    | 0.5                 | V     |
| I <sub>OH</sub> | High Level Output Voltage |          | _            | _                    | 1    | _                   | mA    |
| I <sub>OL</sub> | Low Level Output Voltage  | _        | _            | _                    | 1    | _                   | mA    |

# A.C. Characteristics

| Cumhal            | Baramatar                      | Tes      | t Conditions | Min.                  | Trees | Max                   | Unit |
|-------------------|--------------------------------|----------|--------------|-----------------------|-------|-----------------------|------|
| Symbol            | Parameter                      | $V_{DD}$ | Conditions   | Wiin.                 | Тур.  | Max.                  | Unit |
| Power Su          | pplies                         |          |              |                       |       |                       |      |
| V <sub>ADD</sub>  | AVDD                           |          | _            | 4.75                  | 5     | 5.25                  | V    |
| V <sub>DRDD</sub> | DRVDD                          | _        | _            | 3                     | 5     | 5.25                  | V    |
| Maximum           | Conversion Rate                |          |              |                       |       |                       |      |
| t <sub>MAX3</sub> | 3-channel Mode with CDS        |          | _            | 30                    | _     | _                     | MSPS |
| t <sub>MAX2</sub> | 2-channel Mode with CDS        |          | _            | 30                    | _     | _                     | MSPS |
| t <sub>MAX1</sub> | 1-channel Mode with CDS        | _        | _            | 25                    | _     | _                     | MSPS |
| Accuracy          | (Entire Signal Path)           |          |              |                       |       |                       |      |
|                   | ADC Resolution                 |          | _            | _                     | 16    | _                     | Bits |
|                   | Integral Nonlinear (INL)       |          | _            | _                     | ±32   | _                     | LSB  |
|                   | Differential Nonlinear (DNL)   |          | _            | -1                    |       | 1                     | LSB  |
|                   | Offset Error                   |          | _            | -100                  | TBD   | 100                   | mV   |
|                   | Gain Error                     |          | _            | _                     | TBD   | _                     | %FSR |
| Analog In         | puts                           |          |              |                       |       |                       |      |
| R <sub>FS</sub>   | Full-scale Input Range         | _        | _            | _                     | 2.0   | _                     | Vp-p |
| Vi                | Input Limits                   | _        | _            | A <sub>VDD</sub> -0.3 | _     | A <sub>VDD</sub> +0.3 | V    |
| Ci                | Input Capacitance              |          | _            | _                     | TBD   | _                     | pF   |
| li                | Input Current                  |          | _            | _                     | TBD   | _                     | μА   |
| Amplifiers        | <b>S</b>                       |          |              |                       |       |                       |      |
|                   | PGA Gain at Minimum            |          | _            | _                     | 1     | _                     | V/V  |
|                   | PGA Gain at Maximum            |          | _            | _                     | 5.85  | _                     | V/V  |
|                   | PGA Gain Resolution            |          | _            | _                     | 6     | _                     | Bits |
|                   | Programmable Offset at Minimum |          | _            | _                     | -250  | _                     | mV   |
|                   | Programmable Offset at Maximum |          | _            | _                     | 250   | _                     | mV   |
|                   | Offset Resolution              |          | _            | _                     | 9     | _                     | Bits |



| Symbol            | Parameter               | Tes             | t Conditions | Min.    | Trees | Max.   | Unit |  |  |  |
|-------------------|-------------------------|-----------------|--------------|---------|-------|--------|------|--|--|--|
|                   | Parameter               | V <sub>DD</sub> | Conditions   | IVIIII. | Тур.  | IVIAX. | Onit |  |  |  |
| Temperature Range |                         |                 |              |         |       |        |      |  |  |  |
| t <sub>A</sub>    | Operating               |                 | _            | 0       | _     | 70     | °C   |  |  |  |
| Power Consumption |                         |                 |              |         |       |        |      |  |  |  |
| P <sub>tot</sub>  | Total Power Consumption | _               | _            | _       | 400   | _      | mW   |  |  |  |

## **Timing Specification**

| Symbol              | Parameter                         | Min. | Тур. | Max. | Unit   |
|---------------------|-----------------------------------|------|------|------|--------|
| Clock Para          | nmeters                           |      |      |      |        |
| t <sub>PRA</sub>    | 3-channel pixel rate              | 100  | _    | _    | ns     |
| t <sub>PRB</sub>    | 2-channel (Even-Odd) pixel rate   | 66   | _    | _    | ns     |
| t <sub>PRC</sub>    | 1-channel pixel rate              | 40   | _    | _    | ns     |
| t <sub>ADCLK</sub>  | Pixel Rate Clock                  | 16   | _    | _    | ns     |
| t <sub>C1</sub>     | CDSCLK1 Pulse Width               | 12   | _    | _    | ns     |
| t <sub>C2</sub>     | CDS Mode CDSCLK2 Pulse Width      | 12   | _    | _    | ns     |
| t <sub>C1C2</sub>   | CDSCLK1 Falling to CDSCLK2 Rising | 0    | _    | _    | ns     |
| t <sub>ADC1</sub>   | ADCCLK Rising to CDSCLK1 Falling  | 0    | _    | _    | ns     |
| t <sub>ADC2</sub>   | ADCCLK Rising to CDSCLK2 Falling  | 0    | _    | _    | ns     |
| t <sub>AD</sub>     | Analog Sampling Delay             | 5    | _    | _    | ns     |
| 3-Channel           | Mode Only                         |      |      | ·    |        |
| ta <sub>C2C1</sub>  | CDSCLK2 Falling to CDSCLK1 Rising | 30   | _    | _    | ns     |
| ta <sub>C2ADR</sub> | CDSCLK2 Falling to ADCCLK Rising  | 30   | _    | _    | ns     |
| 2-Channel           | Mode Only                         |      |      |      |        |
| tb <sub>C2ADR</sub> | CDSCLK2 Falling to ADCCLK Rising  | 30   | _    | _    | ns     |
| tb <sub>C1ADR</sub> | CDSCLK1 Rising to ADCCLK Rising   | 15   | _    | _    | ns     |
| tb <sub>C2C1</sub>  | CDSCLK2 Falling to CDSCLK1 Rising | 15   | _    | _    | ns     |
| 1-Channel           | Mode Only                         |      |      |      |        |
| tc <sub>C2C1</sub>  | CDSCLK2 Falling to CDSCLK1 Rising | 15   | _    | _    | ns     |
| tc <sub>C1ADF</sub> | CDSCLK1 Rising to ADCCLK Falling  | 0    | _    | _    | ns     |
| tc <sub>C2ADR</sub> | CDSCLK2 Falling to CDSCLK1 Rising | 20   | _    | _    | ns     |
| Serial Inter        | face                              |      |      |      |        |
| f <sub>SCLK</sub>   | Maximum SCLK Frequency            | 10   | _    | _    | MHz    |
| t <sub>LS</sub>     | SLOAD to SCLK Setup Time          | 133  | _    | _    | ns     |
| t <sub>LH</sub>     | SCLK to SLOAD Hold Time           | 50   |      |      | ns     |
| t <sub>DS</sub>     | SDATA to SCLK Rising Setup Time   | 16   |      |      | ns     |
| t <sub>DH</sub>     | SCLK Rising to SDATA Hold Time    | 15   |      |      | ns     |
| t <sub>RDV</sub>    | Falling to SDATA Valid            | 50   | _    |      | ns     |
| Data Outpu          | ut                                |      |      |      |        |
| t <sub>OD</sub>     | Output Delay                      | _    | 8    | _    | ns     |
|                     | Latency (Pipeline Delay)          | _    | 9    | _    | Cycles |



## **Functional Description**

#### Integral Nonlinear (INL)

Integral nonlinear error refers to the deviation of each individual code from a line drawn from zero scale through a positive full scale. The point used as zero scale occurs 1/2 LSB before the first code transition. A positive full scale is defined as a level 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line.

#### **Differential Nonlinear (DNL)**

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Thus every code must have a finite width. No missing codes guaranteed for the 16-bit resolution indicates that all the 4096 codes respectively, are present in the over-all operating range.

#### **Offset Error**

The first ADC code transition should occur at a level 1/2 LSB above the nominal zero scale voltage.

The offset error is the deviation of the actual first code transition level from the ideal level.

#### **Gain Error**

The last code transition should occur for an analog value of 1/2 LSB below the nominal full-scale voltage.

Gain error is the deviation of the actual difference between the first and the last code transitions and the ideal difference between the first and the last code transitions.

#### **Aperture Delay**

The aperture delay is the time delay that occurs when a sampling edge is applied to the HT82V26 until the actual sample of the input signal is held. Both CDSCLK1 and CDSCLK2 sample the input signal during the transition from high to low, so the aperture delay is measured from each clock's falling edge to the instant the actual internal sample is taken.

| Internal | Register  | Descri | ntions |
|----------|-----------|--------|--------|
| miteria  | ivediatei | Descii | puons  |

| Register      |    | Address    | ;  |     |             |     | 1     | Data Bits | s                |                         |                 |               |
|---------------|----|------------|----|-----|-------------|-----|-------|-----------|------------------|-------------------------|-----------------|---------------|
| Name          | A2 | <b>A</b> 1 | A0 | D8  | D7          | D6  | D5    | D4        | D3               | D2                      | D1              | D0            |
| Configuration | 0  | 0          | 0  | 0   | 0           | 1   | 3-CH  | CDS on    | Clamp<br>Voltage | Enable<br>Power<br>Down | Output<br>Delay | 1 byte<br>out |
| MUX           | 0  | 0          | 1  | 0   | RGB/<br>BGR | Red | Green | Blue      | Delay<br>enable  | CDS1<br>delay           | CDS2<br>delay   | ADCK<br>delay |
| Red PGA       | 0  | 1          | 0  | 0   | 0           | 0   | MSB   |           |                  |                         |                 | LSB           |
| Green PGA     | 0  | 1          | 1  | 0   | 0           | 0   | MSB   |           |                  |                         |                 | LSB           |
| Blue PGA      | 1  | 0          | 0  | 0   | 0           | 0   | MSB   |           |                  |                         |                 | LSB           |
| Red Offset    | 1  | 0          | 1  | MSB |             |     |       |           |                  |                         |                 | LSB           |
| Green Offset  | 1  | 1          | 0  | MSB |             |     |       |           |                  |                         |                 | LSB           |
| Blue Offset   | 1  | 1          | 1  | MSB |             |     |       |           |                  |                         |                 | LSB           |

Internal register map

#### **Configuration Register**

The configuration register controls the HT82V26's operating mode and bias levels. Bits D6 should always be set high. Bit D5 will configure the HT82V26 for the 3-channel (high) mode of operation. Setting the bit D4 high will enable the CDS mode of operation, and setting this bit low will enable the SHA mode of operation.

Bit D3 sets the dc bias level of the HT82V26's input clamp. This bit should always be set high for the 4V clamp bias, unless a CCD with a reset feed through transient exceeding 2V is used. If the 3V clamp bias level is used, the peak-to-peak input signal range to the HT82V26 is reduced to 3V maximum. Bit D2 controls the power-down mode. Setting bit D2 high will place the HT82V26 into a very low power "sleep" mode. All register contents are retained while the HT82V26 is in the power-down state. Setting bit D1 high will configure the HT82V26 for the digital output (D0~D7) delay 2ns. Bit D0 controls the output mode of the HT82V26. Setting bit D0 high will enable a single byte output mode where only 8 MSBS of the 16b ADC is output. If bit D0 is set low, then the 16b ADC output is multiplexed into two bytes.



| D8       | D7                  | D6       | D5         | D4          | D3              | D2            | D1         | D0         |              |            |
|----------|---------------------|----------|------------|-------------|-----------------|---------------|------------|------------|--------------|------------|
|          | O Set to 0 Set to 1 |          |            |             | 3 channels      | CDS operation | Clamp bias | Power-down | Output delay | 1 byte out |
| Set to 0 |                     | Set to 1 | 1=On*      | 1=CDS mode* | 1=4V*           | 1=On          | 1=On       | 1=On       |              |            |
|          |                     | 0=Off    | 0=CIS mode | 0=3V        | 0=Off (Normal)* | 0=Off*        | 0=Off*     |            |              |            |

Configuration register settings

Note: \* Power-on default value

#### **MUX Register**

The MUX register controls the sampling channel order in the HT82V26. Bits D8 should always be set low. Bit D7 is used when operating in 3-channel mode. Setting bit D7 high will sequence the MUX to sample the red channel first, then the green channel, and then the blue channel. When in this mode, the CDSCLK2 pulse always resets the MUX to sample the red channel first (see timing figure). When bit D7 is set low, the channel order is reversed to blue first, green second, and red third. The CDSCLK2 pulse will always reset the MUX to sample the blue channel first. Bits D6, D5 and D4 are used when operating in 1-channel mode. Bit D6 is set high to sample the red channel. Bit D5 is set high to sample the green channel. Bit D4 is set high to sample the blue channel. The MUX will remain stationary during 1-channel mode. Bits D3, D2, D1 and D0 are used for controlling CDS1, CDS2 and ADCK internal delay. D3 is set '0' to be compatible with AD9826.

| D8       | D7        | D6        | D5        | D4        | D3           | D2         | D1         | D0         |
|----------|-----------|-----------|-----------|-----------|--------------|------------|------------|------------|
|          | 3-Channel | 1-Channel | 1-Channel | 1-Channel | Enable Delay | CDS1 Delay | CDS2 Delay | ADCK Delay |
| Set to 0 | 1=R-G-B   | 1=RED*    | 1=GREEN   | 1=BLUE    | 0=Off        | 0=2ns*     | 0=2ns*     | 0=0ns*     |
|          | 0=B-G-R   |           | 0=Off*    | 0=Off*    | 1=On*        | 1=4ns      | 1=4ns      | 1=2ns      |

MUX register settings

Note: \* Power-on default value

#### **PGA Gain Registers**

There are three PGA registers for use in individually programming the gain in the red, green and blue channels. Bits D8, D7 and D6 in each register must be set low, and bits D5 through D0 control the gain range in 64 increments. See figure for a graph of the PGA gain versus PGA register code. The coding for the PGA registers is a straight binary, with an all zero words corresponding to the minimum gain setting (1x) and an all one word corresponding to the maximum gain setting (5.85x).

The HT82V26 uses one Programmable Gain Amplifier (PGA) for each channel. Each PGA has a gain range from 1x (0dB) to 5.85x (15.3dB), adjustable in 64 steps. The Figure shows the PGA gain as a function of the PGA register code. Although the gain curve is approximately linear in dB, the gain in V/V varies in nonlinear proportion with the register

Although the gain curve is approximately linear in dB, the gain in V/V vaccode, according to the following the equation: 
$$\frac{5.85}{1+4.85\times(\frac{63-G}{63})}$$

Where G is the decimal value of the gain register contents, and varies from 0 to 63.



PGA gain transfer function



| D8       | D7       | D6       | D5     | D4     | D3     | D2     | D1     | D0      | Gain<br>(V/V) | Gain (dB)    |
|----------|----------|----------|--------|--------|--------|--------|--------|---------|---------------|--------------|
| Set to 0 | Set to 0 | Set to 0 | MSB    |        |        |        |        | LSB     |               |              |
| 0        | 0<br>0   | 0        | 0      | 0      | 0<br>0 | 0      | 0      | 0*<br>1 | 1.0<br>1.013  | 0.0<br>0.12  |
| 0        | 0<br>0   | 0<br>0   | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | 0<br>1  | 5.43<br>5.85  | 14.7<br>15.3 |

PGA gain register settings

Note: \* Power-on default value

## **Offset Registers**

There are three PGA registers for use in individually programming the offset in the red, green, and blue channels. Bits D8 through D0 control the offset range from -350mV to 350mV in 512 increments.

The coding for the offset registers is sign magnitude, with D8 as the sign bit. The Table shows the offset range as a function of the bits D8 through D0.

|     |    | 2.10 20 1.11 Oug. 1 201 |    |    |    |    |    |         |                |
|-----|----|-------------------------|----|----|----|----|----|---------|----------------|
| D8  | D7 | D6                      | D5 | D4 | D3 | D2 | D1 | D0      | Offset<br>(mV) |
| MSB |    |                         |    |    |    |    |    | LSB     |                |
| 0   | 0  | 0                       | 0  | 0  | 0  | 0  | 0  | 0*<br>1 | 0<br>0.98      |
| Ü   |    |                         |    |    |    |    |    | '       |                |
|     |    |                         |    |    |    |    |    |         |                |
| 0   | 1  | 1                       | 1  | 1  | 1  | 1  | 1  | 1       | 250            |
| 1   | 0  | 0                       | 0  | 0  | 0  | 0  | 0  | 0       | 0              |
| 1   | 0  | 0                       | 0  | 0  | 0  | 0  | 0  | 1       | -0.98          |
|     |    |                         |    |    | •  |    |    |         | -              |
|     |    |                         |    |    |    |    |    |         |                |
| 1   | 1  | 1                       | 1  | 1  | 1  | 1  | 1  | 1       | -250           |

Note: \* Power-on default value

# **Timing Diagrams**



Rev. 1.00 8 March 3, 2003





3-channel CCD mode timing (select R-G-B mode)



2-channel CCD mode timing (select G-B mode)





1-channel CCD mode timing



3-channel SHA mode timing (select R-G-B mode)





2-channel SHA mode timing (select G-B mode)



1-channel SHA mode timing



### **Application Circuits**

### **Circuit and Layout Recommendations**

The recommended circuit configuration for the 3-channel CDS mode operation is shown in the figure. The recommended input coupling capacitor value is  $0.1\mu F$  (see circuit operation section for more details).

A single ground plane is recommended for the HT82V26. A separate power supply may be used for DRVDD, the digital driver supply, but this supply pin should still be decoupled to the same ground plane as with the rest of the HT82V26. The loading of the digital outputs should be minimized, either by using short traces to the digital ASIC, or by using external digital buffers. To minimize the effect of digital transients during major output code transitions, the falling edge of the CDSCLK2 should occur in coincidence with or before the rising edge of ADCCLK (see figures for timing). All  $0.1\mu F$  decoupling capacitors should be located as close as possible to the HT82V26 pins. When operating in a single channel mode, the unused analog inputs should be grounded.

The Figure shows the recommended circuit configuration for the 3-channel SHA mode. All of the above considerations also apply for this configuration, except that the analog input signals are directly connected to the HT82V26 without the use of coupling capacitors. The analog input signals must already be dc-biased between 0V and 2V.



Note: The recommended circuit configuration for 1-channel CDS mode operation is shown.

The recommended input coupling capacitor value is 0.1μF (see circuit operation section for more details).

A single ground plane is recommended for the HT82V26. A separate power supply may be used for DRVDD, the digital driver supply, but this supply pin should still be decoupled to the same ground plane as with the rest of the HT82V26. The loading of the digital outputs should be minimized, either by using short traces to the digital ASIC, or by using external digital buffers. All  $0.1\mu F$  decoupling capacitors should be located as close as possible to the HT82V26 pins.



# **Package Information**

# 28-pin SSOP (150mil) Outline Dimensions







| Cumbal | Dimensions in mil |      |      |  |  |  |  |
|--------|-------------------|------|------|--|--|--|--|
| Symbol | Min.              | Nom. | Max. |  |  |  |  |
| Α      | 228               | _    | 244  |  |  |  |  |
| В      | 150               | _    | 157  |  |  |  |  |
| С      | 8                 | _    | 12   |  |  |  |  |
| C'     | 386               | _    | 394  |  |  |  |  |
| D      | 54                | _    | 60   |  |  |  |  |
| E      | _                 | 25   | _    |  |  |  |  |
| F      | 4                 | _    | 10   |  |  |  |  |
| G      | 22                | _    | 28   |  |  |  |  |
| Н      | 7                 | _    | 10   |  |  |  |  |
| α      | 0°                | _    | 8°   |  |  |  |  |



### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan

Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Sales Office)

11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan

Tel: 886-2-2782-9635 Fax: 886-2-2782-9636

Fax: 886-2-2782-7128 (International sales hotline)

#### Holtek Semiconductor (Shanghai) Inc.

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China

Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

### Holtek Semiconductor (Hong Kong) Ltd.

Block A, 3/F, Tin On Industrial Building, 777-779 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288

Tel: 852-2-745-8288 Fax: 852-2-742-8657

### Holmate Semiconductor, Inc.

46712 Fremont Blvd., Fremont, CA 94538

Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

### Copyright © 2003 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.