# 18-Bit, 1MHz, Low-Distortion Sampling A/D Converters ## **FEATURES** - 18-bit resolution - . 1MHz minimum sampling rate - No missing codes over extended temperature range - Very low power, 1.45 Watts - Small, 32-pin, side-brazed, ceramic TDIP - Edge-triggered - Excellent performance, -95dB peak harmonics - Ideal for both time and frequency-domain applications - Low cost The ADS-953 is an 18-bit, 1MHz sampling A/D converter. This device accurately samples full-scale input signals up to Nyquist frequencies with no missing codes. This feature, combined with excellent signal-to-noise ratio (SNR) and –95dB peak harmonic distortion (THD), makes the ADS-953 the ideal choice for both time-domain (medical imaging, scanners, process control) and frequency-domain (radar, telecommunications, spectrum analysis) applications. Packaged in a 32-pin, side-brazed, metal-sealed, ceramic TDIP, the functionally complete ADS-953 contains a fast-settling sample-hold amplifier, a subranging (two-pass) A/D converter, an internal reference, timing/control logic, and error-correction circuitry. Digital input and output levels are TTL, and the ADS-953 only requires the rising edge of the start convert pulse to operate. Requiring $\pm 15V$ and $\pm 5V$ supplies, the ADS-953 typically dissipates 1.45 Watts. The device is offered with a bipolar ( $\pm 5V$ ) analog input range. Models are available for use in either commercial (0 to $\pm 70^{\circ}$ C) or extended ( $\pm 40$ to $\pm 110^{\circ}$ C) operat- #### INPUT/OUTPUT CONNECTIONS | PIN | FUNCTION | PIN | FUNCTION | |-----|--------------------|-----|--------------| | 1 | BIT 2 | 32 | BIT 3 | | 2 | BIT 1 (MSB) | 31 | BIT 4 | | 3 | ANALOG GROUND | 30 | BIT 5 | | 4 | ANALOG INPUT | 29 | BIT 6 | | 5 | +5V REFERENCE OUT | 28 | BIT 7 | | 6 | GAIN ADJUST | 27 | BIT 8 | | 7 | COMPENSATION | 26 | BIT 9 | | 8 | -15V SUPPLY | 25 | BIT 10 | | 9 | +15V SUPPLY | 24 | BIT 11 | | 10 | +5V ANALOG SUPPLY | 23 | BIT 12 | | 11 | -5V ANALOG SUPPLY | 22 | BIT 13 | | 12 | ANALOG GROUND | 21 | BIT 14 | | 13 | DIGITAL GROUND | 20 | BIT 15 | | 14 | +5V DIGITAL SUPPLY | 19 | BIT 16 | | 15 | EOC | 18 | BIT 17 | | 16 | START CONVERT | 17 | BIT 18 (LSB) | ing temperature ranges. A proprietary, auto-calibrating, errorcorrecting circuit enables the device to achieve specified performance over the full military temperature range. Figure 1. ADS-953 Functional Block Diagram # **ABSOLUTE MAXIMUM RATINGS** | PARAMETERS | LIMITS | UNITS | |-------------------------------|-------------------|-------| | +15V Supply (Pin 9) | 0 to +16 | Volts | | -15V Supply (Pin 8) | 0 to -16 | Volts | | +5V Supply (Pins 10, 14) | 0 to +6 | Volts | | -5V Supply (Pin 11) | 0 to −6 | Volts | | Digital Input (Pin 16) | -0.3 to +VDD +0.3 | Volts | | Analog Input (Pin 4) | ±15 | Volts | | Lead Temperature (10 seconds) | +300 | °C | # PHYSICAL/ENVIRONMENTAL | PARAMETERS | MIN. | TYP. | MAX. | UNITS | |-------------------------------------------------------|------------------------------|------|--------------|------------| | Operating Temp. Range, Case<br>ADS-953MC<br>ADS-953ME | 0<br>-40 | | +70<br>+110 | °C<br>C | | Thermal Impedance<br>θic | _ | 5 | _ | °C/Watt | | θса | _ | 22 | _ | °C/Watt | | Storage Temperature Range | -65 | _ | +150 | °C | | Package Type<br>Weight | 32-pin,side-l<br>0.46 ounces | | I-sealed, ce | ramic TDIP | # **FUNCTIONAL SPECIFICATIONS** $(TA = +25^{\circ}C, \pm VCC = \pm 15V, \pm VDD = \pm 5V, 1MHz \text{ sampling rate, and a minimum 1 minute warmup } \oplus \text{ unless otherwise specified.})$ | | +25°C | | 0 to +70°C | | | -40 to +110°C | | | | | |--------------------------------------------------|------------|-------|------------|-------|-------|---------------|-------|-------|------------|---------| | ANALOG INPUT | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Input Voltage Range ② | _ | ±5 | | _ | ±5 | _ | _ | ±5 | _ | Volts | | Input Resistance | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | Ω | | Input Capacitance | _ | 7 | 15 | _ | 7 | 15 | _ | 7 | 15 | pF | | DIGITAL INPUT | | 1 | 10 | | , | 10 | | , | 10 | ρı | | | | | | | | | | | | | | Logic Levels Logic "1" | +2.0 | _ | | +2.0 | | _ | +2.0 | _ | _ | Volts | | Logic "0" | +2.0 | _ | +0.8 | +2.0 | _ | +0.8 | +2.0 | _ | +0.8 | Volts | | Logic 0 Logic Loading "1" | _ | | +0.6 | | | | _ | | | | | | _ | _ | +20<br>-20 | | | +20<br>-20 | _ | | +20<br>-20 | μΑ | | Logic Loading "0" | l | 500 | | | | | | | | μA | | Start Convert Positive Pulse Width ③ | 20 | 500 | | 20 | 500 | _ | 20 | 500 | _ | ns | | STATIC PERFORMANCE | ı | | 1 | | | | | 1 | | | | Resolution | _ | 18 | _ | _ | 18 | _ | _ | 18 | _ | Bits | | Integral Nonlinearity (fin = 10kHz) | _ | ±10 | | _ | ±10 | | _ | ±15 | _ | LSB | | Differential Nonlinearity (fin = 10kHz) | -0.95 | ±0.5 | +1 | -0.95 | ±0.5 | +1 | -0.95 | ±0.50 | +1.25 | LSB | | Full Scale Absolute Accuracy | _ | ±0.1 | ±0.25 | - | ±0.25 | ±0.4 | _ | ±0.4 | ±0.8 | %FSF | | Bipolar Zero Error (Tech Note 2) | _ | ±0.1 | ±0.15 | _ | ±0.15 | ±0.25 | _ | ±0.25 | ±0.5 | %FSF | | Bipolar Offset Error (Tech Note 2) | _ | ±0.1 | ±0.2 | _ | ±0.2 | ±0.3 | _ | ±0.3 | ±0.6 | %FSR | | Gain Error (Tech Note 2) | _ | ±0.1 | ±0.25 | - | ±0.25 | ±0.4 | _ | ±0.4 | ±0.9 | % | | No Missing Codes (fin = 10kHz) | 18 | _ | _ | 18 | _ | _ | 18 | _ | _ | Bits | | DYNAMIC PERFORMANCE (500kH: | z Sampling | Rate) | | | | | | | | | | Peak Harmonics (-0.5dB) | | | | | | | | | | | | dc to 1kHz | _ | -95 | -93 | _ | -95 | -93 | _ | -82 | _ | dB | | Total Harmonic Distortion (-0.5dB) | | | | | | | | | | | | dc to 100kHz | _ | -85 | -80 | _ | -85 | -80 | _ | -81 | _ | dB | | Signal-to-Noise Ratio | | | | | | | | | | | | (w/o distortion, -0.5dB) | | | | | | | | | | | | dc to 100kHz | 91 | 93 | _ | 91 | 93 | _ | _ | 92 | _ | dB | | Signal-to-Noise Ratio ④ | • | | | | | | | "- | | "" | | (& distortion, -0.5dB) | | | | | | | | | | | | dc to 100kHz | 76 | 84 | _ | 76 | 84 | _ | _ | 80 | _ | dB | | DC Noise | | 76 | _ | 10 | 76 | _ | _ | 76 | _ | μVrms | | Two-Tone Intermodulation | _ | / 0 | _ | _ | '0 | _ | _ | / / / | | μνιιιιο | | Distortion (fin = 100kHz, | | | | | | | | | | | | | _ | -85 | _ | _ | -85 | _ | _ | -81 | _ | dB | | 240kHz, fs = 500kHz, -0.5dB) | _ | -65 | - | - | -65 | _ | _ | -01 | _ | l ub | | Input Bandwidth (–3dB) | | TDD | | | TDD | | | TDD | | NALL- | | Small Signal (–20dB input) | _ | TBD | _ | - | TBD | _ | _ | TBD | _ | MHz | | Large Signal (–0.5dB input) | _ | TBD | - | - | TBD | _ | _ | TBD | _ | MHz | | Feedthrough Rejection (fin = 500kHz) | _ | 84 | _ | - | 84 | _ | _ | 84 | _ | dB | | Slew Rate | _ | TBD | _ | - | TBD | _ | _ | TBD | _ | V/µs | | Aperture Delay Time | _ | +20 | _ | - | +20 | _ | _ | +20 | _ | ns | | Aperture Uncertainty | _ | 5 | _ | - | 5 | _ | _ | 5 | _ | ps rms | | S/H Acquisition Time | | | | | | | | | | | | ( to ±0.003%FSR, 10V step) | _ | 260 | - | - | 260 | - | - | 260 | - | ns | | | 1 | 500 | _ | _ | 500 | l — | _ | 500 | _ | ns | | Overvoltage Recovery Time ® A/D Conversion Rate | _ | 500 | _ | 1 | ] 300 | | 1 | 000 | | 115 | | | | +25°C | | ( | 0 to +70°C | | -4 | 40 to +110° | C. | | |------------------------|-------|-------|-------|--------|---------------|------------|-------|-------------|-------|---------| | ANALOG OUTPUT | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Internal Reference | | | | | | | | | | | | Voltage | +4.95 | +5.0 | +5.05 | +4.95 | +5.0 | +5.05 | +4.95 | +5.0 | +5.05 | Volts | | Drift | _ | ±30 | _ | _ | ±30 | _ | _ | ±30 | _ | ppm/°C | | External Current | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | mA | | DIGITAL OUTPUTS | | | | | | | | | | | | Logic Levels | | | | | | | | | | | | Logic "1" | +2.4 | _ | _ | +2.4 | _ | _ | +2.4 | _ | _ | Volts | | Logic "0" | _ | _ | +0.4 | _ | _ | +0.4 | _ | _ | +0.4 | Volts | | Logic Loading "1" | _ | _ | -4 | _ | _ | -4 | _ | _ | -4 | mA | | Logic Loading "0" | _ | _ | +4 | _ | _ | +4 | – | _ | +4 | mA | | Output Coding | | | | Comple | ementary Offs | set Binary | | | | | | POWER REQUIREMENTS | | | | | | | | | | | | Power Supply Ranges | | | | | | | | | | | | +15V Supply | +14.5 | +15.0 | +15.5 | +14.5 | +15.0 | +15.5 | +14.5 | +15.0 | +15.5 | Volts | | -15V Supply | -14.5 | -15.0 | -15.5 | -14.5 | -15.0 | -15.5 | -14.5 | -15.0 | -15.5 | Volts | | +5V Supply | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | Volts | | –5V Supply | -4.75 | -5.0 | -5.25 | -4.75 | -5.0 | -5.25 | -4.75 | -5.0 | -5.25 | Volts | | Power Supply Currents | | | | | | | | | | | | +15V Supply | _ | +29 | _ | _ | +29 | _ | _ | +29 | _ | mA | | –15V Supply | _ | -15 | _ | _ | -15 | _ | _ | -15 | _ | mA | | +5V Supply | _ | +104 | _ | _ | +104 | _ | _ | +104 | _ | mA | | –5V Supply | - | -54 | _ | _ | -54 | _ | _ | -54 | _ | mA | | Power Dissipation | _ | 1.45 | 1.65 | _ | 1.45 | 1.65 | _ | 1.45 | 1.65 | Watts | | Power Supply Rejection | - | _ | ±0.05 | _ | _ | ±0.05 | _ | - | ±0.05 | %FSR/%V | #### Footnotes: - ① All power supplies must be on before applying a start convert pulse. All supplies and the clock (START CONVERT) must be present during warmup periods. The device must be continuously converting during this time. - ② Contact DATEL for other input voltage ranges - ③ A 1MHz clock with a 500nsec positive pulse width (50% duty cycle) is used for all production testing. Any duty cycle may be used as long as a minimum positive pulse width of 20nsec is maintained. For applications requiring lower sampling rates, clock frequencies lower than 1MHz may be used. - ④ Effective bits is equal to: (SNR + Distortion) − 1.76 + 20 log Full Scale Amplitude Actual Input Amplitude - ⑤ This is the time required before the A/D output data is valid once the analog input is back within the specified range. ## **TECHNICAL NOTES** Obtaining fully specified performance from the ADS-953 requires careful attention to pc-card layout and power supply decoupling. The device's analog and digital ground systems are not connected to each other internally. For optimal performance, tie all ground pins (3, 12 and 13) directly to a large *analog* ground plane beneath the package. Bypass all power supplies and the +5V REFERENCE OUTPUT (pin 5) to ground with $10\mu F$ tantalum capacitors in parallel with $0.1\mu F$ ceramic capacitors. Locate the bypass capacitors as close to the unit as possible. Tie a $47\mu F$ capacitor between COMPENSATION (pin 7) and ground. - 2. The ADS-953 achieves its specified accuracies without the need for external calibration. If required, the device's small initial errors can be reduced to zero using the adjustment circuitry shown in Figure 2. When using this circuitry, or any similar offset and gain calibration hardware, make adjustments following warmup. To avoid interaction, always adjust offset before gain. Float pin 6 if not using gain adjust circuits. - Applying a start convert pulse while a conversion is in progress (EOC = logic "1") will initiate a new and probably inaccurate conversion cycle. Data for the interrupted and subsequent conversions will be invalid. #### THERMAL REQUIREMENTS All DATEL sampling A/D converters are fully characterized and specified over operating temperature (case) ranges of 0 to $+70^{\circ}$ C and -40 to $+110^{\circ}$ C. All room-temperature (TA = $+25^{\circ}$ C) production testing is performed without the use of heat sinks or forced-air cooling. Thermal impedance figures for each device are listed in their respective specification tables. These devices do not normally require heat sinks, however, standard precautionary design and layout procedures should be used to ensure devices do not overheat. The ground and power planes beneath the package, as well as all pcb signal runs to and from the device, should be as heavy as possible to help conduct heat away from the package. Electrically-insulating, thermally-conductive "pads" may be installed underneath the package. Devices should be soldered to boards rather than "socketed", and of course, minimal air flow over the surface can greatly help reduce the package temperature. #### **CALIBRATION PROCEDURE** Connect the converter per Table 1 for the appropriate input voltage range. Any offset/gain calibration procedures should not be implemented until the device is fully warmed up. To avoid interaction, adjust offset before gain. The ranges of adjustment for the circuits in Figure 2 are guaranteed to compensate for the ADS-953's initial accuracy errors and may not be able to compensate for additional system errors. A/D converters are calibrated by positioning their digital outputs exactly on the transition point between two adjacent digital output codes. This is accomplished by connecting LED's to the digital outputs and performing adjustments until certain LED's "flicker" equally between on and off. Other approaches employ digital comparators or microcontrollers to detect when the outputs change from one code to the next. For the ADS-953, offset adjusting is normally accomplished when the analog input is 0 minus ½LSB (–19 $\mu$ V). See Table 2 for the proper bipolar output coding. Gain adjusting is accomplished when the analog input is at nominal full scale minus 1½LSB's (-4.999943V). #### **Zero/Offset Adjust Procedure** - Apply a train of pulses to the START CONVERT input (pin 16) so that the converter is continuously converting. - For bipolar zero/offset adjust, apply –19μV to the ANALOG INPUT (pin 4). - Adjust the offset potentiometer until the output code flickers equally between 01 1111 1111 1111 1111 and 10 0000 0000 0000 0000. ## **Gain Adjust Procedure** - 1. Apply -4.999943V to the ANALOG INPUT (pin 4). - 2. Adjust the gain potentiometer until all output bits are 1's and the LSB flickers between 1 and 0. - 3. To confirm proper operation of the device, vary the applied input voltage to obtain the output coding listed in Table 2. **Table 1. Input Connections** | INPUT VOLTAGE | ZERO ADJUST | GAIN ADJUST | | | |---------------|-------------|---------------|--|--| | RANGE | (-½ LSB) | (-FS +1½ LSB) | | | | ±5V | –19µV | | | | Table 2. Output Coding | COMPLEMENTARY<br>OFFSET BINARY | | | | | | | |--------------------------------|-------------|------------------------|--|--|--|--| | BIPLOAR | INPUT | OUTPUT CODING | | | | | | SCALE | VOLTAGE ±5V | MSB LSB | | | | | | +FS -1 LSB | +4.999962 | 00 0000 0000 0000 0000 | | | | | | +3/4 FS | +3.750000 | 00 0111 1111 1111 1111 | | | | | | +1/2 FS | +2.500000 | 00 1111 1111 1111 1111 | | | | | | 0 | +0.000000 | 01 1111 1111 1111 1111 | | | | | | -1/2 FS | -2.500000 | 10 1111 1111 1111 1111 | | | | | | -3/4 FS | -3.750000 | 11 0111 1111 1111 1111 | | | | | | -FS +1 LSB | -4.999962 | 11 1111 1111 1111 1110 | | | | | | -FS | -5.000000 | 11 1111 1111 1111 1111 | | | | | Figure 2. Typical ADS-953 Connection Diagram Figure 3. ADS-953 Timing Diagram ## **MECHANICAL DIMENSIONS** INCHES (mm) ## **ORDERING INFORMATION** | MODEL NUMBER | OPERATING<br>TEMP. RANGE | 32-PIN<br>PACKAGE | ACCESSORIES | |--------------|--------------------------|-------------------|-----------------------------------------------| | ADS-953MC | 0 to +70°C | TDIP | ADS-B951 * Evaluation Board (without ADS-951) | | ADS-953ME | -40 to +110°C | TDIP | | Receptacles for PC board mounting can be ordered through AMP, Inc., Part # 3-331272-8 (Component Lead Socket), 32 required. For availability of MIL-STD-883 product, contact DATEL. \* NOTE The ADS-951 evalution board is used for the AD-953, as the ADS-951 and ADS-953, share a common pinout DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356 Internet: www.datel.com E-mail: sales@datel.com **ISO 9001 REGISTERED** DS-0541 3/05 **DATEL (UK) LTD.** Tadley, England Tel: (01256)-880444 Internet: www.datel-europe.com E-mail: datel.ltd@datel.com **DATEL S.A.R.L.** Montigny Le Bretonneux, France Tel: 01-34-60-01-01 Internet: www.datel-europe.com E-mail: datel.sarl@datel.com DATEL GmbH München, Germany Tel: 89-544334-0 Internet: www.datel-europe.com E-mail: datel.gmbh@datel.com DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-6354-2025 Internet: www.datel-co.jp E-mail: salestko@datel.co.jp, salesosa@datel.co.jp DATEL China Shanghai, China Tel: 011-86-51317131 E-mail: davidx@datel.com