Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### GENERAL DESCRIPTION The ICS85314I-11 is a low skew, high performance 1-to-5 Differential-to-2.5V/3.3V LVPECL fanout buffer and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The ICS85314I-11 has two selectable dif- ferential clock inputs. The CLK0, nCLK0 and CLK1, nCLK1 pairs can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Guaranteed output and part-to-part skew characteristics make the ICS85314I-11 ideal for those applications demanding well defined performance and repeatability. #### **F**EATURES - 5 differential 2.5V/3.3V LVPECL outputs - · Selectable differential CLKx, nCLKx inputs - CLK0, nCLK0 and CLK1, nCLK1 pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL - Maximum output frequency: 700MHz - Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input - Output skew: 30ps (maximum) - Part-to-part skew: 350ps (maximum) - Propagation delay: 1.8ns (maximum) - RMS phase jitter @ 155.52MHz (12kHz 20MHz): 0.05ps (typical) - LVPECL mode operating voltage supply range: $V_{CC} = 2.375V$ to 3.8V, $V_{FF} = 0V$ - -40°C to 85°C ambient operating temperature - Lead-Free package fully RoHS compliant #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT #### ICS85314I-11 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm Package Body **G Package** Top View #### ICS85314I-11 20-Lead SOIC 7.5mm x 12.8mm x 2.3mm Package Body **M Package** Top View Low Skew, 1-to-5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | pe | Description | |--------|-----------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVPECL interface levels. | | 3, 4 | Q1, nQ1 | Output | | Differential output pair. LVPECL interface levels. | | 5, 6 | Q2, nQ2 | Output | | Differential output pair. LVPECL interface levels. | | 7, 8 | Q3, nQ3 | Output | | Differential output pair. LVPECL interface levels. | | 9, 10 | Q4, nQ4 | Output | | Differential output pair. LVPECL interface levels. | | 11 | V <sub>EE</sub> | Power | | Negative supply pin. | | 12 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1 inputs. When LOW, selects CLK0, nCLK0 inputs. LVTTL / LVCMOS interface levels. | | 13 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 14 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 15 | RESERVED | | | Do not connect. | | 16 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 17 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 18, 20 | V <sub>cc</sub> | Power | | Positive supply pins. | | 19 | nCLK_EN | Input | Pulldown | Synchronizing clock enable. When LOW, clock outputs follow clock input. When HIGH, Q outputs are forced low, nQ outputs are forced high. LVTTL / LVCMOS interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | #### TABLE 3A. CONTROL INPUT FUNCTION TABLE | | Inputs | | | Outputs | | | |---------|---------|-----------------|---------------|----------------|--|--| | nCLK_EN | CLK_SEL | Selected Source | Q0:Q4 | nQ0:nQ4 | | | | 0 | 0 | CLK0, nCLK0 | Enabled | Enabled | | | | 0 | 1 | CLK1, nCLK1 | Enabled | Enabled | | | | 1 | 0 | CLK0, nCLK0 | Disabled; LOW | Disabled; HIGH | | | | 1 | 1 | CLK1, nCLK1 | Disabled; LOW | Disabled; HIGH | | | After nCLK\_EN switches, the clock outputs are disabled or enabled following a falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK0, nCLK0 and CLK1, nCLK1 inputs as described in Table 3B. TABLE 3B. CLOCK INPUT FUNCTION TABLE | In | puts | Outputs | | Innut to Output Made | Delevity | |--------------|----------------|---------|---------|------------------------------|---------------| | CLK0 or CLK1 | nCLK0 or nCLK1 | Q0:Q4 | nQ0:nQ4 | Input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{CC}$ + 0.5 V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , TA = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Power Supply Voltage | | 2.375 | 3.3 | 3.8 | V | | I <sub>EE</sub> | Power Supply Current | | | | 80 | mA | **Table 4B. LVCMOS / LVTTL DC Characteristics,** $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|------------------|------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | nCLK_EN, CLK_SEL | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | nCLK_EN, CLK_SEL | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | CLK_SEL, nCLK_EN | $V_{IN} = V_{CC} = 3.8V$ | | | 150 | μΑ | | I | Input Low Current | CLK_SEL, nCLK_EN | $V_{CC} = 3.8V, V_{IN} = 0V$ | -5 | | | μΑ | **Table 4C. Differential DC Characteristics,** $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|--------------|------------------------------|---------|---------|------------------------|-------| | | Input High Current | nCLK0, nCLK1 | $V_{CC} = V_{IN} = 3.8V$ | | | 150 | μΑ | | ¹IH | Imput High Current | CLK0, CLK1 | $V_{CC} = V_{IN} = 3.8V$ | | | 150 | μA | | 1 | Input Low Current | nCLK0, nCLK1 | $V_{CC} = 3.8V, V_{IN} = 0V$ | -150 | | | μΑ | | ¹ <sub>IL</sub> | Imput Low Current | CLK0, CLK1 | $V_{CC} = 3.8V, V_{IN} = 0V$ | -5 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpo<br>NOTE 1, 2 | ut Voltage; | | 0.5 | | V <sub>CC</sub> - 0.85 | V | NOTE 1: For single ended applications the maximum input voltage for CLKx, nCLKx is $V_{\rm cc}$ + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm in}$ . Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER Table 4D. LVPECL DC Characteristics, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 1.0 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>CC</sub> - 2V. Table 5. AC Characteristics, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|----------------------------------------|---------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 700 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High; NOTE 1 | <i>f</i> ≤ 700MHz | 1.0 | 1.4 | 1.8 | ns | | tsk(o) | Output Skew; NOTE 2, 5 | | | | 30 | ps | | tjit (Ø) | RMS Phase Jitter (Random);<br>NOTE 4 | Integration Range:<br>(12kHz - 20MHz) | | 0.05 | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 5 | | | | 350 | ps | | t <sub>s</sub> | Setup Time | nCLK_EN to CLK | 50 | | | ps | | t <sub>H</sub> | Hold Time | nCLK_EN to CLK | 50 | | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | | 700 | ps | | odc | Output Duty Cycle | <i>f</i> ≤ 700MHz | 45 | | 55 | ps | All parameters measured at f<sub>MAX</sub> unless noted otherwise. The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: Please refer to Phase Noise Plot. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. #### Typical Phase Noise at 155.52MHz # Low Skew, 1-to-5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER ## PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** #### PROPAGATION DELAY #### **OUTPUT RISE/FALL TIME** #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{CC}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V $_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 3A and 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{\rm CC}$ - 2V. For $V_{\rm CC}$ = 2.5V, the $V_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*. FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 5A to 5D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 5A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 5A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 5B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS85314I-11. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS85314I-11 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.8V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.8V \* 80mA = 304mW - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 30.2mW = 151mW Total Power <sub>MAX</sub> (3.465V, with all outputs switching) = 304mW + 151mW = 455mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{\text{TM}}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A =$ Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.455\text{W} * 66.6^{\circ}\text{C/W} = 115^{\circ}\text{C}$ . This is well below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6A. Thermal Resistance $\theta_{\text{JA}}$ for 20-pin TSSOP, Forced Convection | θ <sub>JA</sub> by Velocity (Linear Feet per Minute) | | | | | | | |------------------------------------------------------|----------------------|--------------------|-----------------------|--|--|--| | | 0 | 200 | 500 | | | | | Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | | | | | NOTE: Most modern PCB designs use multi-layered bo | ards. The data in th | e second row perta | ains to most designs. | | | | #### Table 6B. Thermal Resistance $\theta_{i,a}$ for 20-pin SOIC, Forced Convection | θ <sub>JA</sub> by Velocity (Linear Feet per Minute) | | | | | | |--------------------------------------------------------------------------------------------------------------|----------|----------|----------|--|--| | | 0 | 200 | 500 | | | | Single-Layer PCB, JEDEC Standard Test Boards | 83.2°C/W | 65.7°C/W | 57.5°C/W | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 46.2°C/W | 39.7°C/W | 36.8°C/W | | | | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. | | | | | | Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### 3. Calculations and Equations. LVPECL output driver circuit and termination are shown in Figure 6. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{cc}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.0V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.0V$$ For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW Low Skew, 1-TO-5 ## DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER #### RELIABILITY INFORMATION #### Table 7A. $\theta_{\text{JA}}$ vs. Air Flow Table for 20 Lead TSSOP ## $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### Table 7B. $\theta_{\text{JA}}$ vs. Air Flow Table for 20 Lead SOIC ## $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 83.2°C/W 65.7°C/W 57.5°C/W Multi-Layer PCB, JEDEC Standard Test Boards 46.2°C/W 39.7°C/W 36.8°C/W **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS85314I-11 is: 674 Compatible to part number MC100LVEP14 #### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 8A. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 2 | 0 | | Α | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 6.40 | 6.60 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 #### PACKAGE OUTLINE - M SUFFIX FOR 20 LEAD TSSOP TABLE 8B. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | |---------|-------------|---------|--| | STWIBOL | Minimum | Maximum | | | N | 20 | | | | Α | | 2.65 | | | A1 | 0.10 | | | | A2 | 2.05 | 2.55 | | | В | 0.33 | 0.51 | | | С | 0.18 | 0.32 | | | D | 12.60 | 13.00 | | | E | 7.40 | 7.60 | | | е | 1.27 BASIC | | | | Н | 10.00 | 10.65 | | | h | 0.25 | 0.75 | | | L | 0.40 | 1.27 | | | α | 0° | 8° | | Reference Document: JEDEC Publication 95, MS-013, MO-119 Low Skew, 1-to-5 Differential-to-2.5V/3.3V LVPECL Fanout Buffer #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------------|---------------------------|--------------------|---------------| | ICS85314AGI-11 | ICS85314AI11 | 20 lead TSSOP | tube | -40°C to 85°C | | ICS85314AGI-11T | ICS85314AI11 | 20 lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS85314AGI-11LF | ICS5314AI11L | 20 lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS85314AGI-11LFT | ICS5314AI11L | 20 lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS85314AMI-11 | ICS85314AI-11 | 20 lead SOIC | tube | -40°C to 85°C | | ICS85314AMI-11T | ICS85314AI-11 | 20 lead SOIC | 1000 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # Integrated Circuit Systems, Inc. ## ICS85314I-11 ## Low Skew, 1-to-5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL FANOUT BUFFER | REVISION HISTORY SHEET | | | | | | |------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | | | | | T1 | 2 | Pin Description Table - Pin 14 & 17, nCLKx, deleted partial description and added <i>Pullup</i> in <i>Type column</i> . | | | | А | T2 | 2 | Pin Characteristics Table - C <sub>IN</sub> changed 4pF max. to 4pF typical. | 6/11/03 | | | | | 4 | AMR - corrected Output rating. | | | | | | 7 | Added Wiring the Differential Input to Accept Single Ended Levels section. | | | | | | 8 | Added Differential Clock Input Interface section. | | | | | | 1 | Added Phase Noise bullet in Features section. | | | | | T5 | 5 | AC Characteristics Table - added RMS Phase Jitter. | | | | В | | 6 | Added Phase Jitter Plot. | 8/11/04 | | | | | 8 | Updated Termination for 3.3V LVPECL Output diagrams. | | | | | | 9 | Added Termination for 2.5V LVPECL Output section. | | | | В | | 1 | Features section - added Lead-Free bullet. | | | | | T1 | 2 | Pin Description Table - corrected CLK_SEL description. | 3/22/05 | | | | Т9 | 16 | Ordering Information Table - added "Lead-Free" part number for TSSOP | | | | | | | package. | | | | С | | 1 | Features section - changed Part-to-Part Skew from 250ps max. to 350ps max. | | | | | T5 | 5 | AC Characteristics table - changed Part-to-Part Skew from 250ps max. to | 5/24/05 | | | | | | 350ps max. | | |