

May 13 1998 (ver.2)

# ML7019

**Preliminary** 

## SINGLE RAIL DUAL CHANNEL CODEC

# \* General Description

The ML7019 is a two-channel single-rail CODEC CMOS IC for voice signals ranging from 300 to 3400Hz. This device contains two-channel analog-to-digital (A/D) and digital-to-analog (D/A) converters on a single chip. The ML7019 is designed especially for a single power supply and low power applications and achieves a reduced footprint.

The ML7019 is best suited for line card applications with easy interface to subscriber line interface circuits (SLICs). The SLIC interface latches are embedded onto this CODEC, thus eliminating the need for external components and optimizing board space.

## \* Features

- Single 5-V power supply Operation
- Low power consumption

| - operating mode:                    | typical: 35mW   | max.: 74mW  |
|--------------------------------------|-----------------|-------------|
| - power save mode:                   | typical: 7.0mW  | max.: 16mW  |
| <ul> <li>power down mode:</li> </ul> | typical: 0.05mW | max.: 0.3mW |

- ITU-T Companding law
   μ-law / A-law pin selectable
- Built-in phase-locked loop(PLL) eliminates master clock
- Built-in dual 3-bit latches with CMOS drive capability
- Serial PCM interface
- Transmission clocks:
  - 256 / 384 / 512 / 768 / 1024 / 1536 / 1544 / 2048 / 4096Kbps
- Adjustable Transmit gain
- Built-in reference voltage supply
- Analog output can directly drive a 600Ω line transformer
- Latched content echo-back function
- Packaging:24SOP

# **\*** FUNCTIONAL BLOCK DIAGRAM



## **\* PIN ASSIGNMENT**



### **\* PIN DESCRIPTION**

### AIN1, AIN2, GSX1, GSX2

AIN1 and AIN2 are the transmit analog inputs for channels 1 and 2.

GSX1 and GSX2 are the transmit level adjustments for channels 1 and 2.

AIN1 and AIN2 are inverting inputs for the op-amp; GSX1 and GSX2 are connected to the output of the op-amp and are used to adjust the level, as shown below.

When not using AIN1 and AIN2, connect AIN1 to GSX1 and AIN2 to GSX2. During power saving and power down mode, the GSX1 and GSX2 outputs are at AG voltage.



### AOUT1, AOUT2

AOUT1 is the receive analog output for channel1 and AOUT2 is used for channel2.

The output signal has an amplitude of 3.4Vpp above and below the signal ground voltage(SG). When the digital signal of +3dBm0 is input to DIN, it can drive a load of 600  $\Omega$  or more.

During power saving or power down mode, these outputs are at the voltage level of SG with a high impedance.

### VDD

Power supply for +5V.

A power supply for an analog circuit of the system which the device is applied should be used a bypass capacitor of  $0.1\mu$ F with excellent high frequency characteristics and a capacitor of  $10\mu$ F to  $20\mu$ F should be connected between this pin and the AG pin if needed.

### AG

Analog signal ground.

### DG

Ground for the digital signal circuits.

This ground is separate from the analog signal ground. The DG pin must be connected to the AG pin on the printed circuit board to make a common analog ground.

### SGC

Used to generate the signal ground voltage level by connecting a bypass capacitor. Connect a  $0.1\mu$ F capacitor with excellent high frequency characteristics between the AG pin and the SGC pin.

### BCLK

Shift clock signal input for the DIN signals.

The frequency, equal to the data rate, is 256, 384, 512, 768, 1024, 1536, 1544, 2048, 4096KHz.Setting this signal to logic "1" or "0" drives both transmit and receive circuits to the power saving state.

### RSYNC

Receive synchronizing signal input.

Signals in the receive section are synchronized by this synchronizing signal. This signal must be synchronized in phase with the BCLK (generated from the same clock source as BCLK). The frequency should be 8KHz  $\pm$  50ppm to guarantee the AC characteristics which are mainly the frequency characteristic of the receive section.

However, if the frequency characteristic of the system used is not strictly specified, this device can operate in the range of 6KHz to 9KHz, but the electrical characteristics in this specifications are not guaranteed.

### XSYNC

Transmit synchronizing signal input.

The PCM output signal from the DOUT pin is output in synchronization with this transmit synchronizing signal. This synchronizing signal triggers the PLL and synchronizes all timing signals of the transmit section. This synchronizing signal must be synchronized in phase with the BCLK. The frequency should be 8KHz  $\pm$  50ppm to guarantee the AC characteristics which are mainly the frequency characteristic of the transmit section.

However, if the frequency characteristic of the system used is not strictly specified, this device can operate in the range of 6KHz to 9KHz, but the electrical characteristics in this specifications are not guaranteed.

Setting this signal to logic "1" or "0" drives both CH1 and CH2 circuits to power saving state.

### DIN

DIN is a data input pin.

Signals which consist of a total 28 bits configured by the voice band PCM signal(16 bits for 2CH), the general-purpose latch signal(6 bits for both channel), the power down control signal for each channel(2 bits) and empty bit(4 bits),

The signal is shifted at a falling edge of the BCLK signal and latched into the internal register when shifted by 28 bits.

The voice band signal is converted to an analog signal in synchronization with the RSYNC signal and BCLK. The analog signal of channel 1 is output from AOUT1 pin and the analog signal of channel 2 is output from AOUT2 pin.

The general purpose latch signal(C3A,C2A,C1A,C3B,C2B,C1B) are output from six latch output pins.

When the PD1 bit of DIN is at logic "0" level, CH1 block is in a power down state. When the PD2 bit of DIN is at logic "0" level, CH2 block is in a power down state.

### DOUT

DOUT is a data output pin.

Signal which consist of a total 28 bits configured by the voice band PCM signal(16 bits for 2CH), the echo bit(6 bits for latch signal and 2 bits for power down state indication), and empty bit(4 bits),

The output signal is output from CH1's MSD bit in a sequential order, synchronizing with the rising edge of the BCLK signal.

The first bit of DOUT may be output at the rising edge of the XSYNC signal, based on the timing between BCLK and XSYNC.

This pin is in a high impedance state during power saving state or power down state.

A pull-up resistor must be connected to this pin because it is an open drain output.

This device is compatible with ITU-T recommendation on coding law and output coding format.

| INPUT / OUTPUT | PCMIN / PCMOUT         |                  |  |  |  |
|----------------|------------------------|------------------|--|--|--|
| Level          | ALOW = 0 ( $\mu$ -law) | ALOW = 1 (A-law) |  |  |  |
|                | MSD                    | MSD              |  |  |  |
| + Full scale   | 10000000               | 10101010         |  |  |  |
| + 0            | 11111111               | 1 1 0 1 0 1 0 1  |  |  |  |
| - 0            | 01111111               | 01010101         |  |  |  |
| - Full scale   | 00000000               | 00101010         |  |  |  |

### PDN

Power down control signal.

When PDN is at logic "0" level, both CH1 and CH2 circuits are in a power down state. Also the all internal latches are in initial state(logic "0" level).

### ALAW

Control signal input of the companding law selection.

The CODEC will operate in the  $\mu$ -law when this pin is at a logic "0" level and the CODEC will operate in the A-law when this pin is at a logic "1" level. The CODEC operates in the  $\mu$ -law if the pin is left open, as this pin is internally pulled down.

### C1A, C2A, C3A, C1B, C2B, C3B

General-purpose Latched output signal.

C1A, C2A, C3A, C1B, C2B, C3B bits of DIN are latched at internal timing.

These outputs can drive a LSTTL/CMOS device without external resistor.

-

# **\* ABSOLUTE MAXIMUM RATING**

| Parameter             | Symbol           | Conditions   | Ratings                      | Unit |
|-----------------------|------------------|--------------|------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | -            | - 0.3 ~ 7.0                  |      |
| Analog Input Voltage  | V <sub>AIN</sub> | AG=0V, DG=0V | - 0.3 ~ $V_{DD}$ +0.3        | V    |
| Digital Input Voltage | V <sub>DIN</sub> | AG=0V, DG=0V | - 0.3 ~ V <sub>DD</sub> +0.3 |      |
| Operating Temperature | T <sub>OP</sub>  | -            | - 40 ~ 85                    |      |
| Storage Temperature   | T <sub>STG</sub> | -            | - 55 ~ 150                   | °C   |

# **\* RECOMMENDED OPERATING CONDITIONS**

| Parameter                           | Symbol                   | Conditions                        | Min.                       | Тур.        | Max.                       | Unit            |
|-------------------------------------|--------------------------|-----------------------------------|----------------------------|-------------|----------------------------|-----------------|
| Power Supply Voltage                | V <sub>DD</sub>          | Voltage must be fixed             | 4.75                       | 5.0         | 5.25                       | V               |
| Analog Input Voltage                | V <sub>AIN</sub>         | Gain = 1                          | -                          | -           | 3.4                        | V <sub>PP</sub> |
| Digital Input High Voltage          | V <sub>IH</sub>          | XSYNC, RSYNC,                     | 2.2                        | -           | V <sub>DD</sub>            | V               |
| Digital Input Low Voltage           | V <sub>IL</sub>          | BCLK, DIN, PDN                    | 0                          | -           | 0.8                        | V               |
| Clock Frequency                     | F <sub>CLK</sub>         | BCLK                              | 256<br>768                 | 384<br>1024 | 512<br>1536                | KHz             |
|                                     |                          |                                   | 1544                       | 2048        | 4096                       |                 |
| Sync Pulse Frequency                | <b>F</b> <sub>SYNC</sub> | XSYNC, RSYNC                      | -                          | 8           | -                          | KHz             |
| Clock Duty Ratio                    | D <sub>CLK</sub>         | BCLK                              | 40                         | 50          | 60                         | %               |
| Digital Input Rise Time             | T <sub>IR</sub>          | XSYNC, RSYNC,                     | -                          | -           | 50                         | ns              |
| Digital Input Fall Time             | T <sub>IF</sub>          | BCLK, DIN, PDN                    | -                          | -           | 50                         | ns              |
| Transmit Sync Pulse                 | T <sub>XS</sub>          | BCLK to XSYNC                     | 50                         | -           | -                          | ns              |
| Setting Time                        | T <sub>SX</sub>          | XSYNC to BCLK                     | 50                         | -           | -                          | ns              |
| Receive Sync Pulse                  | T <sub>RS</sub>          | BCLK to RSYNC                     | 50                         | -           | -                          | ns              |
| Setting Time                        | T <sub>SR</sub>          | RSYNC to BCLK                     | 50                         | -           | -                          | ns              |
| Sync Pulse Width                    | T <sub>WS</sub>          | XSYNC, RSYNC                      | 1 BCLK                     | -           | 100                        | μs              |
| DIN set-up Time                     | T <sub>DS</sub>          | DIN                               | 50                         | -           | -                          | ns              |
| DIN Hold Time                       | T <sub>DH</sub>          | DIN                               | 50                         | -           | -                          | ns              |
|                                     | R <sub>DL</sub>          | Pull-up register, DOUT            | 0.5                        | -           | -                          | KΩ              |
| Digital Output Load                 |                          | DOUT                              | -                          | -           | 50                         | pF              |
|                                     | C <sub>DL</sub>          | C1A, C2A, C3A,<br>C1B, C2B, C3B   | -                          | -           | 50                         | pF              |
| Analog Input Allowable<br>DC offset | V <sub>OFF</sub>         | Transmit gain stage,<br>Gain = 1  | V <sub>DD</sub> /2<br>-100 | -           | V <sub>DD</sub> /2<br>+100 | mV              |
| DC offset                           |                          | Transmit gain stage,<br>Gain = 10 | V <sub>DD</sub> /2<br>-10  | -           | V <sub>DD</sub> /2<br>+10  | mV              |
| Allowable Jitter Width              |                          | XSYNC, RSYNC                      | -                          | -           | 500                        | ns              |

# **\* ELECTRICAL CHARACTERISTICS**

# **DC and Digital Interface Characteristics** V<sub>DD</sub>=5V±

 $V_{\text{DD}}{=}5V{\pm}5\%,~Ta{=}{-}40$   $\sim85^\circ C$ 

| Parameter                           | Symbol           | Conditions                                                   | Min. | Тур. | Max.            | Unit |
|-------------------------------------|------------------|--------------------------------------------------------------|------|------|-----------------|------|
|                                     | I <sub>DD1</sub> | Operating mode, No signal                                    | -    | 7.0  | 14.0            | mA   |
| Power Supply Current                | I <sub>DD2</sub> | Power saving mode, PDN=1,<br>XSYNC or BCLK OFF               | -    | 1.3  | 3.0             | mA   |
|                                     | I <sub>DD3</sub> | Power down mode, PDN=0                                       | -    | 0.01 | 0.05            | mA   |
| Input High Voltage                  | V <sub>IH</sub>  | XSYNC, RSYNC, BCLK, DIN                                      | 2.2  | -    | $V_{\text{DD}}$ | V    |
| Input Low Voltage                   | V <sub>IL</sub>  | PDN, ALAW                                                    | 0    | -    | 0.8             | V    |
| High Level Input leakage<br>current | I <sub>IH</sub>  | XSYNC, RSYNC, BCLK, DIN                                      | -    | -    | 2               | μΑ   |
| Low Level Input leakage current     | I <sub>IL</sub>  | PDN, ALAW                                                    | -    | -    | 0.5             | μΑ   |
|                                     |                  | DOUT R pull-up: 0.5K                                         | 0    | 0.2  | 0.4             | V    |
| Digital Output low<br>voltage       | V <sub>OL</sub>  | C1A, C2A, C3A,<br>C1B, C2B, C3B<br>I <sub>OL</sub> = 0.4mA   | 0    | 0.2  | 0.4             | V    |
| Digital Output High<br>Voltage      | V <sub>OH</sub>  | C1A,C2A,C3A,<br>C1B,C2B,C3B $I_{OH} = 0.4mA$<br>C1A,C2A,C3A, | 2.5  | -    | -               | V    |
| Vonage                              |                  | $C1B,C2B,C3B$ $I_{OH} = 10uA$                                | 4.5  | -    | -               | V    |
| Digital Output leakage<br>current   | I <sub>O</sub>   | DOUT high impedance state                                    | -    | -    | 10              | μΑ   |
| Input capacitance                   | C <sub>IN</sub>  |                                                              | -    | 5    | -               | pF   |

### **Transmit Analog interface Characteristics** $V_{DD}$ =5V±5%, Ta= -40 ~ 85°C

| Parameter               | Symbol            | Condi           | Min.     | Тур.  | Max. | Unit |    |
|-------------------------|-------------------|-----------------|----------|-------|------|------|----|
| Input Resistance        | R <sub>INX</sub>  | AIN1,           | 10       | -     | -    | MΩ   |    |
| Output Load Resistance  | R <sub>LGX</sub>  | GSX1, GSX2      |          | 20    | -    | -    | KΩ |
| Output Load Capacitance | C <sub>LGX</sub>  | With respect to | -        | -     | 30   | pF   |    |
| Output Amplitude        | V <sub>OGX</sub>  |                 |          | - 1.7 | -    | 1.7  | V  |
| Offset Voltage          | V <sub>OSGX</sub> |                 | Gain = 1 | - 20  | -    | 20   | mV |

# **Receive Analog interface Characteristics** $V_{DD}$ =5V±5%, Ta= -40 ~ 85°C

| Parameter               | Symbol            | Conditions            | Min.  | Тур. | Max. | Unit |
|-------------------------|-------------------|-----------------------|-------|------|------|------|
| Output Load Resistance  | R <sub>LAO</sub>  | AOUT1, AOUT2 (each)   | 0.6   | -    | -    | KΩ   |
|                         | 2.10              | With respect to SG    |       |      |      |      |
| Output Load Capacitance | C <sub>LAO</sub>  | AOUT1, AOUT2          | -     | -    | 50   | PF   |
| Output Amplitude        | V <sub>OAO</sub>  | AOUT1, AOUT2,RL=0.6KΩ | - 1.7 | -    | 1.7  | V    |
|                         |                   | With respect to SG    |       |      |      |      |
| Offset Voltage          | V <sub>OSAO</sub> | AIN1, AIN2            | - 100 | -    | 100  | mV   |
|                         |                   | With respect to SG    |       |      |      |      |

# **AC Characteristics**

 $V_{DD}$ =5V±5%, Ta= -40 ~ 85°C

| Parameter            | Symbol  |               | Conditi         | ions          | Min.   | Тур.      | Max. | Unit |
|----------------------|---------|---------------|-----------------|---------------|--------|-----------|------|------|
|                      |         | freq.<br>(Hz) | level<br>(dBmO) |               |        |           |      |      |
| Transmit             | Loss T1 | 60            |                 |               | 20     | 26        | -    |      |
| Frequency Response   | Loss T2 | 300           |                 | GSXn to       | - 0.15 | 0.07      | 0.2  |      |
|                      | Loss T3 | 1020          | 0               | DOUT          | J      | Reference |      | dB   |
|                      | Loss T4 | 2020          |                 | (attenuation) | - 0.15 | - 0.04    | 0.2  |      |
|                      | Loss T5 | 3000          |                 |               | - 0.15 | 0.06      | 0.2  |      |
|                      | Loss T6 | 3400          |                 |               | 0      | 0.4       | 0.8  |      |
| Receive              | Loss R1 | 300           |                 |               | - 0.15 | - 0.03    | 0.2  |      |
| Frequency Response   | Loss R2 | 1020          |                 | DIN to        | J      | Reference |      |      |
|                      | Loss R3 | 2020          |                 | AOUTn         | - 0.15 | - 0.02    | 0.2  | dB   |
|                      | Loss R4 | 3000          |                 | (attenuation) | - 0.15 | 0.15      | 0.2  |      |
|                      | Loss R5 | 3400          |                 |               | 0      | 0.56      | 0.8  |      |
| Transmit             | SDT1    |               | 3               | GSXn to       | 35     | 43        | -    |      |
| Signal to Distortion | SDT2    |               | 0               | DOUT          | 35     | 41        | -    |      |
| Ratio                | SDT3    | 1020          | - 30            | *1            | 35     | 38        | -    | dB   |
|                      | SDT4    |               | - 40            |               | 29     | 31.5      | -    |      |
|                      | SDT5    |               | - 45            |               | 24     | 27        | -    |      |
| Receive              | SDR1    |               | 3               | DIN to        | 36     | 43        | -    |      |
| Signal to Distortion | SDR2    | -             | 0               | AOUTn         | 36     | 41        | -    |      |
| Ratio                | SDR3    | 1020          | - 30            | *1            | 36     | 40        | -    | dB   |
|                      | SDR4    |               | - 40            |               | 30     | 33.5      | -    |      |
|                      | SDR5    |               | - 45            |               | 25     | 30        | -    |      |
| Transmit             | GTT1    |               | 3               | GSXn to       | - 0.3  | 0.01      | 0.3  |      |
| gain Tracking        | GTT2    |               | - 10            | DOUT          | l      | Reference |      |      |
|                      | GTT3    | 1020          | - 40            |               | - 0.3  | 0         | 0.3  | dB   |
|                      | GTT4    |               | - 50            |               | - 0.5  | - 0.03    | 0.5  |      |
|                      | GTT5    |               | - 55            |               | - 1.2  | 0.15      | 1.2  |      |
| Receive              | GTR1    |               | 3               | DIN to        | - 0.3  | - 0.06    | 0.3  |      |
| gain Tracking        | GTR2    |               | - 10            | AOUTn         |        | Reference |      |      |
|                      | GTR3    | 1020          | - 40            |               | - 0.3  | - 0.02    | 0.3  | dB   |
|                      | GTR4    |               | - 50            |               | - 0.5  | - 0.02    | 0.5  |      |
|                      | GTR5    |               | - 55            |               | - 1.2  | - 0.27    | 1.2  |      |

\*1 psophometric filter is used

# AC Characteristics (Continued)

 $V_{DD}$ =5V±5%, Ta= -40 ~ 85°C

| Parameter                                  | Symbol |               | Con                          | ditions                                     | Min.  | Тур.   | Max.  | Unit              |
|--------------------------------------------|--------|---------------|------------------------------|---------------------------------------------|-------|--------|-------|-------------------|
|                                            |        | freq.<br>(Hz) | level<br>(dB <sub>mo</sub> ) |                                             |       |        |       |                   |
|                                            | NIDLET | -             | -                            | AIN=SG *1                                   | -     | - 73.5 | - 70  |                   |
| Idle channel noise                         |        |               |                              | AIN to DOUT *2                              | -     | - 71.5 | - 68  | dB <sub>mOp</sub> |
|                                            | NIDLER | -             | -                            | DIN:0 code *1<br>DIN to AOUT                | -     | - 78   | - 75  |                   |
| Absolute level                             | AVT    |               |                              | GSXn to DOUT<br>V <sub>DD</sub> =5V,Ta=25°C | 0.82  | 0.85   | 0.88  | V                 |
| (Initial Difference)                       | AVR    | 1020          | 0                            | DIN to AOUTn<br>V <sub>DD</sub> =5V,Ta=25°C | 0.82  | 0.85   | 0.88  | dB                |
| Absolute level                             | AVTt   |               |                              | $V_{DD}$ =5V±5,                             | - 0.3 | -      | 0.3   |                   |
| ( Deviation of Temp-<br>erature and Power) | AVRt   |               |                              | Ta= -40 ~ 85°C                              | - 0.3 | -      | 0.3   |                   |
| Absolute Delay                             | TD     | 1020          | 0                            | A to A mode<br>BCLK=2048KHz                 | -     | -      | 0.6   | ms                |
|                                            | Tgd T1 | 500           |                              |                                             |       | 0.19   | 0.75  |                   |
| Transmit group                             | Tgd T2 | 600           |                              | *3                                          | -     | 0.11   | 0.35  |                   |
| delay                                      | Tgd T3 | 1000          | 0                            |                                             | -     | 0.02   | 0.125 | ms                |
|                                            | Tgd T4 | 2600          |                              |                                             | -     | 0.05   | 0.125 |                   |
|                                            | Tgd T5 | 2800          |                              |                                             | -     | 0.07   | 0.75  |                   |
|                                            | Tgd R1 | 500           |                              |                                             | -     | 0.00   | 0.75  |                   |
| Receive group                              | Tgd R2 | 600           |                              | *3                                          | -     | 0.00   | 0.35  |                   |
| delay                                      | Tgd R3 | 1000          | 0                            |                                             | -     | 0.00   | 0.125 | ms                |
|                                            | Tgd R4 | 2600          |                              |                                             | -     | 0.09   | 0.125 |                   |
|                                            | Tgd R5 | 2800          |                              |                                             | -     | 0.12   | 0.75  |                   |
| Cross talk                                 | CRT    |               |                              | Trans to Recv.                              | 75    | 80     |       |                   |
| attenuation                                | CRR    | 1020          | 0                            | Recv to Trans                               | 70    | 76     | -     | dB                |
|                                            | CRCH   |               |                              | channel to channel                          | 75    | 78     | -     |                   |

\*1 Psophometric filter is used

- \*2 Upper is specified for the  $\mu\text{-law},$  lower for the A-law
- \*3 Minimum value of the group delay distortion

# AC Characteristics (Continued)

### $V_{DD}$ =5V±5%, Ta= -40 ~ 85°C

| Parameter                     | Symbol |                        | Conditio                       | ons                  | Min. | Тур.  | Max. | Unit  |
|-------------------------------|--------|------------------------|--------------------------------|----------------------|------|-------|------|-------|
|                               |        | freq.<br>(Hz)          | level<br>(dBmO)                |                      |      |       |      |       |
| Discrimination                | DIS    | 4.6K to<br>72K         | 0                              | 0 to<br>4000Hz       | 30   | 32    | -    | dB    |
| Out of band<br>spurious       | S      | 300 to<br>3400         | 0                              | 4.6KHz to<br>100KHz  | -    | -37.5 | -35  | dBmOp |
| Intermodulation<br>Distortion | IMD    | fa=470<br>fb=320       | - 4                            | 2 fa - fb            | -    | - 52  | - 35 | dBmO  |
| Power Supply                  | PSRT   | 0 to                   |                                |                      |      |       |      |       |
| Noise Rejection<br>Ratio      | PSRR   | 50K                    | $50 \mathrm{mV}_{\mathrm{PP}}$ | * 4                  | -    | 30    | -    | dB    |
| Digital output                | Tsd    | DOUT                   |                                |                      | 20   | -     | 100  |       |
| delay time                    | Txd1   | Pull-up re             | egister = 0                    | .5K                  | 20   | -     | 100  | ns    |
|                               | Txd2   | CL = 50 pF and 1 LSTTL |                                |                      | 20   | -     | 100  |       |
|                               | Txd3   |                        |                                | 20                   | -    | 100   |      |       |
|                               | TpdC   |                        | , C3A, C1<br>F and 1 I         | B, C2B, C3B<br>LSTTL | 20   | -     | 1000 | ns    |

\*4 The measurement under idle channel noise

## **\* TIMING DIAGRAM**

#### TRANSMIT SIDE



### **RECEIVE SIDE**



### Figure 1 TIMING DIAGRAM

### TRANSMIT SIDE





### Figure 3 CONTROL BIT TIMING and ECHO BACK TIMING



# \* Application circuit

# **\* RECOMMENDATIONS FOR ACTUAL DESIGN**

- To assure electrical characteristics, use bypass capacitors with excellent high frequency characteristics for the power supply and keep them as close as possible to the device pins.
- Connect the AG pin and DG pin each other as close as possible. Connect to the system ground with low impedance.
- unavoidable, use the short lead type socket.
- When mounted on a frame, use electro-magnetic shielding, if any electro-magnetic wave source such as power supply transformers surround the device.
- Keep the voltage on the VDD pin not lower than -0.3V even instantaneously to avoid latch-up phenomenon when turning the power on.
- Use a low noise (particularly, low level type of high frequency spike noise or pulse noise) power supply to avoid erroneous operation and the degradation of the characteristics of these device.