# DUAL FREQUENCY VCXO (10 MHz to 1.4 GHz) #### **Features** - Available with any-rate output frequencies from 10 to 945 MHz and selected frequencies to 1.4 GHz - Two selectable output frequencies - Industry-standard 7x5 mm package - Available CMOS, LVPECL, LVDS & CML outputs - 3x better frequency stability than SAW-based oscillators - 3rd generation DSPLL<sup>®</sup> with superior jitter performance - Internal fixed crystal frequency ensures high reliability and low aging - Lead-free/RoHS-compliant ### **Applications** - SONET/SDH - xDSL - 10 GbE LAN / WAN - Low jitter clock generation - Optical Modules - Test and Measurement ### **Description** The Si552 dual frequency VCXO utilizes Silicon Laboratories advanced DSPLL® circuitry to provide a very low jitter clock for all output frequencies. The Si552 is available with any-rate output frequency from 10 to 945 MHz and selected frequencies to 1400 MHz. Unlike traditional VCXO's where a different crystal is required for each output frequency, the Si552 uses one fixed crystal frequency to provide a wide range of output frequencies. This IC based approach allows the crystal resonator to be optimized for superior frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments often found in communication systems. The Si552 IC based VCXO is factory configurable for a wide variety of user specifications including frequency, supply voltage and output format. Specific configurations are factory programmed into the Si552 at time of shipment, thereby eliminating the long lead times associated with custom oscillators. ### **Functional Block Diagram** # 1. Electrical Specifications **Table 1. Si552 Electrical Specifications** | Parameter | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Frequency | | | | | | | Nominal Frequency LVDS/CML/LVPECL CMOS | 10<br>10 | _ | 945<br>160 | MHz | Specified at time of order by P/N. Also available in bands from 970 to 1134 MHz and 1213 to 1417 MHz. | | Initial Accuracy | -1.5 | _ | 1.5 | ppm | Measured at +25 °C at time of shipping and at $V_C = V_{DD}/2$ . | | Temperature Stability | -20<br>-50<br>-100 | | +20<br>+50<br>+100 | ppm | Selectable option by P/N. See Section 4. "Ordering Information" on page 7. Measured at $V_C = V_{DD}/2$ . | | Linearity BSL Incremental | -5<br>-10 | ±1<br>±5 | +5<br>+10 | % | BSL determined from deviation from best straight line fit with $V_{\rm C}$ ranging from 10 to 90% of $V_{\rm DD}$ . Incremental slope determined with $V_{\rm C}$ ranging from 10 to 90% of $V_{\rm DD}$ . | | Tuning Slope (kV) from 10 to 90% of V <sub>DD</sub> | _<br>_<br>_ | 180<br>90<br>45 | _<br>_<br>_ | ppm/V | Positive slope; selectable option by P/N. See Section 4. "Ordering Information" on page 7. | | Modulation Bandwidth | _ | 10 | _ | kHz | | | V <sub>C</sub> Input Impedance | 500 | _ | _ | kΩ | | | Absolute Pull Range (APR) | _ | See Notes | _ | _ | See Section 4. "Ordering Information" on page 7. | | Aging | _ | _ | ±10 | ppm | Projected frequency drift over 15 year life. | | | | Out | puts | | | | Symmetry | 45 | _ | 55 | % | | | RMS Jitter for F <sub>OUT</sub> ≥ 500 MHz Kv = 180 ppm/V 12 kHz to 20 MHz 50 kHz to 80 MHz Kv = 45, 90 ppm/V 12 kHz to 20 MHz | _<br>_<br>_ | 0.42<br>0.34<br>0.28 | _<br>_<br>_ | ps | F <sub>OUT</sub> ≥ 500 MHz<br>Differential Modes:<br>LVPECL/LVDS/CML | | 50 kHz to 80 MHz | _ | 0.31 | _ | | | Table 1. Si552 Electrical Specifications (Continued) | Parameter | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------------|--------------------------------------|---------------------------------|---------------------------------------|-----------------------------------------|----------------------------------------------------------------------------| | RMS Jitter for F <sub>OUT</sub> of 125 to 500 MHz 12 kHz to 20 MHz 50 kHz to 80 MHz | _ | 0.61<br>0.52 | | ps | 125 < F <sub>OUT</sub> < 500 MHz<br>Differential Modes:<br>LVPECL/LVDS/CML | | Period Jitter for F <sub>OUT</sub> ≤ 160 MHz<br>Peak-to-Peak<br>RMS | | 7<br>2 | | ps | Any output N = 1000 cycles | | LVPECL Output Option mid-level swing (diff) swing (single-ended) | V <sub>DD</sub> – 1.42<br>1.1<br>0.5 | _<br>_<br>_ | V <sub>DD</sub> – 1.25<br>1.9<br>0.93 | V<br>V <sub>PP</sub><br>V <sub>PP</sub> | 50 $\Omega$ to V <sub>DD</sub> – 2.0 V | | LVDS Output Option<br>mid-level<br>swing (diff) | 1.125<br>0.5 | 1.2<br>0.7 | 1.275<br>0.9 | V<br>V <sub>PP</sub> | $R_{term}$ = 100 $Ω$ (differential) | | CML Output Option<br>mid-level<br>swing | <br>0.35 | V <sub>DD</sub> - 0.36<br>0.425 | <br>0.5 | V<br>V <sub>PP</sub> | Rterm = 100 $\Omega$ (differential) | | CMOS Output Option V <sub>OH</sub> V <sub>OL</sub> | 0.8xV <sub>DD</sub> | | V <sub>DD</sub> 0.4 | V | C <sub>L</sub> = 15 pF | | Rise/Fall time | _ | 1 | 350<br>— | ps<br>ns | CML/LVPECL/LVDS at 20% / 80% CMOS | | | 1 | lnı | outs | l | | | Voltage 3.3 V option 2.5 V option 1.8 V option | 2.97<br>2.25<br>1.71 | 3.3<br>2.5<br>1.8 | 3.63<br>2.75<br>1.89 | V | Optional parameter specified by P/N | | Supply Current | _ | 90 | _ | mA | | | Control Voltage (V <sub>C</sub> ) | 0 | _ | V <sub>DD</sub> | V | Tuning range for control voltage | | Frequency Select V <sub>IL</sub> V <sub>IH</sub> | 0<br>0.75 x V <sub>DD</sub> | | 0.5<br>V <sub>DD</sub> | V | "0" selects F1 "1" selects F2 | **Table 2. Absolute Maximum Ratings** | Parameter | Symbol | Rating | Units | |---------------------|-----------------|--------------|-------| | Supply Voltage | V <sub>DD</sub> | -0.5 to +3.8 | V | | Storage Temperature | T <sub>S</sub> | -55 to +125 | °C | **Table 3. Environmental Conditions** | Parameter | Conditions/ Test Method | |------------------------|-------------------------------| | Operating Temperature | –40 to +85 °C | | Mechanical Shock | MIL-STD-883F, Method 2002.3 B | | Mechanical Vibration | MIL-STD-883F, Method 2007.3 A | | Solderability | MIL-STD-883F, Method 203.8 | | Gross & Fine Leak | MIL-STD-883F, Method 1014.7 | | Resistance to Solvents | MIL-STD-883F, Method 2016 | Table 4. Pinout | Pin | Symbol | Function | |-----|---------------------------|-------------------------------------| | 1 | Vc | Control Voltage | | 2 | FS | Frequency Select | | 3 | Gnd | Ground | | 4 | Output | Oscillator Output | | 5 | Coutput<br>(N/A for CMOS) | Complementary Output (N/C for CMOS) | | 6 | V <sub>DD</sub> | Power Suppy Voltage | ## 2. Outline Diagram and Suggested Pad Layout C Figure 1 illustrates the package details for the Si552. Table 5 lists the values for the dimensions shown in the illustration. Figure 1. Si550 Outline Diagram **Table 5. Package Diagram Dimensions (mm)** | Dimension | Min | Nom | Max | |-----------|------------|-----------|------| | Α | 1.45 | 1.65 | 1.85 | | b | 1.2 | 1.4 | 1.6 | | С | | 0.60 TYP. | | | D | 7.00 BSC. | | | | D1 | 6.10 | 6.2 | 6.30 | | е | 2.54 BSC. | | | | E | 5.00 BSC. | | | | E1 | 4.30 | 4.40 | 4.50 | | L | 1.07 | 1.27 | 1.47 | | S | 1.815 BSC. | | | | R | 0.7 REF. | | | | aaa | ( | | 0.15 | | bbb | _ | _ | 0.15 | | ccc | _ | _ | 0.10 | | ddd | | | 0.10 | ## 3. 6-Pin PCB Land Pattern Figure 2 illustrates the 6-pin PCB land pattern for the Si552. Table 6 lists the values for the dimensions shown in the illustration. Figure 2. Si530 PCB Land Pattern Table 6. PCB Land Pattern Dimensions (mm) | Dimension | Min | Max | | |-----------|-------------------|-----|--| | D2 | 5.08 | REF | | | е | 2.54 BSC | | | | E2 | 4.15 REF | | | | GD | 0.84 | _ | | | GE | 2.00 | _ | | | VD | 8.20 REF | | | | VE | 7.30 REF | | | | X | 1.70 TYP | | | | Y | 2.15 REF | | | | ZD | <del></del> | | | | ZE | <del>-</del> 6.30 | | | ### Notes: - **1.** Dimensioning and tolerancing per the ANSI Y14.5M-1994 specification. - 2. Land pattern design based on IPC-7351 guidelines. - 3. All dimensions shown are at maximum material condition (MMC). - 4. Controlling dimension is in millimeters (mm). ## 4. Ordering Information The Si552 was designed to support a variety of options including frequency, tuning slope, output format, and $V_{DD}$ . Specific device configurations are programmed into the Si552 at time of shipment. A unique part number associated with these options and frequencies will be assigned. The Si552 Dual Frequency VCXO is provided in an industry-standard, 7x5 package. Part numbers for the Si552 Dual Frequency VCXO are determined by following configuration tables. Silicon Labs provides a Windows-based part number configuration tool to simplify this process. Refer to www.silabs.com/VCXO to access this tool and for further ordering instructions. ## Si552 ### **CONTACT INFORMATION** Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: VCXOinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.