## **GENERAL DESCRIPTION** The CM8500A is a switching regulator designed to provide a desired output voltage or termination voltage for various applications by converting voltage supplies ranging from 2.0V to 5.0V. The CM8500A can be implemented to produce regulated output voltages in two different modes. In the default mode, when the VIN/2 pin is open, the output voltage is 50% of the VCCQ. The CM8500A can also be used to produce various user-defined voltages by forcing a voltage on the VIN/2 pin. In this case, the output voltage follows the VIN/2 pin input voltage. The switching regulator is capable of sourcing or sinking up to 3A of current while regulating an output V $_{\rm TT}$ voltage to within 3% or less. The CM8500A, used in conjunction with series termination resistors, provides an excellent voltage source for active termination schemes of high speed transmission lines as those seen in high speed memory buses and distributed backplane designs. The voltage output of the regulator can be used as a termination voltage for other bus interface standards such as SSTL, CMOS, Rambus $^{\text{TM}}$ , GTL+, VME, LV-CMOS, LV-TTL, and PECL. ## **FEATURES** - ◆ Patent Filed #6,452,366 - 16 pin PTSSOP and PSOP package - Source and sink up to 3A, no heat sink required - Peak Current to 6A - Integrated Power MOSFETs - Output voltage can be programmed by external resistors - Separate voltages for VCCQ and PVDD - ♦ V OUT of ±3% or less at 3A - Minimum external components - ◆ Shutdown for standby or suspend mode operation - Thermal shutdown protection - ♦ 6A Low Noise Current Limit Protection - ◆ External Soft Start - ◆ Rail to Rail output Buck Converter ## **APPLICATIONS** - Mother Board - PCI / AGP Graphics - ◆ Game / Play Station - Set Top Box - ◆ IPC - SCSI-III Bus terminator - Buck Converter ## PIN CONFIGURATION #### PSOP-16 (PS16)/PTSSOP-16 (PT16) Top View ## PIN DESCRIPTION | Pin No. | Symbol | Description | Operating Rating | | | | | |----------|-------------|--------------------------------------------------------------------|------------------|------|---------------|------|--| | PIII NO. | Symbol | Description | Min. | Тур. | Max. | Unit | | | 1,16 | VCC1,VCC2 | Voltage supply for internal circuits | 2 | 2.5 | 5 | V | | | 2,15 | PVDD1,PVDD2 | Voltage supply for output power transistors | 2 | 2.5 | 5 | V | | | 3,14 | VL1,VL2 | Output voltage/inductor connection (IDD1+IDD2, Output RMS current) | -3 | | 3 | Α | | | 4,13 | PGND1,PGND2 | Ground for output power transistors | | | | | | | 5,9,12 | AGND | Ground for internal reference voltage divider | | | | | | | 8 | AGSEN | Ground for remote sensing | | | | | | | 6 | SD | Shutdown active high. CMOS input level | 0.75 X<br>VCC | | VCC +<br>0.3V | ٧ | | | 7 | VIN/2 | Input for external reference voltage | 0 | | VIN | V | | | 10 | VCCQ | Voltage reference for external voltage divider | | | 5 | ٧ | | | 11 | VFB | Feedback node for the V <sub>TT</sub> | | | 5 | V | | ## **BLOCK DIAGRAM** ## **ORDERING INFORMATION** | Part Number | Temperature Range | Package | |--------------|-------------------|------------------------| | CM8500AIT | -40°C to 85°C | 16-Pin PTSSOP (PT16) | | CM8500AIS | -40°ℂ to 85°ℂ | 16-Pin PSOP (PS16) | | CM8500AGIT* | -40°ℂ to 85°ℂ | 16-Pin PTSSOP (PT16) | | CM8500AGIS* | -40°ℂ to 85°ℂ | 16-Pin PSOP (PS16) | | CM8500ATEVAL | | Evaluation Board (T16) | \*Note: G: Suffix for Pb Free Product # CM8500A 3A Bus Terminator ## **ABSOLUTE MAXIMUM RATINGS** ## **OPERATING CONDITIONS** Temperature Range .....-40°C to 85°C PVDD Operating Range ......2.0V to 5.0V # ELECTRICAL CHARACTERISTICS (Unless otherwise stated, these specifications apply T<sub>A</sub>=25°C; VCC=+3.3V and PVDD=+3.3V) maximum ratings are stress ratings only and functional device operation is not implied.(Note 1) | 0 | D | Test Conditions | | | 11!1 | | | | | | |------------------------|--------------------------------------------------|----------------------------------------|-------------|-------|------|-------|-----------|--|--|--| | Symbol | Parameter | | | Min. | Тур. | Max. | Unit | | | | | SWITCHING REGULATOR | | | | | | | | | | | | | | IOUT = 0, | VCCQ = 2.3V | 1.12 | 1.15 | 1.18 | V | | | | | | | V <sub>IN</sub> /2 = | VCCQ = 2.5V | 1.22 | 1.25 | 1.28 | V | | | | | | | open<br>Note 2 | VCCQ = 2.7V | 1.32 | 1.35 | 1.38 | V | | | | | VL | Output Voltage, SSTL_2 | IOUT = | VCCQ = 2.3V | 1.09 | 1.15 | 1.21 | V | | | | | | | ±3A, | VCCQ = 2.5V | 1.19 | 1.25 | 1.31 | V | | | | | | | V <sub>IN</sub> /2 =<br>open<br>Note 3 | VCCQ = 2.7V | 1.28 | 1.35 | 1.42 | V | | | | | | Internal Resistor Divider | IOUT = 0<br>Note 2 | VCCQ = 2.3V | 1.139 | 1.15 | 1.162 | V | | | | | V <sub>IN</sub> /2 | | | VCCQ = 2.5V | 1.238 | 1.25 | 1.263 | V | | | | | | | | VCCQ = 2.7V | 1.337 | 1.35 | 1.364 | V | | | | | $Z_{IN}$ | V <sub>IN</sub> /2 Reference Pin Input Impedance | Note 2 | VCCQ = 0 | | 50 | | ΚΩ | | | | | fsw | Switching Frequency | CM | 18500A | 510 | 600 | 690 | KHz | | | | | I <sub>OUT(RMS)</sub> | Maximum Output RMS Current | CM | 18500A | | | 3 | Α | | | | | I <sub>OUT(PEAK)</sub> | Maximum Output Peak Current | CM | 18500A | | | 6 | Α | | | | | I <sub>limit</sub> | Current limit | CM8500A | | | 6 | | Α | | | | | MOSFETs | | | | | | | | | | | | RDS <sub>(ON)</sub> | Drain to Source on-State Resistance | PVI | DD=5V | | 150 | 180 | $m\Omega$ | | | | | SUPPLY | | | | | | | | | | | | Ivcca | Quiescent Current | VFB = 1.4V<br>LC unconnected | | | 200 | | μA | | | | | I <sub>PVDD</sub> | | VFB = 1.4V<br>LC unconnected | | | 500 | | μA | | | | Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions Note 2: VCC, PVDD = 3.3V ±10% Note 3: It's not 100% test # CM8500A 3A Bus Terminator ## **FUNCTIONAL DESCRIPTION** The CM8500A is a switching regulator that is capable of sinking and sourcing 3A of current without an external heat sink. CM8500A uses a standard surface mount PTSSOP and PSOP package with bottom metal exposed and the heat can be piped through the bottom of the device and onto the PCB. The CM8500A integrates power MOSFETs that are capable of source and sink 3A of current while maintaining excellent voltage regulation. The output voltage can be regulated within 3% or less by using the external feedback. Separate voltage supply inputs have been added to fit applications with various power supplies for the databus and power buses. #### **VREF** The reference voltage could be ranged from 0V to VIN. #### **OUPUTS** The output voltage pins (VL1, VL2) are tied to the databus, address, or clock lines via an external inductor. Output voltage is determined by the VCCQ or VIN/2 inputs so it can be from 0V to VIN.. #### **Internal Power Switches:** CM3708A has been integrated 2 Power MOSFETs whose RDS<sub>(ON)</sub> is around 100m Ohm each. ## **APPLICATIONS** USING THE CM8500A FOR SSTL BUS TERMINATION Figure 1 is the typical schematic of the CM8500ATEVAL that shows the recommended approach for bus terminating solutions for SSTL-2 bus. This circuit can be used in PC memory and Graphics memory applications as shown in Figure 2 and Figure 3. #### **Low Noise Current Limit:** CM3708A's current limit is a low noise current limit. It increase the system loop noise immunity while it is doing the current limit protection for the system. The current limit is around 6A for the normal 3A operation. #### **INPUTS** The input voltage pins (VCCQ or VIN/2) determine the output voltages (VL1 or VL2). In the default mode, when the VIN/2 pin is open, the output voltage is 50% of the VCCQ input. If a specific voltage is forced at the VIN/2 pin, the output voltage follows the voltage at the VIN/2 pin. VCCQ suggested connecting to VCCQ of memory module for better tracking with memory VCCQ. #### **OTHER SUPPLY VOLTAGES** Several inputs are provided for the supply voltages: PVDD1, PVDD2, VCC1, and VCC2. The PVDD1 and PVDD2 provide the power supply to the power MOSFETs. VCC1 and VCC2 provide the voltage supply to the logic section and internal error amplifiers. #### **FEEDBACK** The VFB pin is an input that can be used for closed loop compensation. This input is derived from the voltage output. AGSEN pin is a contact node of internal resistor divider for remote sense. Figure 4 shows the PCB layout of the CM8500ATEVAL. Table 1details the key parameters of SSTL\_2 specification. Figure 5 shows two different approach of SSTL\_2 Terminated Output. (Refer to page 8 for detail description.) ## APPLICATION CIRCUIT Figure 1. CM8500A Typical Application (Schematic of CM8500ATEVAL) Figure 2. Termination Solution for PC Main Memory (Mother Boards) Figure 3. Termination Solution for Graphic Memory (AGP Graphics) # Patent ## CM8500ATEVAL PART LIST | Item | Q'ty | Description | Designator | Manufacturer | |------|--------|-----------------------------------|-------------------------|--------------------------------| | | Resist | ors | | | | 1 | 1 | 0805, 5Ω, 1/8W | R1 | | | 2 | 1 | <b>0805</b> , <b>100</b> Ω, 1/8W | R8 | | | 3 | 1 | 0805, 470 Ω , 1/8W | R9 (option) | | | 4 | 1 | 0805, 1KΩ, 1/8W | R4 | | | 5 | 2 | <b>0805</b> , <b>100Κ</b> Ω, 1/8W | R3, R5 | | | | Capac | itors | | | | 6 | 1 | 0805, 1nF/ 16V (102) | C6, C8 | | | 7 | 6 | 0805, 0.1μF/ 16V (104) | C1, C2, C3, C4, C5 | | | 8 | 1 | 0805, 1µF/ 16V (105) | C13 | | | 9 | 1 | CE 10 $\varphi$ , 820uF/ 6.3V | C7 | Sanyo OSCON | | 10 | 2 | B Size, Tant 10uF/ 6.3V | C10, C15 | | | 11 | 4 | D Size, Tant 100uF/ 6.3V | C9, C11, C12, C14 | | | | Magne | etics | | | | 12 | 1 | 3.3uH 5A Inductor | L1 | Bipolar Electronic Corp. | | | IC's | | | | | 13 | 1 | CM8500AIT | U1 | Champion Microelectronic Corp. | | 14 | 1 | CM431L | U2 (option) | Champion Microelectronic Corp. | | | Conne | ectors | | | | 15 | 1 | 2-pin, 2.54mm | J2 | | | 16 | 4 | 2-pin Jumper, 2.54mm | J1, J3, J4, J6 (option) | | | 17 | 1 | 3-pin Jumper, 2.54mm | J5 | | | | PCBs | | | | | 18 | 1 | CM8500ATEVAL PCB | | Champion Microelectronic Corp. | Vendor Information Bipolar Electronic Corp. Sanyo Phn: +886-3-360 8892 ## CM8500ATEVAL PCB LAYOUT Figure 4. CM8500AEVAL PCB Layout ## SSTL-2 SPECIFICATIONS | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |----------------------|----------------------------------|-------------------------|-----------|-------------------------|-------| | $V_{DD}$ | Device Supply Voltage | $V_{DDQ}$ | | N/A | V | | $V_{DDQ}$ | Output Supply Voltage | 2.3 | 2.5 | 2.7 | V | | $V_{REF}$ | Input Reference Voltage | 1.15 | 1.25 | 1.35 | V | | V <sub>TT</sub> | Termination Voltage | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | | INPUT DC LOGIC | LEVELS | | | | | | V <sub>IH</sub> (DC) | DC Input Logic High | V <sub>REF</sub> + 0.18 | | V <sub>DDQ</sub> + 0.3 | V | | V <sub>IL</sub> (DC) | DC Input Logic Low | - 0.3 | | V <sub>REF</sub> - 0.18 | V | | INPUT AC LOGIC | LEVELS | | | | | | V <sub>IH</sub> (AC) | AC Input Logic High | V <sub>REF</sub> + 0.35 | | | V | | V <sub>IL</sub> (AC) | AC Input Logic Low | | | V <sub>REF</sub> - 0.35 | V | | OUTPUT DC CUR | RENT DRIVE | | | | | | I <sub>OH</sub> (DC) | Output Minimum Source DC Current | - 15.2 | | | mA | | I <sub>OL</sub> (DC) | Output Minimum Sink DC Current | 15.2 | | | mA | Notes: $V_{REF}$ and $V_{TT}$ must track variations in $V_{DDQ}$ Peak-to-peak AC noise on $V_{REF}$ may not exceed $\pm 2\%$ $V_{REF}$ (DC) $V_{TT}$ of transmitting device must track $V_{REF}$ of receiving device Table 1. Key Specifications for SSTL\_2 ## SSTL\_2 TERMINATED OUTPUT Single Terminated Output **Double Terminated Output** Figure 5. SSTL 2 Terminated Output #### Note. The SSTL\_2 specification requires adequate output current drive so that parallel termination schemes can be used. The use of parallel termination is important for high-speed signaling, since it allows proper termination of the bus transmission lines, which reduces signal reflections. The result will be improved settling, lower EMI emissions, and higher possible clock rates. A minimum termination resistance of $23\Omega$ to $V_{TT}$ can be used and still comply with the minimum output voltages and output currents of the SSTL\_2 specification. Two choices for implementing the parallel termination are shown in Figure 5. #### **Double Terminated Output** The bus is terminated at both ends with a 50 $\Omega$ resistor, for a combined parallel resistance of 25 $\Omega$ . ### Single Terminated Output The bus is terminated at the far end from the controller with a single 25 $\Omega$ resistor. It is strongly recommended that the single resistor termination scheme be used for best performance. The benefits of this approach include reduced cost, simpler signal routing, reduced reflections, and better signal bandwidth and settling. ## **CM8500AEVAL TESTING DIAGRAM** Figure 6. CM8500AEVAL Typical Testing Diagram ## TYPICAL CHARACTERISTICS Temperature vs. VTT VCC, VCCQ & VDD=3.3V 3.3V INPUT LOAD: 3A - 0A 3.3V INPUT LOAD: 0A - 3A ## **PACKAGE DIMENSION** ## **16-PIN PTSSOP (PT16)** | an iboi a | DIMENSIO | NS IN MIL | LIMETERS | DIMENSIONS IN INCHS | | | | |-----------|----------|-----------|----------|---------------------|-------|-------|--| | SYMBOLS | MIN | NOM | MAX | MIN | NOM | MAX | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | 0.84 | | 0.94 | 0.033 | | 0.037 | | | b | 0.20 | | 0.30 | 0.008 | | 0.012 | | | С | 0.10 | | 0.20 | 0.004 | | 0.008 | | | D | 4.88 | | 5.13 | 0.192 | | 0.202 | | | E | 6.25 | | 6.55 | 0.246 | | 0.258 | | | E1 | 4.29 | | 4.50 | 0.169 | | 0.177 | | | e | | 0.65 | | | 0.026 | | | | L | 0.51 | | 0.71 | 0.020 | | 0.028 | | | θ | 0° | | 8° | 0° | | 8° | | | | | | | | | | | EXPOSED PAD DIMENSION : (mm) PAD SIZE: X=2.4; Y=3.0 # 16-PIN PSOP (PS16) | SYMBOLS | DIMENSIO | NS IN MIL | LIMETERS | DIMENSIONS IN INCHS | | | | |---------|----------|-----------|----------|---------------------|-------|-------|--| | SIMBOLS | MIN | NOM | MAX | MIN | NOM | MAX | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | 1.40 | | 1.55 | 0.055 | | 0.061 | | | b | 0.30 | | 0.51 | 0.012 | | 0.020 | | | C | 0.15 | | 0.26 | 0.006 | | 0.010 | | | D | 9.80 | | 10.06 | 0.386 | | 0.396 | | | E | 5.79 | | 6.20 | 0.228 | | 0.244 | | | E1 | 3.76 | | 4.01 | 0.148 | | 0.158 | | | e | | 1.27 | | | 0.050 | | | | L | 0.38 | | 0.69 | 0.015 | | 0.035 | | | m | 0.43 | | 0.69 | 0.017 | | 0.027 | | | θ | 0° | | 8° | 0° | | 8° | | EXPOSED PAD DIMENSION : (mm) PAD SIZE: X=2.3 ; Y=2.8 # CM8500A 3A Bus Terminator ## **IMPORTANT NOTICE** Champion Microelectronic Corporation (CMC) reserves the right to make changes to its products or to discontinue any integrated circuit product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. A few applications using integrated circuit products may involve potential risks of death, personal injury, or severe property or environmental damage. CMC integrated circuit products are not designed, intended, authorized, or warranted to be suitable for use in life-support applications, devices or systems or other critical applications. Use of CMC products in such applications is understood to be fully at the risk of the customer. In order to minimize risks associated with the customer's applications, the customer should provide adequate design and operating safeguards. ## **HsinChu Headquarter** 5F, No. 11, Park Avenue II, Science-Based Industrial Park, HsinChu City, Taiwan 300 TEL: +886-3-567 9979 FAX: +886-3-567 9909 http://www.champion-micro.com ## Sales & Marketing 11F, No. 306-3, Sec. 1, Ta Tung Rd., Hsichih, Taipei Hsien Taiwan 221 TEL: +886-2-8692 1591 FAX: +886-2-8692 1596