# ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### GENERAL DESCRIPTION The ICS843022 is a Fibre Channel Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from ICS. The ICS843022 uses a 25MHz crystal to synthesize 125MHz or 62.5MHz. The ICS843022 has excellent phase jitter performance, over the 12 KHz - 20 MHz integration range. The ICS843022 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. ### **F**EATURES - 1 differential 3.3V LVPECL output - Crystal oscillator interface designed for 25MHz, 18pF parallel resonant crystal - Output frequencies: 125MHz or 62.5MHz (selectable) - RMS phase jitter @ 125MHz, using a 25MHz crystal (12KHz - 20MHz): 0.62ps (typical) - RMS phase noise at 125MHz (typical) | <u>Offset</u> | Noise Power | |---------------|--------------| | 100Hz | 94.6 dBc/Hz | | 1KHz | 122.8 dBc/Hz | | 10KHz | 132.2 dBc/Hz | | 100KHz | 132.0 dBc/Hz | - · 3.3V operating supply - 0°C to 70°C ambient operating temperature - · Industrial temperature information available upon request ### **FUNCTION TABLE** | Inputs | Output Frequencies | | |----------|------------------------|--| | FREQ_SEL | (with a 25MHz crystal) | | | 0 | 125MHz | | | 1 | 62.5MHz | | ### **BLOCK DIAGRAM** # XTAL\_IN OSC Output Divider Q0 FREQ\_SEL ### PIN ASSIGNMENT **8-Lead TSSOP** 4.40mm x 3.0mm x 0.925mm package body **G Package** Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. # ICS843022 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |--------|----------------------|--------|----------|-----------------------------------------------------------------------------| | 1 | $V_{CCA}$ | Power | | Analog supply pin. | | 2 | $V_{\sf EE}$ | Power | | Negative supply pin. | | 3, 4 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_in is the input, XTAL_OUT is the output. | | 5 | FREQ_SEL | Input | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ0, Q0 | Output | | Differential clock outputs. LVPECL interface levels. | | 8 | V <sub>cc</sub> | Power | | Core supply pin. | NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. ### Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | рF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | # ICS843022 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_{i}$ -0.5V to $V_{CC}$ + 0.5V Outputs, I<sub>O</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA} = 101.7^{\circ}\text{C/W}$ (0 mps) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{\rm CC} = 3.3 V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 85 | mA | ### Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | FREQ_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μA | | I | Input Low Current | FREQ_SEL | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | ### Table 3C. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to V $_{\!\scriptscriptstyle CC}$ - 2V. ### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|-----------|---------|-------| | Mode of Oscillation | | F | undamenta | I | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | # ICS843022 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR Table 5. AC Characteristics, $V_{cc} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|--------------------------|----------------------------------------------|---------|---------|---------|-------| | 4 | 0.1.15 | | | 125 | | MHz | | OUT | Output Frequency | | | 62.5 | | MHz | | #:#(Q) | DMC Dhaga litter NOTE 1 | 125MHz,<br>Integration Range: 12KHz - 20MHz | | 0.62 | | ps | | <i>t</i> jit(∅) | RMS Phase Jitter; NOTE 1 | 62.5MHz,<br>Integration Range: 12KHz - 20MHz | | 0.63 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 400 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Please refer to the Phase Noise Plot. # ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### TYPICAL PHASE NOISE AT 125MHz # ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR # PARAMETER MEASUREMENT INFORMATION ### 3.3V OUTPUT LOAD AC TEST CIRCUIT # RMS PHASE JITTER ### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### **OUTPUT RISE/FALL TIME** # Integrated Circuit Systems, Inc. ## ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### **APPLICATION INFORMATION** ### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843022 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}$ , and $V_{\rm CCA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. FIGURE 1. POWER SUPPLY FILTERING ### CRYSTAL INPUT INTERFACE The ICS843022 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. Integrated Circuit Systems, Inc. ## ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### **APPLICATION SCHEMATIC** Figure 3A shows a schematic example of the ICS843022. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18pF parallel resonant 25MHz crystal is used for generating 125MHz output frequency. The C1 = 27pF and C2 = 33pF are recommended for frequency accuracy. For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy. FIGURE 3A. ICS843022 SCHEMATIC EXAMPLE ### PC BOARD LAYOUT EXAMPLE Figure 3B shows an example of P.C. board layout. The crystal X1 footprint in this example allows either surface mount (HC49S) or through hole (HC49) package. C3 is 0805. C1 and C2 are 0402. Other resistors and capacitors are 0603. This layout assumes that the board has clean analog power and ground planes. FIGURE 3B. ICS843022 PC BOARD LAYOUT EXAMPLE ### ICS843022 FEMTOCLOCKS<sup>TM</sup>CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS843022. Equations and example calculations are also provided. ### 1. Power Dissipation. The total power dissipation for the ICS843022 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 85mA =$ **294.5mW** - Power (outputs)<sub>MAY</sub> = 30mW/Loaded Output pair Total Power MAX (3.465V, with all outputs switching) = 294.5mW + 30mW = 324.5mW ### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.325\text{W} * 90.5^{\circ}\text{C/W} = 99.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 8-pin TSSOP, Forced Convection # θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W ### ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 4. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$$ $$(V_{CCO MAX} - V_{OH MAX}) = 0.9V$$ • For logic low, $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ $\label{pd_H} \mbox{Pd\_H is power dissipation when the output drives high.}$ Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR # RELIABILITY INFORMATION Table 7. $\theta_{\rm JA} {\rm vs.}$ Air Flow Table for 8 Lead TSSOP $\theta_{JA}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W TRANSISTOR COUNT The transistor count for ICS843022 is: 1928 11 843022AG # ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | | | | |--------|---------|---------|--|--|--| | STWBOL | Minimum | Maximum | | | | | N | 8 | | | | | | А | | 1.20 | | | | | A1 | 0.05 | 0.15 | | | | | A2 | 0.80 | 1.05 | | | | | b | 0.19 | 0.30 | | | | | С | 0.09 | 0.20 | | | | | D | 2.90 | 3.10 | | | | | E | 6.40 E | BASIC | | | | | E1 | 4.30 | 4.50 | | | | | е | 0.65 E | BASIC | | | | | L | 0.45 | 0.75 | | | | | α | 0° | 8° | | | | | aaa | | 0.10 | | | | Reference Document: JEDEC Publication 95, MO-153 # ICS843022 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR ### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|---------|-------------------------------|--------------|-------------| | ICS843022AG | 3022A | 8 lead TSSOP | 100 per tube | 0°C to 70°C | | ICS843022AGT | 3022A | 8 lead TSSOP on Tape and Reel | 2500 | 0°C to 70°C | The aforementioned trademarks, HiPerClockS™ and FemtoClocks™ are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.