

#### GENERAL DESCRIPTION



The ICS8547 is a Hex low skew, high performance 1-to-2 Differential-to-LVDS Clock Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. Utilizing Low Voltage Differential Signaling (LVDS) the

ICS8547 provides a low power, low noise, point-to-point solution for distributing clock signals over controlled impedances of 100 $\Omega$ . The ICS8547 has six selectable clock inputs. The CLKx, nCLKx pairs can accept any differential input levels and translates them to 3.3V LVDS output levels.

Guaranteed output and part-to-part skew specifications make the ICS8547 ideal for those applications demanding well defined performance and repeatability.

#### **F**EATURES

- 12 LVDS outputs
- · Selectable CLKx, nCLKx inputs
- CLKx, nCLKx pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- Maximum output frequency: 700MHz
- Translates any differential input signal (LVPECL, LVHSTL, SSTL, DCM) to LVDS levels without external bias networks
- Translates any single-ended input signal to LVDS with resistor bias on nCLKx input
- Output skew: 250ps (maximum)
- Bank skew: 15ps (maximum)
- Part-to-part skew: 500ps (maximum)
- Propagation delay: 1.8ns (maximum)
- 3.3V operating supply
- 0°C to 85°C ambient operating temperature
- Industrial temperature information available upon request

#### **BLOCK DIAGRAM**

#### Q0A nQ0A CLK0 nCLK0 Q0B nQ0B Q1A nQ1A CI K1 nCLK1 Q1B nQ1B Q2A nQ2A CLK2 nCLK2 Q2B nQ2B Q3A nQ3A CLK3 nCLK3 Q3B nQ3B Q4A nQ4A CIK4 nCLK4 Q4B Q5A nQ5A CLK5 nCLK5 Q5B

### PIN ASSIGNMENT



48-Lead LQFP
7mm x 7mm x 1.4mm package body
Y Package
Top View

# ICS8547 Hex, Low Skew, 1-to-2 Differential-to-LVDS Clock Buffers

TABLE 1. PIN DESCRIPTIONS

| Number         | Name                         | Туре   |          | Description                                      |
|----------------|------------------------------|--------|----------|--------------------------------------------------|
| 1, 2           | Q4A, nQ4A                    | Output |          | Differential output pair. LVDS interface levels. |
| 3, 4           | nQ4B, Q4B                    | Output |          | Differential output pair. LVDS interface levels. |
| 5              | nCLK4                        | Input  | Pullup   | Inverting differential clock input.              |
| 6              | CLK4                         | Input  | Pulldown | Non-inverting differential clock input.          |
| 7              | CLK5                         | Input  | Pulldown | Non-inverting differential clock input.          |
| 8              | nCLK5                        | Input  | Pullup   | Inverting differential clock input.              |
| 9, 10          | Q5B, nQ5B                    | Output |          | Differential output pair. LVDS interface levels. |
| 11, 12         | nQ5A, Q5A                    | Output |          | Differential output pair. LVDS interface levels. |
| 13, 24, 37, 48 | $V_{\scriptscriptstyle DDO}$ | Power  |          | Output supply pins.                              |
| 14, 23, 38, 47 | GND                          | Power  |          | Power supply ground.                             |
| 15, 22, 39, 46 | $V_{_{\mathrm{DD}}}$         | Power  |          | Core supply pins.                                |
| 16             | CLK0                         | Input  | Pulldown | Non-inverting differential clock input.          |
| 17             | nCLK0                        | Input  | Pullup   | Inverting differential clock input.              |
| 18, 19         | Q0A, nQ0A                    | Output |          | Differential output pair. LVDS interface levels. |
| 20, 21         | nQ0B, Q0B                    | Output |          | Differential output pair. LVDS interface levels. |
| 25, 26         | Q1A, nQ1A                    | Output |          | Differential output pair. LVDS interface levels. |
| 27, 28         | nQ1B, Q1B                    | Output |          | Differential output pair. LVDS interface levels. |
| 29             | nCLK1                        | Input  | Pullup   | Inverting differential clock input.              |
| 30             | CLK1                         | Input  | Pulldown | Non-inverting differential clock input.          |
| 31             | CLK2                         | Input  | Pulldown | Non-inverting differential clock input.          |
| 32             | nCLK2                        | Input  | Pullup   | Inverting differential clock input.              |
| 33, 34         | Q2B, nQ2B                    | Output |          | Differential output pair. LVDS interface levels. |
| 35, 36         | nQ2A, Q2A                    | Output |          | Differential output pair. LVDS interface levels. |
| 40, 41         | Q3B, nQ3B                    | Output |          | Differential output pair. LVDS interface levels. |
| 42, 43         | nQ3A, Q3A                    | Output |          | Differential output pair. LVDS interface levels. |
| 44             | nCLK3                        | Input  | Pullup   | Inverting differential clock input.              |
| 45             | CLK3                         | Input  | Pulldown | Non-inverting differential clock input.          |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                     | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                 |         |         | 4       | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                 |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                 |         | 51      |         | ΚΩ    |
| C <sub>PD</sub>       | Capacitance Power Dissipation |                 |         | 1       |         | pF    |

#### TABLE 3. CLOCK INPUT FUNCTION TABLE

| Inp            | uts            | Outputs             |                         |                              |               |
|----------------|----------------|---------------------|-------------------------|------------------------------|---------------|
| CLKx           | nCLKx          | Q0A:Q5A,<br>Q0B:Q5B | nQ0A:nQ5A,<br>nQ5B:nQ5B | Input to Output Mode         | Polarity      |
| 0              | 1              | LOW                 | HIGH                    | Differential to Differential | Non Inverting |
| 1              | 0              | HIGH                | LOW                     | Differential to Differential | Non Inverting |
| 0              | Biased; NOTE 1 | LOW                 | HIGH                    | Single Ended to Differential | Non Inverting |
| 1              | Biased; NOTE 1 | HIGH                | LOW                     | Single Ended to Differential | Non Inverting |
| Biased; NOTE 1 | 0              | HIGH                | LOW                     | Single Ended to Differential | Inverting     |
| Biased; NOTE 1 | 1              | LOW                 | HIGH                    | Single Ended to Differential | Inverting     |

NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels".



#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage,  $V_{DD}$  4.6V

Inputs,  $V_{I}$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{O}$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance, θ<sub>1Δ</sub> 47.9°C/W (0 lfpm)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 22      | mΑ    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 18      | mA    |

Table 4B. Differential DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C

| Symbol           | Parameter           |           | Test Conditions                | Minimum | Typical | Maximum                | Units |
|------------------|---------------------|-----------|--------------------------------|---------|---------|------------------------|-------|
| ,                | Input High Current  | CLKx      | $V_{IN} = V_{DD} = 3.465V$     |         |         | 150                    | μA    |
| ' <sub>IH</sub>  | -                   | nCLKx     | $V_{IN} = V_{DD} = 3.465V$     |         |         | 5                      | μA    |
| ,                | Input Low Current   | CLKx      | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |                        | μA    |
| ' <sub>IL</sub>  | Input Low Current   | nCLKx     | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150    |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Voltag | e         |                                | 0.15    |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Volt    | age Range |                                | 0.5     |         | V <sub>DD</sub> - 0.85 | V     |

Table 4C. LVDS DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C

| Symbol                            | Parameter                                 | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------------------|-------------------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>od</sub>                   | Differential Output Voltage               |                 | 175     | 275     | 375     | mV    |
| $\Delta V_{\sf OD}$               | V <sub>OD</sub> Magnitude Change          |                 |         |         | 50      | mV    |
| V <sub>os</sub>                   | Offset Voltage                            |                 | 1.0     | 1.3     | 1.6     | V     |
| $\Delta V_{os}$                   | V <sub>os</sub> Magnitude Change          |                 |         |         | 50      | mV    |
| I <sub>OFF</sub>                  | Power Off Leakage                         |                 | -1      |         | +1      | μA    |
| I <sub>OSD</sub>                  | Differential Output Short Circuit Current |                 |         |         | -5.5    | mA    |
| I <sub>OS</sub> /I <sub>OSB</sub> | Output Short Circuit Current              |                 |         |         | -12     | mA    |

# ICS8547

# Hex, Low Skew, 1-to-2 DIFFERENTIAL-TO-LVDS CLOCK BUFFERS

Table 5. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C

| Symbol                          | Parameter                    | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency             |                            |         |         | 700     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1    | <i>f</i> ≤ 500MHz          | 1.2     | 1.5     | 1.8     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 5       |                            |         |         | 250     | ps    |
| tsk(b)                          | Bank Skew; NOTE 3, 5         |                            |         |         | 15      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 4, 5 |                            |         |         | 500     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time        | 20% to 80%                 | 250     |         | 550     | ps    |
| odo                             | Output Duty Cycle            | <i>f</i> ≤ 300MHz          | 45      | 50      | 55      | %     |
| odc                             | Output Duty Cycle            | 300MHz < <i>f</i> ≤ 500MHz | 40      |         | 60      | %     |

All parameters measured at 500MHz unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured from at the output differential cross points.

NOTE 3: Defined as skew within a bank of outputs at the same voltages and with equal load conditions.

NOTE 4: Defined as between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.



# PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT



#### DIFFERENTIAL INPUT LEVEL



#### PART-TO-PART SKEW



**OUTPUT SKEW** 



#### BANK SKEW



#### OUTPUT RISE/FALL TIME



# odc & $t_{PERIOD}$

PROPAGATION DELAY







 $\mathbf{V}_{\mathtt{OD}}$  /  $\Delta\mathtt{VOD}$  Setup

 $V_{os}$  /  $\Delta vos$  Setup





I<sub>OS</sub> SETUP

I<sub>OSD</sub> SETUP



I<sub>OFF</sub> SETUP

ICS8547AY



## **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{\rm DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.





#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  must meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. Figures 2 to 5 show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are

examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 2. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER



FIGURE 3. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 4. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 5. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE



#### LVDS DRIVER TERMINATION

Figure 6 shows typical termination for LVDS driver in characteristic impedance of  $100\Omega$  differential ( $50\Omega$  single) transmission

line environment. For buffer with multiple LDVS driver, it is recommended to terminate the unused outputs.



FIGURE 6. TYPICAL LVDS DRIVER TERMINATION

# RELIABILITY INFORMATION

#### Table 6. $\theta_{\text{JA}}$ vs. Air Flow Table

# 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W

 $\theta_{IA}$  by Velocity (Linear Feet per Minute)

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS8547 is: 1117





TABLE 6. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |            |                |         |  |  |  |  |
|-----------------------------------------------|------------|----------------|---------|--|--|--|--|
| SYMBOL                                        | BBC        |                |         |  |  |  |  |
| STMBOL                                        | MINIMUM    | NOMINAL        | MAXIMUM |  |  |  |  |
| N                                             |            | 48             |         |  |  |  |  |
| Α                                             |            |                | 1.60    |  |  |  |  |
| <b>A</b> 1                                    | 0.05       |                | 0.15    |  |  |  |  |
| A2                                            | 1.35       | 1.40           | 1.45    |  |  |  |  |
| b                                             | 0.17       | 0.17 0.22 0.27 |         |  |  |  |  |
| С                                             | 0.09 0.20  |                |         |  |  |  |  |
| D                                             |            | 9.00 BASIC     |         |  |  |  |  |
| D1                                            |            | 7.00 BASIC     |         |  |  |  |  |
| D2                                            |            | 5.50 Ref.      |         |  |  |  |  |
| E                                             |            | 9.00 BASIC     |         |  |  |  |  |
| E1                                            |            | 7.00 BASIC     |         |  |  |  |  |
| E2                                            |            | 5.50 Ref.      |         |  |  |  |  |
| е                                             | 0.50 BASIC |                |         |  |  |  |  |
| L                                             | 0.45       | 0.60           | 0.75    |  |  |  |  |
| θ                                             | 0°         |                | 7°      |  |  |  |  |
| ccc                                           |            |                | 0.08    |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-026



# **ICS8547**

# Hex, Low Skew, 1-to-2 DIFFERENTIAL-TO-LVDS CLOCK BUFFERS

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking   | Package                       | Count        | Temperature |
|-------------------|-----------|-------------------------------|--------------|-------------|
| ICS8547AY         | ICS8547AY | 48 Lead LQFP                  | 250 per tray | 0°C to 85°C |
| ICS8547AYT        | ICS8547AY | 48 Lead LQFP on Tape and Reel | 1000         | 0°C to 85°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.