**Bi-CMOS LSI** 

LV2700



# Spread Spectrum Communications IC

# Preliminary

## **Overview**

The LV2700V provides the reception and transmission functions necessary for half-duplex communication in spread-spectrum communications systems.

## **Features**

- Frequency conversion is not required. (direct signal processing at 236 MHz)
- Wide spread-spectrum bandwidth (20 MHz)
- Sanyo developed system for PN code synchronization
- Allows direct primary modulation (FSK and FM) by data and analog signals. (Maximum data rate: 150 kbps)
- Low-voltage operation (2.7 to 5.5 V)
- Low power dissipation (36 mW in RX mode)

# **Functions**

[TX Block]

- · Spectrum spreader
- · Crystal oscillator circuit
- PN code generator (M sequence)
- M sequence code length (31 or 63 chips) and tap switching
- 9.83 MHz PLL

# **Specifications**

#### Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions | Ratings     | Unit |
|-----------------------------|---------------------|------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |            | 6           | V    |
| Allowable power dissipation | Pd max              |            | 150         | mW   |
| Operating temperature       | Topr                |            | -20 to +75  | °C   |
| Storage temperature         | Tstg                |            | -40 to +125 | °C   |

### **Operating Conditions** at $Ta = 25^{\circ}C$

| Parameter                  | Symbol             | Conditions | Ratings    | Unit |
|----------------------------|--------------------|------------|------------|------|
| Recommended supply voltage | V <sub>CC</sub>    |            | 3          | V    |
| Allowable voltage range    | V <sub>CC</sub> op |            | 2.7 to 5.5 | V    |

- SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

SANYO: SSOP30

Package Dimensions [LV2700V] 886868888888 9.95 0.65 0.22 0.4

- Band limiting filter (LPF) for data transmission [RX Block]
- · Spectrum despreader
- Synchronization supplementation and protection
- 236-MHz PLL
- PN code generator (M sequence)
- M sequence code length (31 or 63 chips) and tap switching
- · FSK (FM) demodulator
- · Lock detector

# Electrical Characteristics at Ta = 25°C, $V_{CC}$ = 3 V, fc = 236 MHz, fm = 10 kHz, Vm = 0.2 Vp-p

| Parameter                               |            | Symbol              | Conditions                                              | Ratings |      |     | Linit |
|-----------------------------------------|------------|---------------------|---------------------------------------------------------|---------|------|-----|-------|
|                                         |            |                     |                                                         | min     | typ  | max | Unit  |
|                                         |            | I <sub>CCO</sub> TX | TXV <sub>CC</sub> + V <sub>DD</sub>                     |         | 8    | 11  | mA    |
| Quiescent current                       |            | I <sub>CCO</sub> RX | RFV <sub>CC</sub> + RXV <sub>CC</sub> + V <sub>DD</sub> |         | 12   | 16  | mA    |
| [TX Block]                              |            |                     |                                                         |         |      |     |       |
| Modulated signal voltage                | je         | V <sub>O</sub> TX   | TXDATAOUT, f = 10 kHz                                   |         | 0.2  |     | Vp-p  |
| RF output voltage                       |            | V <sub>O</sub> TX   | TXREOUT                                                 |         | -35  |     | dBm   |
| Spread bandwidth                        |            | WS                  | TXRFOUT                                                 |         | 19.7 |     | MHz   |
| [RX Block]                              |            |                     |                                                         |         |      |     |       |
| Input sensitivity                       |            | V <sub>S</sub> RX   | RFIN                                                    |         |      | -75 | dBm   |
|                                         | High level | V <sub>O</sub> RX1H | RXOUT                                                   | 2.5     |      |     | V     |
| Demodulated output 1                    | Low level  | V <sub>O</sub> RX1L | RXOUT                                                   |         |      | 0.4 | V     |
| Demodulated output 1                    |            | V <sub>O</sub> RX2  | Pin 10 output w/o CEXT                                  | 240     | 300  |     | mVrms |
| Total harmonic distortio                | 'n         | THD RX              | Pin 10 output w/o CEXT                                  |         | 0.5  | 2   | %     |
| Signal-to-noise ratio                   |            | S/N                 | Pin 10 output w/o CEXT                                  | 45      | 55   |     | dB    |
| [CMOS-Level Interface]                  |            |                     |                                                         |         |      |     |       |
| Input high-level voltage                |            | VIH                 | Pins 11 to 15, 17                                       | 2.1     |      |     | V     |
| Input low-level voltage                 |            | VIL                 | Pins 11 to 15, 17                                       |         |      | 0.6 | V     |
| Output high-level voltage               | je         | V <sub>O</sub> H    | Pins 8, 9                                               | 2.5     |      |     | V     |
| Output low-level voltage                | e          | V <sub>O</sub> L    | Pins 8, 9                                               |         |      | 0.4 | V     |
| Input high-level current                |            | Ι <sub>Ι</sub> Η    | Pins 11 to 15, 17                                       |         |      | 5   | μA    |
| Input low-level current                 |            | IIL                 | Pins 11 to 15, 17                                       |         |      | 5   | μA    |
| Input amplitude                         |            | V <sub>IN</sub>     | VCOIN                                                   | -16     |      |     | dBm   |
| Crystal oscillator frequency conditions |            | X <sub>OSC</sub>    | XIN, XOUT                                               | 5       |      | 13  | MHz   |
| Input capacitance                       |            | C <sub>IN</sub>     | RFIN, XIN, VCOIN                                        |         | 2.5  |     | pF    |

# Block Diagram



No. 5651-3/9

## **Pin Functions**

| Pin No. | Pin               | Pin voltage(V) | Pin function                                                                                                                                                | Equivalent circuit                                                        |
|---------|-------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 1       | RFV <sub>CC</sub> |                | RF block power supply                                                                                                                                       |                                                                           |
| 2       | REXT              | 0.2            | Connection for the external capacitor and resistor used by the internal RF amplifier                                                                        |                                                                           |
| 3       | RFIN              | 1              | RF input                                                                                                                                                    | 5KΩ<br>3<br>100Ω<br>7/7<br>2<br>A06917                                    |
| 4       | RFGND             |                | RF block ground                                                                                                                                             |                                                                           |
| 5       | ANTDUMP           | 1.2            | Output for the DC voltage used under strong<br>reception conditions to prevent saturation of the<br>RF amplifier.<br>Voltage variability range: about 0.5 V | 5<br>60 µ A (+)<br>777 A06918                                             |
| 6       | RXV <sub>CC</sub> |                | Reception block power supply                                                                                                                                |                                                                           |
| 7       | BIASIN            |                | DC bias voltage for the demodulation signal<br>processing block (LPF, amplifier, limiter)                                                                   | 23<br>V <sub>CC</sub><br>30kΩ ₹10kΩ<br>7<br>₹20kΩ<br>1kΩ<br>9kΩ<br>406919 |
| 8       | RXOUT             |                | Demodulated data output<br>(This is an open drain output.)                                                                                                  | V <sub>CC</sub> (1)<br>10kΩ (0)<br>10kΩ (0)<br>150 μ A<br>205920          |
| 9       | LOCK DET          |                | Outputs a high level when PN code<br>synchronization is established.<br>(This is a CMOS-level output.)                                                      | MOS<br>INV A06921                                                         |
| 10      | CEXT              | Same as<br>V7  | Amplifier output for demodulated output.<br>The pin 8 output data is made valid by connecting<br>a capacitor between this pin and ground.                   |                                                                           |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin             | Pin voltage(V)      | Pin function                                                                                                       | Equivalent circuit                   |
|---------|-----------------|---------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 11      | CTRL            |                     | Turns the optimal PN code synchronization control on or off. Control is turned on by a high level input.           |                                      |
| 12      | PNT1            |                     | Tap selection for the PN code (M sequence)                                                                         |                                      |
| 13      | PNT2            |                     | PNT1  PNT2  PN code    0  0  CODE1    0  1  CODE2    1  0  CODE3    1  1                                           | $V_{DD}$                             |
| 14      | PNL             |                     | PN code length selection<br>High: 63 chips<br>Low: 31 chips                                                        | 777<br>A06922                        |
| 15      | TX/RX           |                     | Send/receive mode selection.<br>High: Transmission<br>Low: Reception                                               |                                      |
| 16      | V <sub>DD</sub> |                     | CMOS block power supply                                                                                            |                                      |
| 17      | TX DATAIN       |                     | Transmission data input (CMOS levels). Do not apply analog signals to this pin.                                    |                                      |
| 18      | TX DATAOUT      | 1.7<br>0.7<br>1Vp-p | Transmission data output. The output signal is band limited to 300 kHz and voltage limited to 1 Vp-p.              |                                      |
| 19      | DGND            |                     | CMOS block ground                                                                                                  |                                      |
| 20      | XIN             | 1/2V <sub>CC</sub>  | Input for the 9.8304 MHz reference oscillator inverter.                                                            |                                      |
| 21      | XOUT            | 1/2V <sub>CC</sub>  | Output for the 9.8304 MHz reference oscillator inverter. Add a resistor of about 1 $M\Omega$ between XIN and XOUT. | 20 (21)<br>MOS INV A06924            |
| 22      | TXLPF           | 1.5                 | Connection for the 9.8-MHz PLL loop filter used in transmission.                                                   | Phase<br>Det<br>Det<br>C22<br>A06525 |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin                | Pin voltage(V)      | Pin function                                                                                                                                               | Equivalent circuit                                                           |  |  |
|---------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| 23      | LPFIN              | Same as<br>V7       | Demodulated signal input (loop filter output) used in reception.                                                                                           | 23<br>150kHz<br>LPF<br>10kΩ<br>10kΩ<br>10kΩ<br>1kΩ<br>9kΩ<br>406926          |  |  |
| 24      | RXPDOUT            | Same as<br>V25      | Pin 25 buffer output. Connect an external low-<br>pass filter between pins 23 and 24 if required.                                                          | (-) (24)<br>(25) (+) (0.2mA<br>770 A06927                                    |  |  |
| 25      | RXLPF              | 1.5                 | Connection for the 236-MHz PLL loop filter used in reception.                                                                                              | Phase Det O RX                                                               |  |  |
| 26      | LPFOUT             | 1.5                 | Control input for the 236-MHz VCO. The LV2700V<br>includes a switch for selecting the loop filter<br>depending on the mode (transmission or<br>reception). |                                                                              |  |  |
| 27      | TX V <sub>CC</sub> |                     | Transmission power supply                                                                                                                                  |                                                                              |  |  |
| 28      | VCOIN              | 1/2 V <sub>CC</sub> | Input for the output from the 236-MHz VCO.<br>Minimum input level: about –20 dBm                                                                           | V <sub>CC</sub> - (28)<br>50kΩ \$ 5kΩ<br>50kΩ \$<br>50kΩ \$<br>777<br>Α06929 |  |  |
| 29      | AGND               |                     | Analog system ground                                                                                                                                       |                                                                              |  |  |
| 30      | TX RFOUT           | 1.3                 | Spread-spectrum RF output (in transmission<br>mode)                                                                                                        | VCC<br>Spectrum<br>spreader                                                  |  |  |

## **Circuit Operation and Usage Notes**

1. RF amplifier block

The LV2700V includes an on-chip RF amplifier that provides a gain of about 15 dB. An input sensitivity of about -100 dBm can be acquired by adding an external 25-dB RF amplifier. Since IF frequency conversion is not used, a costly IF filter is not required. While the frequencies used are selected to be values relatively infrequently used in the weak field range (under 320 MHz), out of band components must be excluded using a bandpass filter after the antenna to improve both the interference rejection characteristics and the input sensitivity.

### 2. 236-MHz VCO

• The external 236-MHz VCO operates as follows in transmission and reception modes

[TX mode]

The VCO is adjusted to 236 MHz by a PLL circuit based on the 9.8304 reference.

That is, the phases of the VCO output that is input to pin 28 and the signal created by dividing the 9.8304 MHz reference oscillator output by 24 are compared and edge-type phase detector. The error signal is integrated by the pin 22 loop filter and fed back through pin 26 to the VCO control input.

#### [RX mode]

The spread spectrum RF signal input to pin 3 is amplified by 15 dB and a narrow band signal is recovered by a despreader circuit. The PLL circuit is then used for FM detection. That is, the phases of that signal and the VCO output from pin 28 are compared, and the error signal is integrated by the pin 25 loop filter and fed back through pin 26 to the VCO control input. An FM detected demodulated signal can be acquired from pin 25 at this time.

#### • Main characteristics

 For half-duplex communication, a VCO circuit using a SAW resonator is used for both transmission and reception. Control sensitivity: 0.7 to 1.5 MHz/V

Frequency range: 236 MHz ±2 MHz

SAW resonator: We recommend the SAW resonators manufactured by Murata Mfg. Co., Ltd. (with a series resonance frequency error of  $\pm 500$  ppm).

See the VCO circuit on page 8 for the recommended circuit, which is a Colpitts oscillator circuit.

- For unidirectional communication, an LC circuit based VCO may be used for the transmission side.
- The reception PLL circuit lock time is between 2 and 10 ms when power is first applied and between 0.5 and 1.0 ms after a transition from no input to the input present state.
- 3. FSK (FM) modulation technique

Modulation frequency range: 200 Hz to 150 kHz

When a modulated signal is applied to pin 22, there are limitations on low band FSK (FM) modulation, since this is equivalent to applying the modulation as a disturbance signal to the PLL circuit. If it is necessary to apply modulation to even lower bands, the 9.8 MHz reference oscillator circuit should be modified to be a VCXO circuit. [For data input]

Apply the input data to pin 17. The signal is band limited to 300-kHz and then voltage limited to 1 Vp-p and output from pin 18. This signal is passed through a series RC circuit and connected to pin 22. The capacitor is a DC-cut capacitor of about 1  $\mu$ F. The resistor should be about 20 k $\Omega$ , and is used for modulation adjustment. [For analog signal input]

Do not use the internal 300-kHz low-pass filter and limiting amplifier, but rather apply the signal through the RC circuit to pin 22 directly.

When the resistor is 20 k $\Omega$ , the optimal signal input level will be about 0.3 Vp-p.

4. Notes on the FSK (FM) demodulated signal

[For data output]

Connect a capacitor of about 0.1  $\mu$ F between pins 23 and 24, and another 1  $\mu$ F capacitor between pin 10 and ground. This will allow a CMOS-level data output signal to be acquired from pin 8.

[For analog output]

An analog signal can be acquired from pin 10. In this case, do not insert a capacitor between pin 10 and ground. The cutoff frequency of the internal 150-kHz low-pass filter is set somewhat high for two reasons: to prevent PN code leakage and to limit attenuation of high-speed data as much as possible. As a result, this filter is inadequate for

reducing upper harmonic, high band, and other noise in audio signals. The LV2700V is designed so that good quality audio signals can be acquired by connecting an external filter between pins 23 and 24. The pin 24 output includes a buffer amplifier, thus making it a low-impedance output so that this output does not influence the pin 25 loop filter.

#### 5. Pin 7

The DC bias of the amplifier that is connected after the 150-kHz low-pass filter is set with an external resistor. Select a value for this resistor so that V7 will be 1.2 volts when  $V_{CC}$  is 3 volts.

### 6. Lock detection

The LOCK DET pin (a CMOS-level output) goes high when PN code synchronization is detected. This output can be used as a simple technique for determining whether or not a carrier is present.

#### 7. The ANTDUMP pin (pin 5)

This pin outputs a DC level proportional to the RF input level. However, since this level is proportional to the input dBm value, it is not appropriate for use as an S-meter signal. It indicates voltage changes that are only meaningful in strong field reception conditions. It can be used to prevent saturation of the front end RF amplifier. However, the voltage change is +0.5 volt. (The pin 5 voltage for low input levels will be about 1.2 V.)

8. Power supply voltage application

[TX mode]

Provide the power-supply voltage to all the power-supply pins  $TXV_{CC}$ ,  $RFV_{CC}$ ,  $RXV_{CC}$ , and  $V_{DD}$ . Power saving is applied to the RF block bias internally.

[RX mode]

Provide the power-supply voltage to the  $RFV_{CC}$ ,  $RXV_{CC}$ , and  $V_{DD}$  pin.  $TXV_{CC}$  must be left open.

#### 9. When changing the RF frequency from 236 MHz

There are cases, for example due to considerations related to the SAW resonator characteristics, where it may be desirable to construct a system using a frequency other than 236 MHz. A 236-MHz AM synchronization detection output is used for PN code synchronization control. Since an RC circuit is used for the VCO output 90° phase shift circuit for this AM synchronization detection, it may not be possible to acquire the stipulated phase difference if the frequency is moved significantly far from 236 MHz. Assuming that a range of  $45\pm5^{\circ}$  is allowed, the corresponding frequency range will be 200 to 280 MHz.

### Characteristics

236-MHz VCO Control Characteristics



## VCO Circuit



Transistor: 2SC5245

Use an inductor with a value of 84 nH  $\pm$ 2% for the series inductor L

An LC oscillator circuit may be used for the transmission side VCO for unidirectional communications systems.





- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of June, 1997. Specifications and information herein are subject to change without notice.