

#### QUARTZ CRYSTAL OSCILLATOR

#### ■ GENERAL DESCRIPTION

The NJU6323 series is a C-MOS quartz crystal oscillator which consists of an oscillation amplifier, 3-stage divider, output frequency selector and 3-state output buffer.

The oscillation frequency is as wide as up to 50MHz and the symmetry of 45-55% is realized over full oscillation frequency range.

The oscillation amplifier incorporates feed-back resistance and oscillation capacitors(Cg, Cd), therefore, it requires no external component except quartz crystal.

The 3-stage divider outputs  $f_0$ ,  $f_0/2$ ,  $f_0/4$  and  $f_0/8$  to the output frequency selector and it determined one output frequency according to the combination of two input-signal.

The 3-state output buffer is C-MOS compatible and capable of 10 LSTTL driving.

## **■** FEATURES

- Operating Voltage -- 3.0~6.0V
- Maximum Oscillation Frequency -- 50MHz
- Low Operating Current
- High Fan-outLSTTL 10
- 3-state Output Buffer
- Selected Frequency Output (mask option)
   Only one frequency out of f0, f<sub>0</sub>/2, f<sub>0</sub>/4
   and f<sub>0</sub>/8 output
- Oscillation Capacitors Cg and Cd on-chip
- Oscillation and/or Output Stand-by Function
- Package Outline
   CHIP/EMP 8
- C-MOS Technology

#### ■ LINE-UP TABLE

| Type No.                        | Cg        | Cd | Osc.Stop Function |
|---------------------------------|-----------|----|-------------------|
| NJU6323<br>NJU6323J<br>NJU6323P | 323J 21pF |    | Yes<br>Yes<br>Yes |

#### ■ PACKAGE OUTLINE





NJU6323XC

NJU6323XE

#### ■ PIN CONFIGURATION/PAD LOCATION



**■ COORDINATES** 

Unit: µm

| No.                             | PAD                                     | Х                                        | Υ                                             |
|---------------------------------|-----------------------------------------|------------------------------------------|-----------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7 | FOUT<br>IN2<br>IN1<br>Vss<br>CONT<br>XT | 165<br>165<br>165<br>165<br>1113<br>1113 | 651<br>484<br>317<br>149<br>149<br>317<br>484 |
| 8                               | V <sub>DD</sub>                         | 1113                                     | 651                                           |

Chip Size Chip Thickness : 1.28 X 0.8mm : 400 \( \alpha m \pm 30 \( \alpha m \)



# **■ BLOCK DIAGRAM**



# **■ TERMINAL DESCRIPTION**

| NO. | SYMBOL          | F U N C T I O N                                                          |  |  |  |
|-----|-----------------|--------------------------------------------------------------------------|--|--|--|
| 5   | CONT            | Oscillation Stop Control and Divider Reset    CONT   FOUT                |  |  |  |
| 6   | ΧT              | Quartz Crystal Connecting Terminals                                      |  |  |  |
| 7   | XT .            |                                                                          |  |  |  |
| 8   | V <sub>DD</sub> | + 5V                                                                     |  |  |  |
| 3   | IN1<br>IN2      | 3-Stage Divider Outputs Selected by IN1 and IN2    IN1                   |  |  |  |
|     |                 | L L fo/8                                                                 |  |  |  |
| 1   | Four            | Output either one frequency from $f_0$ , $f_0/2$ , $f_0/4$ , and $f_0/8$ |  |  |  |
| 4   | Vss             | GND                                                                      |  |  |  |

# ■ ABSOLUTE MAXIMUM RATINGS

( Ta=25℃ )

| PARAMETER                      | SYMBOL | RATINGS                     | UNIT |
|--------------------------------|--------|-----------------------------|------|
| Supply Voltage V <sub>DD</sub> |        | -0.5 ~ +7.0                 | V    |
| Input Voltage                  | VIN    | -0.5 ~ V <sub>DD</sub> +0.5 | ٧    |
| Output Voltage                 | Vo     | -0.5 ~ V <sub>DD</sub> +0.5 | ٧    |
| Input Current                  | In     | ±10                         | mA   |
| Output Current                 | lo     | ±25                         | . mA |
| Power Dissipation (EMP)        | P□     | 200                         | mW   |
| Operating Temperature Range    | Topr   | -40 <b>~</b> + 85           | င    |
| Storage Temperature Range Tstg |        | -65 <b>∼</b> +150           | ဗ    |

(Note) Decoupling capacitor should be connected between  $V_{\text{DD}}$  and  $V_{\text{SS}}$  due to the stabilized operation for the circuit.



# **ELECTRICAL CHARACTERISTICS**

( Ta=25℃, V<sub>DD</sub>=5V )

| PARAMETER               | SYMBOL                         | CONDITIONS                                                      | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| Operating Voltage       | $V_{\scriptscriptstyle  m DD}$ |                                                                 | 3   |     | 6   | ٧    |
| Operating Current       | ממ                             | fosc=16MHz, No load                                             |     |     | 10  | mA   |
| Stand-by Current        | lst                            | CONT,XT=Vss, No load (Note)                                     |     |     | 1   | μA   |
| Input Voltage           | V <sub>IH</sub>                |                                                                 | 3.5 |     | 5.0 | ,    |
|                         | VIL                            |                                                                 | 0   |     | 1.5 | ٧    |
| Output Current          | Гон                            | V <sub>DD</sub> =5V, V <sub>OH</sub> =4.5V                      | 4   |     |     | mA   |
|                         | lor                            | V <sub>DD</sub> =5V, V <sub>OL</sub> =0.5V                      | 4   |     |     |      |
| Input Current           | IIN                            | CONT, IN1, IN2 Terminals<br>CONT, IN1, IN2=Vss                  |     |     | 400 | μA   |
|                         | Cg                             | Refer to Line-Up Table.                                         |     |     |     | F    |
| Internal Capacitor      | Cd                             |                                                                 |     |     |     | pF   |
| Max. Oscillation Freq.  | fmax                           | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF                       | 50  |     |     | MHz  |
| Output Signal Symmetry  | SYM                            | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF at 1/2V <sub>DD</sub> | 45  | 50  | 55  | %    |
| Output Signal Rise Time | t <sub>r</sub>                 | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF, 10% - 90%            |     |     | 8   | ns   |
| Output Signal Fall Time | t <sub>f</sub>                 | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF, 90% - 10%            |     |     | 8   | ns   |

Note ) Excluding input current on CONT terminal.

### **■ MEASUREMENT CIRCUITS**

# (1) Output Signal Symmetry (C<sub>L</sub>=15pF)



(2) Output Signal Rise/Fall Time (C<sub>L</sub>=15pF)



# NJU6323 Series

# **MEMO**

[CAUTION]
The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.