# LR38575

#### DESCRIPTION

The LR38575 is a CMOS timing generator IC which generates timing pulses for driving 1 310 k-pixel CCD area sensor and processing pulses.

## FEATURES

- Designed for 1/3.2-type 1 310 k-pixel CCD area sensor
- Frequency of driving horizontal CCD : 12.272725
   MHz
- In monitoring mode, it can be obtained 30 fields/s
- Two still mode types :
  3 fields period and 4 fields period
- External shutter control function with serial data input is possible
- +3.3 V and +4.5 V power supplies
- Package : 48-pin QFP (P-QFP048-0707) 0.5 mm pin-pitch

## Timing Generator IC for 1 310 k-pixel CCD

### **PIN CONNECTIONS**



In the absence of confirmation by device specification sheets, SHARP takes no responsibility for any defects that may occur in equipment using any SHARP devices shown in catalogs, data books, etc. Contact SHARP in order to obtain the latest device specification sheets before using any SHARP device.

## **BLOCK DIAGRAM**



## **PIN DESCRIPTION**

| PIN NO. | SYMBOL     | IO SYMBOL | POLARITY | PIN NAME                             | DESCRIPTION                                                                             |  |  |  |
|---------|------------|-----------|----------|--------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|
| 1       | OFDC       | O3        | Л        | Control pulse output for OFD voltage | A pulse to control OFD voltage.                                                         |  |  |  |
| 2       | V1X        | â         | П        | Vertical transfer                    | A vertical transfer pulse for the CCD.                                                  |  |  |  |
| 2       | VIX        | O3        | ſĹ       | pulse output 1                       | Connect to V1x pin of vertical driver IC.                                               |  |  |  |
| 3       | VH1AX      | O3        | Ţ        | Readout pulse<br>output 1A           | A pulse that transfers the charge of the photo-diode to<br>the vertical shift register. |  |  |  |
|         |            |           |          |                                      | Connect to VH1AX pin of vertical driver IC.                                             |  |  |  |
| 4       | 4 VH1вх ОЗ |           | Ţ        | Readout pulse<br>output 1B           | A pulse that transfers the charge of the photo-diode to<br>the vertical shift register. |  |  |  |
|         |            |           |          | Vertical transfer                    | Connect to VH1BX pin of vertical driver IC.                                             |  |  |  |
| 5       | V2X        | O3        | ſL       | Vertical transfer                    | A vertical transfer pulse for the CCD.                                                  |  |  |  |
|         | Voo        |           |          | pulse output 2                       | Connect to V2x pin of vertical driver IC.                                               |  |  |  |
| 6       | VDD3       | _         | _        | Power supply                         | Supply of +3.3 V power.                                                                 |  |  |  |
| 7       | GND        | _         | _        | Ground                               | A grounding pin.                                                                        |  |  |  |
| 8       | Vзх        | O3        | Л        | Vertical transfer                    | A vertical transfer pulse for the CCD.                                                  |  |  |  |
|         |            |           |          | pulse output 3                       | Connect to V <sub>3</sub> x pin of vertical driver IC.                                  |  |  |  |
|         | VНзах      | O3        | T        | Readout pulse<br>output 3A           | A pulse that transfers the charge of the photo-diode to                                 |  |  |  |
| 9       |            |           |          |                                      | the vertical shift register.                                                            |  |  |  |
|         |            |           |          |                                      | Connect to VH3AX pin of vertical driver IC.                                             |  |  |  |
|         | Miles      | О3        | T        | Readout pulse<br>output 3B           | A pulse that transfers the charge of the photo-diode to                                 |  |  |  |
| 10      | VHзвх      |           |          |                                      | the vertical shift register.                                                            |  |  |  |
|         |            |           |          | Mantinal turn of an                  | Connect to VH3BX pin of vertical driver IC.                                             |  |  |  |
| 11      | V4X        | O3        | U<br>I   | Vertical transfer                    | A vertical transfer pulse for the CCD.                                                  |  |  |  |
|         |            |           |          | pulse output 4                       | Connect to V4x pin of vertical driver IC.                                               |  |  |  |
|         |            | ох оз     |          | OFD pulse output                     | A pulse that sweeps the charge of the photo-diode for                                   |  |  |  |
| 12      | OFDX       |           | T        |                                      | the electronic shutter. Connect to OFD pin of the CCD                                   |  |  |  |
|         |            |           |          |                                      | through the vertical driver IC and DC offset circuit.                                   |  |  |  |
|         |            |           |          |                                      | Held at H level in normal mode.                                                         |  |  |  |
|         | PBLK       | O3        | T        |                                      | A pulse for pre-blanking. This pulse is controlled by                                   |  |  |  |
|         |            |           |          |                                      | serial data BLKCNT.                                                                     |  |  |  |
|         |            |           |          | Pre-blanking pulse<br>output         | BLKCNT = H; This pulse stays low during the                                             |  |  |  |
|         |            |           |          |                                      | absence of effective pixels within the                                                  |  |  |  |
| 13      |            |           |          |                                      | vertical blanking or during the                                                         |  |  |  |
|         |            |           |          |                                      | sweepout signal.                                                                        |  |  |  |
|         |            |           |          |                                      | BLKCNT = L; This pulse stays high during the                                            |  |  |  |
|         |            |           |          |                                      | sweepout signal.                                                                        |  |  |  |
|         |            |           |          |                                      | The output phase of PBLK is selected by serial data.                                    |  |  |  |

| PIN NO. | SYMBOL  | IO SYMBOL | POLARITY | PIN NAME DESCRIPTION |                                                                 |              |                                             |  |                                                          |  |
|---------|---------|-----------|----------|----------------------|-----------------------------------------------------------------|--------------|---------------------------------------------|--|----------------------------------------------------------|--|
|         |         |           |          |                      | A pulse to clamp the optical black signal.                      |              |                                             |  |                                                          |  |
|         |         |           |          |                      | This pulse is controlled by serial data BCPCNT;                 |              |                                             |  |                                                          |  |
|         |         |           |          |                      | BCPCNT = H; This pulse stays high during the                    |              |                                             |  |                                                          |  |
|         | DODY    | 00        | זר       | Optical black clamp  | absence of effective pixels within the                          |              |                                             |  |                                                          |  |
| 14      | BCPX    | O3        | T        | pulse output         | vertical blanking or during the                                 |              |                                             |  |                                                          |  |
|         |         |           |          |                      | sweepout signal.                                                |              |                                             |  |                                                          |  |
|         |         |           |          |                      | BCPCNT = L; This pulse stays high during the                    |              |                                             |  |                                                          |  |
|         |         |           |          |                      | sweepout signal.                                                |              |                                             |  |                                                          |  |
| 15      |         | 02        | ٦٢       |                      | A pulse to clamp the dummy outputs of the CCD signal.           |              |                                             |  |                                                          |  |
| 15      | CLPX    | O3        |          | Clamp pulse output   | This pulse stays high during the sweepout period.               |              |                                             |  |                                                          |  |
| 10      |         | OGMAD     | Л        |                      | An output pin for AD converter. The output phase of             |              |                                             |  |                                                          |  |
| 16      | ADCK    | O6MA3     | ][]      | AD clock output      | ADCK is selected by serial data in 90° steps.                   |              |                                             |  |                                                          |  |
| 17      | GND     | -         | -        | Ground               | A grounding pin.                                                |              |                                             |  |                                                          |  |
|         |         |           | L        |                      | A pulse to clamp the feed-through level for the CCD.            |              |                                             |  |                                                          |  |
| 18      | 18 FCDS | O6MA3     |          | CDS pulse output 1   | The output phase and output polarity of FCDS are                |              |                                             |  |                                                          |  |
|         |         |           | Ţ        |                      | selected by serial data.                                        |              |                                             |  |                                                          |  |
|         | 19 FS   | O6MA3     | L        | - CDS pulse output 2 | A pulse to sample-hold the signal for the CCD.                  |              |                                             |  |                                                          |  |
| 19      |         |           |          |                      | The output phase and output polarity of FS are selected         |              |                                             |  |                                                          |  |
|         |         |           | T        |                      | by serial data.                                                 |              |                                             |  |                                                          |  |
| 20      | Vdd3    | -         | -        | Power supply         | Supply of +3.3 V power.                                         |              |                                             |  |                                                          |  |
|         |         | ICU3      | -        | All clear input      | An input pin for resetting all internal circuits at power-on.   |              |                                             |  |                                                          |  |
| 21      | ACLX    |           |          |                      | Connect to VDD through the diode and GND through the            |              |                                             |  |                                                          |  |
|         |         |           |          |                      | capacitor.                                                      |              |                                             |  |                                                          |  |
| 22      | RS      | O6MA3     |          | S/H pulse output     | A pulse to sample-hold the signal for the CDS circuit.          |              |                                             |  |                                                          |  |
|         |         | 000000    |          |                      | The output polarity of RS is selected by serial data.           |              |                                             |  |                                                          |  |
| 23      | GND     | -         | -        | Ground               | A grounding pin.                                                |              |                                             |  |                                                          |  |
|         |         | I ICU3    |          |                      |                                                                 |              |                                             |  | An input pin to control internal vertical clock for long |  |
|         | VCON    |           |          |                      | shutter speed.                                                  |              |                                             |  |                                                          |  |
|         |         |           | -        |                      | H level or open : VD                                            |              |                                             |  |                                                          |  |
| 24      |         |           |          | VD control input     | L level : VD is masked by the pulse which                       |              |                                             |  |                                                          |  |
|         |         |           |          |                      | is latched at the rising edge of VD.                            |              |                                             |  |                                                          |  |
|         |         |           |          |                      | It's necessary to be set SMD = high and number of the           |              |                                             |  |                                                          |  |
|         |         |           |          |                      | fields data $n \ge 2$ in serial data control at VCON operation. |              |                                             |  |                                                          |  |
| 25      | СКІ     | OSCI3     | _        | Clock input          | An input pin for reference clock oscillation.                   |              |                                             |  |                                                          |  |
|         |         |           |          |                      | The frequency is 24.54545 MHz.                                  |              |                                             |  |                                                          |  |
| 26      | ско     | OSCO3     | -        | Clock output         | An output pin for reference clock oscillation.                  |              |                                             |  |                                                          |  |
|         |         |           |          |                      | The output is the inverse of CKI (pin 25).                      |              |                                             |  |                                                          |  |
| 27      | CLK     | K O6MA3   | _к обмаз | обмаз П              |                                                                 | Clock output | An output pin to generate HD and VD pulses. |  |                                                          |  |
|         |         |           | ΙU       |                      | The frequency is 12.272725 MHz.                                 |              |                                             |  |                                                          |  |

| pin no.                                                                   | SYMBOL           | IO SYMBOL | POLARITY   | PIN NAME              | DESCRIPTION                                                  |  |  |  |  |
|---------------------------------------------------------------------------|------------------|-----------|------------|-----------------------|--------------------------------------------------------------|--|--|--|--|
|                                                                           |                  |           |            |                       | An output pin for DSP IC. The frequency is 12.272725 MHz.    |  |  |  |  |
| 28                                                                        | DCLK             | O6MA3     | ][         | Clock output          | The output phase of DCLK is selected by serial data in       |  |  |  |  |
|                                                                           |                  |           |            |                       | 90° steps.                                                   |  |  |  |  |
|                                                                           |                  | 100       |            | Vertical reference    | An input pin for reference of vertical pulse.                |  |  |  |  |
| 29                                                                        | VD               | IC3       |            | pulse input           | Connect to VD pin of DSP IC.                                 |  |  |  |  |
| 30                                                                        | Vdd3             | -         | -          | Power supply          | Supply of +3.3 V power.                                      |  |  |  |  |
| 31                                                                        | GND              | -         | -          | Ground                | A grounding pin.                                             |  |  |  |  |
| 32                                                                        | HD               | IC3       |            | Horizontal drive      | An input pin for reference of horizontal pulse.              |  |  |  |  |
| 32                                                                        | пр               | 103       |            | pulse input           | Connect to HD pin of DSP IC.                                 |  |  |  |  |
| 33                                                                        | ED <sub>0</sub>  | ICSU3     |            | Stroba pulsa input    | An input pin for the strobe pulse, to control the functions  |  |  |  |  |
| 33                                                                        | ED0              | 10503     | -          | Strobe pulse input    | of LR38575. For details, see "Serial Data Control".          |  |  |  |  |
|                                                                           |                  |           |            | Shift register alaak  | An input pin for the clock of the shift register, to control |  |  |  |  |
| 34                                                                        | ED1              | ICSU3     | -          | Shift register clock  | the functions of LR38575. For details, see "Serial Data      |  |  |  |  |
|                                                                           |                  |           |            | input                 | Control".                                                    |  |  |  |  |
|                                                                           |                  |           |            | Chift register data   | An input pin for the data of the shift register, to control  |  |  |  |  |
| 35                                                                        | ED2              | ICSU3     |            | Shift register data   | the functions of LR38575. For details, see "Serial Data      |  |  |  |  |
|                                                                           |                  |           |            | input                 | Control".                                                    |  |  |  |  |
|                                                                           |                  | 0.0       | ПГ         | Line index pulse      | The pulse is used in color separator.                        |  |  |  |  |
| 36                                                                        | ID               | O3        | Л          | output                | The signal switches between high and low at every line.      |  |  |  |  |
| 37                                                                        | TST1             | ICD4      | -          | Test pin 1            | A test pin. Set open or to L level in normal mode.           |  |  |  |  |
| 38                                                                        | TST <sub>2</sub> | ICD4      | Ι          | Test pin 2            | A test pin. Set open or to L level in normal mode.           |  |  |  |  |
|                                                                           |                  | ICU4      |            | CCD selection input   | An input pin to select CCD. It should be used with           |  |  |  |  |
| 39                                                                        | CCD              |           | -          |                       | MODE input which is in the serial data.                      |  |  |  |  |
|                                                                           |                  |           |            |                       | Fix to H level or open.                                      |  |  |  |  |
| 40                                                                        | Vdd4             | -         | -          | Power supply          | Supply of +3.3 to +4.5 V power.                              |  |  |  |  |
| 41                                                                        | FH1              | O6MA43    | Π          | Horizontal transfer   | A horizontal transfer pulse for the CCD.                     |  |  |  |  |
| 41                                                                        | ГПІ              |           |            | pulse output 1        | Connect to $\phi_{H1}$ pin of the CCD.                       |  |  |  |  |
| 42                                                                        | GND              | -         | Ι          | Ground                | A grounding pin.                                             |  |  |  |  |
| 43                                                                        | FH2              | O6MA43    | Л          | Horizontal transfer   | A horizontal transfer pulse for the CCD.                     |  |  |  |  |
| 43                                                                        | 1112             |           | Πſ         | pulse output 2        | Connect to $\phi_{H2}$ pin of the CCD.                       |  |  |  |  |
| 44                                                                        | VDD4             | -         | -          | Power supply          | Supply of +3.3 to +4.5 V power.                              |  |  |  |  |
| 45                                                                        | TST₃             | ICD4      | -          | Test pin 3            | A test pin. Set open or to L level in normal mode.           |  |  |  |  |
| 46                                                                        | FR               | O6MA43    | L          | Reset pulse output    | A pulse to reset the charge of output circuit.               |  |  |  |  |
| 40                                                                        | 111              |           |            | neset puise output    | The output phase of FR is selected by serial data.           |  |  |  |  |
|                                                                           |                  | ICU3      |            | Drive mode selection  | An input pin to select the period of still mode.             |  |  |  |  |
| 47                                                                        | DRMD             |           | -          |                       | L level : 3 fields period                                    |  |  |  |  |
|                                                                           |                  |           |            | input                 | H level or open : 4 fields period                            |  |  |  |  |
| 48                                                                        | SHTR             | O3        |            | Trigger output        | A trigger pulse for effective signal period.                 |  |  |  |  |
| IC3 : Input pin (CMOS level) O3 : Output pin (output high level is VDD3.) |                  |           |            |                       |                                                              |  |  |  |  |
| ICU3 : Input pin (CMOS level with pull-up resistor)                       |                  |           |            |                       | O6MA3 : Output pin (output high level is VDD3.)              |  |  |  |  |
| ICSU3 : Input pin (CMOS schmitt-trigger level with pull-up resistor)      |                  |           |            |                       | O6MA43 : Output pin (output high level is VDD4.)             |  |  |  |  |
| ICU4                                                                      | • •              | •         |            | n pull-up resistor)   | OSCI3 : Input pin for oscillation                            |  |  |  |  |
| ICD4                                                                      | : Input pi       | n (CMOS   | level with | n pull-down resistor) | OSCO3 : Output pin for oscillation                           |  |  |  |  |

#### Serial Data Control SERIAL DATA INPUT TIMING



ED<sub>2</sub> is shifted at the rising edge of ED<sub>1</sub>, and is latched at the rising edge of ED<sub>0</sub>.

PWSA is effective at the rising edge of ED<sub>0</sub>, but others are effective at the horizontal line in which VH<sub>1AX</sub> to VH<sub>3BX</sub> are active.

ED<sub>0</sub> should be at low level during data inputs of ED<sub>1</sub> and ED<sub>2</sub>.

Since all internal data are set to low level by ACLX, EDo to ED2 should be input for proper operations. Since all internal data except PWSA are set to low level by PWSA, ED0 to ED2 should be input for proper operations.

#### SERIAL DATA INPUTS

| DATA    | NAME            | FUNCTION                                       | FUNCTION DATA = L DATA = H |            | AT ACLX = L |  |
|---------|-----------------|------------------------------------------------|----------------------------|------------|-------------|--|
| D00-D06 | SD0-SD6         | Step of high speed shutter                     | -                          | All L      |             |  |
| D07     | SD7             |                                                |                            |            |             |  |
| D08     | SD8             | Number of exposed fields                       | -                          | -          | All L       |  |
| D09     | SD9             |                                                |                            |            |             |  |
| D10     | SMD             | Electronic shutter mode control                | -                          | -          | L           |  |
| D11     | INMD            | Integration mode control                       | Monitoring                 | Still      | L           |  |
| D12     | PWSA            | Power save control                             | Normal                     | Power save | -           |  |
| D13     | PLCH            | Polarity control of FCDS, FS and RS pulses     | Negative                   | Positive   | L           |  |
| D14     | MODE            | Monitoring mode selection<br>with CCD (pin 39) | No use                     | L          |             |  |
| D15     | BCPCNT          | BCP control                                    | Discontinuous              | Continuous | L           |  |
| D16     | ML1             |                                                |                            | All L      |             |  |
| D17     | ML2             |                                                | -                          | AIL        |             |  |
| D18     | MR1             |                                                |                            |            |             |  |
| D19     | MR2             |                                                | -                          | All L      |             |  |
| D20     | MR3             |                                                |                            |            |             |  |
| D21     | MC1             |                                                |                            |            |             |  |
| D22     | MC <sub>2</sub> |                                                | -                          | All L      |             |  |
| D23     | МСз             |                                                |                            |            |             |  |
| D24     | MS1             | Phase control                                  |                            |            |             |  |
| D25     | MS <sub>2</sub> |                                                | -                          | -          | All L       |  |
| D26     | MS3             |                                                |                            |            |             |  |
| D27     | MD1             |                                                |                            | All L      |             |  |
| D28     | MD2             |                                                | -                          |            |             |  |
| D29     | MDз             |                                                |                            |            |             |  |
| D30     | MA1             |                                                |                            | All L      |             |  |
| D31     | MA2             |                                                |                            |            |             |  |
| D32     | MP1             |                                                |                            | All L      |             |  |
| D33     | MP <sub>2</sub> |                                                |                            |            |             |  |
| D34     | BLKCNT          | PBLK control Discontinuous Continuou           |                            |            | L           |  |
| D35     | VHCONT          | VH1AX to VH3BX control                         | Normal                     | L          |             |  |

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             | SYMBOL     | RATING               | UNIT |
|-----------------------|------------|----------------------|------|
| Supply voltage        | Vdd3, Vdd4 | -0.3 to +6.0         | V    |
| Input voltage         | Vıз        | -0.3 to VDD3 + 0.3   | V    |
| input voltage         | VI4        | 4 -0.3 to VDD4 + 0.3 |      |
| Output voltage        | Vo3        | -0.3 to VDD3 + 0.3   | V    |
| Output voltage        | VO4        | -0.3 to VDD4 + 0.3   | V    |
| Operating temperature | TOPR       | -20 to +70           | °C   |
| Storage temperature   | Tstg       | -55 to +150          | °C   |

## **ELECTRICAL CHARACTERISTICS**

| DC Characteristics (VDD3 | - 5.0 V 10     | v D D 4, $v D D 4 = v D D 3 10 3$ | .5 V, VDD4 |      | , IOFN - | -20 10 | · · · · · · · · · · · · · · · · · · · |
|--------------------------|----------------|-----------------------------------|------------|------|----------|--------|---------------------------------------|
| PARAMETER                | SYMBOL         | CONDITIONS                        | MIN.       | TYP. | MAX.     | UNIT   | NOTE                                  |
| Input "Low" voltage      | VIL3-1         |                                   |            |      | 0.2VDD3  | V      | 1, 2                                  |
| Input "High" voltage     | VIH3-1         |                                   | 0.8VDD3    |      |          | V      | 1, 2                                  |
| Input "Low" voltage      | VIL3-2         |                                   | 0.2Vdd3    |      |          | V      |                                       |
| Input "High" voltage     | Vінз-2         | Schmitt-buffer                    |            |      | 0.75Vdd3 | V      | 3                                     |
| Hysteresis voltage       | Vt+ – Vt-      |                                   | 0.08Vdd3   |      |          | V      |                                       |
| Input "Low" voltage      | VIL4           |                                   |            |      | 0.2VDD4  | V      | 4 5                                   |
| Input "High" voltage     | VIH4           |                                   | 0.8VDD4    |      |          | V      | 4, 5                                  |
| Input "Low" current      | IIL3-1         | VI = 0 V                          |            |      | 1.0      | μA     | 1                                     |
| Input "High" current     | Іінз-1         | VI = VDD3                         |            |      | 1.0      | μA     | I                                     |
| Input "Low" current      | IIL3-2         | VI = 0 V                          | 2.0        |      | 60       | μA     | 2, 3                                  |
| Input "High" current     | Іінз-2         | VI = VDD3                         |            |      | 2.0      | μA     | 2, 3                                  |
| Input "Low" current      | L4-1           | VI = 0 V                          | 2.0        |      | 60       | μA     | 4                                     |
| Input "High" current     | IIH4-1         | VI = VDD4                         |            |      | 2.0      | μA     | 4                                     |
| Input "Low" current      | <b> </b> IL4-2 | VI = 0 V                          |            |      | 2.0      | μA     | 5                                     |
| Input "High" current     | IIH4-2         | VI = VDD4                         | 2.0        |      | 60       | μA     | 5                                     |
| Output "Low" voltage     | VOL3-1         | IoL = 2 mA                        |            |      | 0.4      | V      | 6                                     |
| Output "High" voltage    | Vонз-1         | Іон = -1 mA                       | Vdd3 - 0.5 |      |          | V      | 0                                     |
| Output "Low" voltage     | VOL3-2         | IoL = 2 mA                        |            |      | 0.4      | V      | 7                                     |
| Output "High" voltage    | Vонз-2         | Іон = –2 mA                       | Vdd3 – 0.5 |      |          | V      | '                                     |
| Output "Low" voltage     | Vol3-3         | lo∟ = 3 mA                        |            |      | 0.4      | V      | 8                                     |
| Output "High" voltage    | Vонз-з         | Iон = -3 mA                       | Vdd3 - 0.5 |      |          | V      | 0                                     |
| Output "Low" voltage     | Vol4           | lo∟ = 9 mA                        |            |      | 0.4      | V      | _                                     |
| Output "High" voltage    | Vон4           | Iон = -9 mA                       | Vdd4 - 0.5 |      |          | V      | 9                                     |

## **DC Characteristics** (VDD3 = 3.0 V to VDD4, VDD4 = VDD3 to 5.5 V, VDD4 $\ge$ VDD3, TOPR = -20 to +70°C)

#### NOTES :

- 1. Applied to inputs (IC3, OSCI3).
- 2. Applied to input (ICU3).
- 3. Applied to input (ICSU3).
- 4. Applied to input (ICU4).
- 5. Applied to input (ICD4).

- 6. Applied to output (O3).
- Applied to output (OSCO3). (Output (OSCO3) measures on condition that input (OSCI3) level is 0 V or VDD3.)
- 8. Applied to output (O6MA3).
- 9. Applied to output (O6MA43).

## PACKAGE OUTLINES

