

#### High-voltage half bridge driver

#### **Features**

- High voltage rail up to 600V
- dV/dt immunity ±50V/nsec in full temperature range
- Driver current capability:
  - 400mA source,
  - 650mA sink
- Switching times 50/30 nsec rise/fall with 1nF load
- CMOS/TTL Schmitt trigger inputs with hysteresis and pull down
- Shut down input
- Dead time setting
- Under voltage lock out
- Integrated bootstrap diode
- Clamping on V<sub>CC</sub>
- SO-8/DIP-8 packages



#### **Description**

The L6384E is an high-voltage device, manufactured with the BCD"OFF-LINE" technology. It has an Half - Bridge Driver structure that enables to drive N-channel Power MOS or IGBT. The High Side (Floating) Section is enabled to work with voltage Rail up to 600V. The Logic Inputs are CMOS/TTL compatible for ease of interfacing with controlling devices. Matched delays between Low and High Side Section simplify high frequency operation. Dead time setting can be readily accomplished by means of an external resistor.





Contents L6384E

## **Contents**

| 1 | Elect | rical data                               | 3 |
|---|-------|------------------------------------------|---|
|   | 1.1   | Absolute maximum ratings                 | 3 |
|   | 1.2   | Thermal data                             | 3 |
|   | 1.3   | Recommended operating conditions         | 4 |
| 2 | Pin c | onnection                                | 5 |
| 3 | Elect | rical characteristics                    | 6 |
|   | 3.1   | AC operation                             | 6 |
|   | 3.2   | DC operation                             | 6 |
|   | 3.3   | Timing diagram                           | 7 |
| 4 | Boots | strap driver                             | 8 |
|   | 4.1   | C <sub>BOOT</sub> selection and charging | 8 |
| 5 | Туріс | eal characteristic1                      | 0 |
| 6 | Packa | age mechanical data                      | 2 |
| 7 | Orde  | r codes 1                                | 5 |
| 8 | Revis | sion history1                            | 6 |

L6384E Electrical data

### 1 Electrical data

### 1.1 Absolute maximum ratings

Table 1. Absolute maximum ratings

| Symbol                            | Parameter                                        | Value                        | Unit |
|-----------------------------------|--------------------------------------------------|------------------------------|------|
| V <sub>out</sub>                  | Output voltage                                   | -3 to V <sub>boot</sub> -18  | V    |
| V <sub>cc</sub>                   | Supply voltage (1)                               | - 0.3 to 14.6                | V    |
| Is                                | Supply current (1)                               | 25                           | mA   |
| V <sub>boot</sub>                 | Floating supply voltage                          | -1 to 618                    | V    |
| V <sub>hvg</sub>                  | High side gate output voltage                    | -1 to V <sub>boot</sub>      | V    |
| V <sub>lvg</sub>                  | Low side gate output voltage                     | -0.3 to V <sub>cc</sub> +0.3 | V    |
| V <sub>i</sub>                    | Logic input voltage                              | -0.3 to V <sub>cc</sub> +0.3 | V    |
| V <sub>sd</sub>                   | Shut down/dead time voltage                      | -0.3 to V <sub>cc</sub> +0.3 | V    |
| dV <sub>out</sub> /d <sub>t</sub> | Allowed output slew rate                         | 50                           | V/ns |
| P <sub>tot</sub>                  | Total power dissipation (T <sub>j</sub> = 85 °C) | 750                          | mW   |
| T <sub>J</sub>                    | Junction temperature                             | 150                          | °C   |
| T <sub>s</sub>                    | Storage temperature                              | -50 to 150                   | °C   |

The device has an internal Clamping Zener between GND and the Vcc pin, It must not be supplied by a Low Impedence Voltage Source.

Note: ESD immunity for pins 6, 7 and 8 is guaranteed up to 900 V (Human Body Model)

#### 1.2 Thermal data

Table 2. Thermal data

| Symbo               | Parameter                              | SO-8 | DIP-8 | Unit |
|---------------------|----------------------------------------|------|-------|------|
| R <sub>th(JA)</sub> | Thermal Resistance Junction to ambient | 150  | 100   | °C/W |

Electrical data L6384E

## 1.3 Recommended operating conditions

Table 3. Recommended operating conditions

| Symbol                         | Pin | Parameter               | Test condition | Min | Тур | Max                | Unit |
|--------------------------------|-----|-------------------------|----------------|-----|-----|--------------------|------|
| $V_{out}$                      | 6   | Output Voltage          |                | (1) |     | 580                | V    |
| V <sub>BS</sub> <sup>(2)</sup> | 8   | Floating Supply Voltage |                | (1) |     | 17                 | V    |
| f <sub>sw</sub>                |     | Switching Frequency     |                |     | 400 | kHz                |      |
| V <sub>cc</sub>                | 2   | Supply Voltage          |                |     |     | V <sub>clamp</sub> | V    |
| T <sub>j</sub>                 |     | Junction Temperature    |                | -45 |     | 125                | °C   |

<sup>1.</sup> If the condition Vboot - Vout < 18V is guaranteed, Vout can range from -3 to 580V.

<sup>2.</sup>  $V_{BS} = V_{boot} - V_{out}$ 

L6384E Pin connection

## 2 Pin connection

Figure 2. Pin connection (Top view)



Table 4. Pin description

| N° | Pin              | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | IN               | I    | Logic Input: it is in phase with HVG and in opposition of phase with LVG. It is compatible to $V_{CC}$ voltage. [ $V_{il\ Max}=1.5V,\ V_{ih\ Min}=3.6V$ ]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2  | V <sub>cc</sub>  |      | Supply input voltage: there is an internal clamp [Typ. 15.6V]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3  | DT/SD            | -    | High impedance pin with two functionalities. When pulled lower than $V_{dt}$ [Typ. 0.5V] the device is shut down. A voltage higher than $V_{dt}$ sets the dead time between high side gate driver and low side gate driver. The dead time value can be set forcing a certain voltage level on the pin or connecting a resistor between pin 3 and ground. Care must be taken to avoid below threshold spikes on pin 3 that can cause undesired shut down of the IC. For this reason the connection of the components between pin 3 and ground has to be as short as possible. This pin can not be left floating for the same reason. The pin has not be pulled through a low impedance to $V_{CC}$ , because of the drop on the current source that feeds $R_{dt}$ . The operative range is: $V_{dt}270 \mbox{K} \cdot \mbox{I}_{dt}$ , that allows a dt range of 0.4 - 3.1 $\mu$ s. |
| 4  | GND              |      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5  | LVG              | 0    | Low Side Driver Output: the output stage can deliver 400mA source and 650mA sink [Typ. Values]. The circuit guarantees 0.3V max on the pin (@ $I_{\text{sink}} = 10\text{mA}$ ) with $V_{\text{CC}} > 3\text{V}$ and lower than the turn on threshold. This allows to omit the bleeder resistor connected between the gate and the source of the external mosfet normally used to hold the pin low; the gate driver ensures low impedance also in SD conditions.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6  | V <sub>out</sub> | 0    | High Side Driver Floating Reference: layout care has to be taken to avoid below ground spikes on this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7  | HVG              | 0    | High Side Driver Output: the output stage can deliver 400mA source and 650mA sink [Typ. Values]. The circuit gurantees 0.3V max between this pin and $V_{out}$ (@ $I_{sink}$ = 10mA) with $V_{CC}$ > 3V and lower than the turn on threshold. This allows to omit the bleeder resistor connected between the gate and the source of the external mosfet normally used to hold the pin low; the gate driver ensures low impedance also in SD conditions.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8  | Vboot            |      | Bootstrap Supply Voltage: it is the high side driver floating supply. The bootstrap capacitor connected between this pin and pin 6 can be fed by an internal structure named "bootstrap driver" (a patented structure). This structure can replace the external bootstrap diode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Electrical characteristics L6384E

## 3 Electrical characteristics

## 3.1 AC operation

Table 5. AC operation electrical characteristcs  $(V_{CC} = 14.4V; T_J = 25^{\circ}C)$ 

| Symbol            | Pin                   | Parameter                                       | Test condition                     | Min | Тур        | Max | Unit |
|-------------------|-----------------------|-------------------------------------------------|------------------------------------|-----|------------|-----|------|
| t <sub>on</sub>   | 1 vs<br>5,7           | High/low side driver turn-on propagation delay  | $V_{out} = 0V R_{dt} = 47k\Omega$  |     | 200+<br>dt |     | ns   |
| t <sub>onsd</sub> | 3 vs<br>5,7           | Shut down input propagation delay               |                                    |     | 220        | 280 | ns   |
|                   |                       |                                                 | $V_{out} = 0V R_{dt} = 47k\Omega$  |     | 250        | 300 | ns   |
| t <sub>off</sub>  | 1 vs<br>5.7           | High/low side driver turn-off propagation delay | $V_{out} = 0V R_{dt} = 146k\Omega$ |     | 200        | 250 | ns   |
|                   | o,, propagation dotay | $V_{out} = 0V R_{dt} = 270k\Omega$              |                                    | 170 | 200        | ns  |      |
| t <sub>r</sub>    | 5,7                   | Rise time                                       | C <sub>L</sub> = 1000pF            |     | 50         |     | ns   |
| t <sub>f</sub>    | 5,7                   | Fall time                                       | C <sub>L</sub> = 1000pF            |     | 30         |     | ns   |

## 3.2 DC operation

Table 6. DC operation electrical characteristcs  $(V_{CC} = 14.4V; T_J = 25^{\circ}C)$ 

| Symbol                 | Pin  | Parameter                                     | Test condition                               | Min  | Тур  | Max  | Unit |
|------------------------|------|-----------------------------------------------|----------------------------------------------|------|------|------|------|
| Supply voltage section |      |                                               |                                              |      |      |      |      |
| V <sub>clamp</sub>     | 2    | Supply voltage clamping                       | I <sub>s</sub> = 5mA                         | 14.6 | 15.6 | 16.6 | V    |
| V <sub>ccth1</sub>     | 2    | V <sub>CC</sub> UV turn on threshold          | V <sub>CC</sub> UV turn on threshold 11.5 12 |      |      |      |      |
| V <sub>ccth2</sub>     |      | V <sub>CC</sub> UV turn off threshold         |                                              | 9.5  | 10   | 10.5 | V    |
| V <sub>cchys</sub>     |      | V <sub>CC</sub> UV Hysteresis                 |                                              |      | 2    |      | V    |
| I <sub>qccu</sub>      | 2    | Undervoltage quiescent supply current         | $V_{cc} \le 11V$                             |      | 150  |      | μА   |
| I <sub>qcc</sub>       |      | Quiescent current                             | V <sub>in</sub> = 0                          |      | 380  | 500  | μА   |
| Bootstra               | pped | supply voltage section                        |                                              |      |      |      |      |
| V <sub>boot</sub>      |      | Bootstrap supply voltage                      |                                              |      |      | 17   | V    |
| I <sub>QBS</sub>       |      | Quiescent current                             | IN = HIGH                                    |      |      | 200  | μА   |
| I <sub>LK</sub>        | 8    | High voltage leakage current                  | $V_{hvg} = V_{out} = V_{boot} = 600V$        |      |      | 10   | μА   |
| R <sub>dson</sub>      |      | Bootstrap driver on resistance <sup>(1)</sup> | V <sub>cc</sub> ≥12.5V; IN = LOW             |      | 125  |      | Ω    |

| Table 6.         | DC operation electrical characteristics (continued)( $v_{CC} = 14.4v$ ; $t_j = 25^{\circ}$ C |                                        |                                                                  |     |                   |     | 25°C)          |
|------------------|----------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------|-----|-------------------|-----|----------------|
| Symbol           | Pin                                                                                          | Parameter                              | Test condition                                                   | Min | Тур               | Max | Unit           |
| High/Lov         | v side                                                                                       | driver                                 |                                                                  |     |                   |     |                |
| I <sub>so</sub>  | 5,7                                                                                          | Source short circuit current           | $V_{IN} = V_{ih} (t_p < 10 \mu s)$                               | 300 | 400               |     | mA             |
| I <sub>si</sub>  | 3,7                                                                                          | Sink short circuit current             | $V_{IN} = V_{il} (tp < 10 \mu s)$                                | 500 | 650               |     | mA             |
| Logic inp        | outs                                                                                         |                                        |                                                                  |     |                   |     |                |
| V <sub>il</sub>  |                                                                                              | Low level logic threshold voltage      |                                                                  |     |                   | 1.5 | V              |
| V <sub>ih</sub>  | 1,3                                                                                          | High level logic threshold voltage     |                                                                  | 3.6 |                   |     | V              |
| I <sub>ih</sub>  |                                                                                              | High level logic input current         | V <sub>IN</sub> = 15V                                            |     | 50                | 70  | μΑ             |
| I <sub>il</sub>  |                                                                                              | Low level logic input current          | V <sub>IN</sub> = 0V                                             |     |                   | 1   | μΑ             |
| I <sub>ref</sub> | 3                                                                                            | Dead time setting current              |                                                                  |     | 28                |     | μΑ             |
| dt               | 3 vs<br>5,7                                                                                  | Dead time setting range <sup>(2)</sup> | $R_{dt} = 47k\Omega$ $R_{dt} = 146k\Omega$ $R_{dt} = 270k\Omega$ | 0.4 | 0.5<br>1.5<br>2.7 | 3.1 | μs<br>μs<br>μs |
| $V_{dt}$         | 3                                                                                            | Shutdown threshold                     |                                                                  |     | 0.5               |     | ٧              |

Table 6. DC operation electrical characteristcs (continued)( $V_{CC} = 14.4V$ ;  $T_J = 25$ °C)

$$\mathsf{R}_{\mathsf{DSON}} = \frac{(\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{CBOOT1}}) - (\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{CBOOT2}})}{\mathsf{I}_1(\mathsf{V}_{\mathsf{CC}}, \mathsf{V}_{\mathsf{CBOOT1}}) - \mathsf{I}_2(\mathsf{V}_{\mathsf{CC}}, \mathsf{V}_{\mathsf{CBOOT2}})}$$

where  $I_1$  is pin 8 current when  $V_{CBOOT} = V_{CBOOT1}$ ,  $I_2$  when  $V_{CBOOT} = V_{CBOOT2}$ 

2. Pin 3 is a high impedence pin. Therefore dt can be set also forcing a certain voltage  $V_3$  on this pin. The dead time is the same obtained with a  $R_{dt}$  if it is:  $R_{dt} \times I_{ref} = V_3$ .

### 3.3 Timing diagram





<sup>1.</sup> R<sub>DS(on)</sub> is tested in the following way:

Bootstrap driver L6384E

#### 4 Bootstrap driver

A bootstrap circuitry is needed to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode (*Figure 4* a). In the L6384E a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low side driver (LVG), with in series a diode, as shown in *Figure 4* b. An internal charge pump (*Figure 4* b) provides the DMOS driving voltage. The diode connected in series to the DMOS has been added to avoid undesirable turn on of it.

#### 4.1 C<sub>BOOT</sub> selection and charging

To choose the proper  $C_{BOOT}$  value the external MOS can be seen as an equivalent capacitor. This capacitor  $C_{EXT}$  is related to the MOS total gate charge:

$$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$

The ratio between the capacitors  $C_{\text{EXT}}$  and  $C_{\text{BOOT}}$  is proportional to the cyclical voltage loss. It has to be:

e.g.: if  $Q_{gate}$  is 30nC and  $V_{gate}$  is 10V,  $C_{EXT}$  is 3nF. With  $C_{BOOT} = 100$ nF the drop would be 300mV

If HVG has to be supplied for a long time, the  $C_{BOOT}$  selection has to take into account also the leakage losses.

e.g.: HVG steady state consumption is lower than  $200\mu A$ , so if HVG  $T_{ON}$  is 5ms,  $C_{BOOT}$  has to supply  $1\mu C$  to  $C_{EXT}$ . This charge on a  $1\mu F$  capacitor means a voltage drop of 1V.

The internal bootstrap driver gives great advantages: the external fast recovery diode can be avoided (it usually has great leakage current).

This structure can work only if  $V_{OUT}$  is close to GND (or lower) and in the meanwhile the LVG is on. The charging time ( $T_{charge}$ ) of the  $C_{BOOT}$  is the time in which both conditions are fulfilled and it has to be long enough to charge the capacitor.

The bootstrap driver introduces a voltage drop due to the DMOS  $R_{DSON}$  (typical value: 125  $\Omega$ ). At low frequency this drop can be neglected. Anyway increasing the frequency it must be taken in to account.

The following equation is useful to compute the drop on the bootstrap DMOS:

$$V_{drop} = I_{charge}R_{dson} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}}R_{dson}$$

where  $Q_{gate}$  is the gate charge of the external power MOS,  $R_{dson}$  is the on resistance of the bootstrap DMOS, and  $T_{charge}$  is the charging time of the bootstrap capacitor.

L6384E Bootstrap driver

For example: using a power MOS with a total gate charge of 30nC the drop on the bootstrap DMOS is about 1V, if the  $T_{charge}$  is  $5\mu s$ . In fact:

$$V_{drop} \, = \, \frac{30nC}{5\mu s} \cdot 125\Omega \sim 0.8V$$

 $V_{drop}$  has to be taken into account when the voltage drop on  $C_{BOOT}$  is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used.

Figure 4. Bootstrap driver



Typical characteristic L6384E

## 5 Typical characteristic

Figure 5. Typical rise and fall times vs Figure 6. Quiescent current vs supply load capacitance voltage





Figure 7. Dead time vs resistance

@ Vcc = 14.4V 3.0 2.5 2.0 Тур 1.5 1.0 0.5 0.0 50 100 150 200 250 300 Rdt  $(k\Omega)$ 

Figure 8. Driver propagation delay vs temperature



Figure 9. Dead time vs temperature



Figure 10. Shutdown threshold vs temperature



Figure 11. Vcc UV turn On vs temperature



Figure 12. Output source current vs temperature



Figure 13. Vcc UV turn Off vs temperature



Figure 14. Output sink current vs temperature



## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

Figure 15. DIP-8 mechanical data and package dimensions



Figure 16. SO-8 mechanical data and package dimensions

| DIM.              |         | mm       |            |           | inch   |        |
|-------------------|---------|----------|------------|-----------|--------|--------|
| DIIVI.            | MIN.    | TYP.     | MAX.       | MIN.      | TYP.   | MAX.   |
| Α                 |         |          | 1.750      |           |        | 0.0689 |
| A1                | 0.100   |          | 0.250      | 0.0039    |        | 0.0098 |
| A2                | 1.250   |          |            | 0.0492    |        |        |
| b                 | 0.280   |          | 0.480      | 0.0110    |        | 0.0189 |
| С                 | 0.170   |          | 0.230      | 0.0067    |        | 0.0091 |
| D (1)             | 4.800   | 4.900    | 5.000      | 0.1890    | 0.1929 | 0.1969 |
| Е                 | 5.800   | 6.000    | 6.200      | 0.2283    | 0.2362 | 0.2441 |
| E1 <sup>(2)</sup> | 3.800   | 3.900    | 4.000      | 0.1496    | 0.1535 | 0.1575 |
| е                 |         | 1.270    |            |           | 0.0500 |        |
| h                 | 0.250   |          | 0.500      | 0.0098    |        | 0.0197 |
| L                 | 0.400   |          | 1.270      | 0.0157    |        | 0.0500 |
| L1                |         | 1.040    |            |           | 0.0409 |        |
| k                 | 0°      |          | 8°         | 0°        |        | 8°     |
| ccc               |         |          | 0.100      |           |        | 0.0039 |
| Notes: 1          | Dimensi | ons D do | es not inc | lude mold | flash  |        |

Dimensions D does not include mold flash, protrusions or gate burrs.
Mold flash, potrusions or gate burrs shall not exceed 0.15mm in total (both side).
Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side.

#### **OUTLINE AND MECHANICAL DATA**





L6384E Order codes

## 7 Order codes

Table 7. Order codes

| Part number  | Package | Packaging     |
|--------------|---------|---------------|
| L6384E       | DIP-8   | Tube          |
| L6384ED      | SO-8    | Tube          |
| L6384ED013TR | SO-8    | Tape and reel |

Revision history L6384E

# 8 Revision history

Table 8. Document revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 12-Oct-2007 | 1        | First release |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

