## GENERAL DESCRIPTION The ICS87993I is a PLL clock driver designed specifically for redundant clock tree designs. The device receives two differential LVPECL clock signals from which it generates 5 new differential LVPECL clock outputs. Two of the output pairs regenerate the input signal frequency and phase while the other three pairs generate 2x, phase aligned clock outputs. External PLL feedback is used to also provide zero delay buffer performance. The ICS87993I Dynamic Clock Switch (DCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the INP\_BAD for that CLK will be latched (H). If that CLK is the primary clock, the DCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The typical phase bump caused by a failed clock is eliminated. ## **F**EATURES - 5 differential 3.3V LVPECL outputs - · Selectable differential clock inputs - CLKx, nCLKx pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL - VCO range: 200MHz to 500MHz - External feedback for "zero delay" clock regeneration with configurable frequencies - Cycle-to-cycle jitter (RMS): 20ps (maximum) - Output skew: 70ps (maximum), within one bank - 3.3V supply voltage - -40°C to 85°C ambient operating temperature - Pin compatible with MPC993 ## PIN ASSIGNMENT ## **BLOCK DIAGRAM** PLL SEL # ICS87993I 1-to-5 Differential-to-3.3V LVPECL PLL Clock Driver w/Dynamic Clock Switch TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | ype | Description | |-------------------|-----------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | nMR | Input | Pullup | Active LOW Master Reset. When logic LOW, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic HIGH, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. | | 2 | nALARM_RESET | Input | Pullup | When LOW, resets the input bad flags and aligns CLK_SELECTED with SEL_CLK. LVCMOS / LVTTL interface levels. | | 3 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 5 | SEL_CLK | Input | Pulldown | Clock select input. When LOW, selects CLK0, nCLK0 inputs. When HIGH, selects CLK1, nCLK1 inputs. LVCMOS / LVTTL interface levels. | | 6 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 7 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 8, 9, 12 | $V_{_{EE}}$ | Power | | Negative supply pins. | | 10 | EXT_FB | Input | Pulldown | Differential external feedback. | | 11 | nEXT_FB | Input | Pullup | Differential external feedback. | | 13 | CLK_SELECTED | Output | | LOW, when CLK0, nCLK0 is selected, HIGH, when CLK1, nCLK1 is selected. LVCMOS / LVTTL interface levels. | | 14 | INP1BAD | Output | | Indicates detection of a bad input reference clock 1 with respect to the feedback signal. The output is active HIGH and will remain HIGH until the alarm reset is asserted. | | 15 | INP0BAD | Output | | Indicates detection of a bad input reference clock 0 with respect to the feedback signal. The output is active HIGH and will remain HIGH until the alarm reset is asserted. | | 16, 17,<br>24, 29 | V <sub>cc</sub> | Power | | Core supply pins. | | 18, 19 | nQB2, QB2 | Output | | Differential output pair. LVPECL interface levels. | | 20, 21 | nQB1, QB1 | Output | | Differential output pair. LVPECL interface levels. | | 22, 23 | nQB0, QB0 | Output | | Differential output pair. LVPECL interface levels. | | 25, 26 | nQA1, QA1 | Output | | Differential output pair. LVPECL interface levels. | | 27, 28 | nQA0, QA0 | Output | | Differential output pair. LVPECL interface levels. | | 30 | $V_{CCA}$ | Power | | Analog supply pin. | | 31 | MAN_OVERRIDE | Input | Pulldown | Manual override. When HIGH, disables internal clock switch circuitry. LVCMOS / LVTTL interface levels. | | 32 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. When HIGH, selects PLL. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_{\rm l}$ -0.5V to $V_{\rm cc}$ + 0.5 V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 47.9°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | 80 | 180 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | 15 | 20 | mA | Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-------------------------------|-------------------------------|--------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage | LVCMOS Inputs | | 2 | | 3.3 | V | | V <sub>IL</sub> | Input Low Voltage | LVCMOS Inputs | | -0.3 | | 0.8 | V | | | Innut Lligh Current | SEL_CLK,<br>MAN_OVERRIDE | $V_{IN} = V_{CC} = 3.465V$ | | | 5 | μA | | I <sub>IH</sub> II | Input High Current | nALARM_RESET,<br>PLL_SEL, nMR | V <sub>IN</sub> = V <sub>CC</sub> = 3.465V | | | 120 | μΑ | | | Input Low Current nALARM_RESE | SEL_CLK,<br>MAN_OVERRIDE | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μA | | I I <sub>IL</sub> | | nALARM_RESET,<br>PLL_SEL, nMR | $V_{IN} = 0V, V_{CC} = 3.465V$ | -120 | | | μA | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | | 2.4 | | | V | | V <sub>OL</sub> | Output Low Voltage; | NOTE 1 | | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{cc}/2$ . See Parameter Measurement Information Section, Table 3C. Differential DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|--------------------------|--------------------------------|-----------------------|---------|------------------------|-------| | l lament I limb | Input High Current | CLK0, CLK1,<br>EXT_FB | $V_{IN} = V_{CC} = 3.465V$ | | | 5 | μΑ | | 'IH | Input High Current | nCLK0, nCLK1,<br>nEXT_FB | $V_{IN} = V_{CC} = 3.465V$ | | | 120 | μΑ | | | Input Low Current | CLK0, CLK1,<br>EXT_FB | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | | ' <sub>IL</sub> | Input Low Current | nCLK0, nCLK1,<br>nEXT_FB | $V_{IN} = 0V, V_{CC} = 3.465V$ | -120 | | | μΑ | | $V_{pp}$ | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inp | ut Voltage; NOTE 1, 2 | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as $V_{\rm in}$ . NOTE 2: For single ended appliations, the maximum input voltage for CLK, nCLK is $V_{cc}$ + 0.3V. <sup>&</sup>quot;3.3V Output Load AC Test Circuit diagram". Table 3D. LVPECL DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 1.0 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>cc</sub> - 2V. Table 4. AC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|-----------------------|-----------------------------|---------------------------------|---------|---------|------------------|----------| | f <sub>vco</sub> | PLL VCO Lock Ran | PLL VCO Lock Range | | 200 | | 500 | MHz | | t <sub>PWI</sub> | | | | 25 | | 75 | % | | | | CLKx to Q | PLL_SEL = LOW | 2.8 | 3.45 | 4.1 | ns | | t <sub>PD</sub> | Propagation Delay | CLKx to EXT_FB; | PLL_SEL = HIGH<br>fVCO ≤ 360MHz | -150 | 0 | 170 | ps | | | | NOTE 2 | PLL_SEL = HIGH<br>fVCO ≤ 500MHz | -150 | 0 | 200<br>800<br>70 | ps | | $t_R/t_F$ | Output Rise Time | | 20% to 80% @ 50MHz | 200 | | 800 | ps | | | Output Skew; | Within Bank | | | | 70 | ps | | tsk(o) | NOTE 3 | All Outputs | | | | 100 | ps | | | | 75MHz Output;<br>NOTE 1, 4 | | | 20 | 50 | ps/cycle | | | Rate of change | 150MHz Output;<br>NOTE 1, 4 | Tested at | | 10 | 25 | ps/cycle | | $\Delta_{PER/CYCLE}$ | of Periods | 75MHz Output;<br>NOTE 1, 5 | typical conditions | | 200 | 400 | ps/cycle | | | | 150MHz Output;<br>NOTE 1, 5 | | | 100 | 200 | ps/cycle | | odc | Output Duty Cycle | | | 45 | | 55 | % | | tjit(cc) | Cycle-to-Cycle Jitter | (RMS); NOTE 1 | | | | 20 | ps | | t_ | PLL Lock Time; NO | TE 1 | | | | 10 | ms | All parameters measured at $\boldsymbol{f}_{\text{MAX}}$ unless noted otherwise. NOTE 1: These parameters are guaranteed by characterization. Not tested in production. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 4: Specification holds for a clock switch between two signals no greater than 400ps out of phase. Delta period change per cycle is averaged over the clock switch excursion. NOTE 5: Specification holds for a clock switch between two signals no greater than $\pm \pi$ out of phase. Delta period change per cycle is averaged over the clock switch excursion. ## PARAMETER MEASUREMENT INFORMATION ### 3.3V OUTPUT LOAD AC TEST CIRCUIT ### DIFFERENTIAL INPUT LEVEL tjit(cc) = tcycle n-tcycle n+1 1000 Cycles ### **OUTPUT SKEW** ## CYCLE-TO-CYCLE JITTER ### **OUTPUT RISE/FALL TIME** odc & t<sub>PERIOD</sub> ## **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS87993I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}$ and $V_{\rm CCA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. FIGURE 1. POWER SUPPLY FILTERING ### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 2A and 2B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 2A. LVPECL OUTPUT TERMINATION FIGURE 2B. LVPECL OUTPUT TERMINATION ## **ICS87993I** ## 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH ## WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 3 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 4A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 4B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 4E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE ### SCHEMATIC EXAMPLE Figure 5A shows a schematic example of the ICS87993I. In this example, the CLK0/nCLK0 input is selected as primary. The input is driven by an LVPECL driver. Feedback can be either from Bank A or Bank B depending on the application. The decoupling capacitors should be physically located near the power pin. For ICS87993I, the unused outputs can be left floating. FIGURE 5A. ICS87993I LVPECL SCHEMATIC EXAMPLE ## **ICS879931** ## 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny DDA}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The series termination resistors should be located as close to the driver pins as possible. FIGURE 5B. PCB BOARD LAYOUT FOR ICS87993I ## **POWER CONSIDERATIONS** This section provides information on power dissipation and junction temperature for the ICS87993I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS87993I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 180 = 624mW - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 30.2mW = 151mW Total Power <sub>MAX</sub> (3.465V, with all outputs switching) = 624mW + 151mW = 775mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{IA} * Pd\_total + T_A$ Tj = Junction Temperature $\theta_{14}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 5 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.775\text{W} * 42.1^{\circ}\text{C/W} = 117.6^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 5. Thermal Resistance $\theta_{\text{JA}}$ for 32-pin LQFP, Forced Convection ## 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. θ , by Velocity (Linear Feet per Minute) #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{C}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.0V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.0V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$$ $$Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW ## ICS87993I 1-to-5 Differential-to-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH ## **RELIABILITY INFORMATION** ## Table 6. $\theta_{JA}$ vs. Air Flow Table ## $\theta_{\text{JA}}$ by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ### TRANSISTOR COUNT The transistor count for ICS87993I is: 2745 TABLE 7. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |------------|-----------------------------------------------|------------|---------|--|--|--|--| | 0)/440.01 | | ВВА | | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 32 | | | | | | | Α | | | 1.60 | | | | | | <b>A</b> 1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.30 | 0.37 | 0.45 | | | | | | С | 0.09 | | 0.20 | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.60 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.60 Ref. | | | | | | | е | | 0.80 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.10 | | | | | Reference Document: JEDEC Publication 95, MS-026 ## **ICS87993I** ## 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH ### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-------------|-------------------------------|--------------|---------------| | ICS87993AYI | ICS87993AYI | 32 Lead LQFP | 250 per tray | -40°C to 85°C | | ICS87993AYIT | ICS87993AYI | 32 Lead LQFP on Tape and Reel | 1000 | -40°C to 85°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # ICS87993I 1-to-5 Differential-to-3.3V LVPECL PLL Clock Driver w/Dynamic Clock Switch | REVISION HISTORY SHEET | | | | | | |------------------------|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | Date | | | Α | T4 | 4 | AC Table - deleted Note 6. | 1/16/03 | | | ^ | | 7 | Added "Wiring the Differential Input to Accept Single Ended Levels". | 1/16/03 | | | | | 1 | Features Section - changed VCO max. from 360MHz to 500MHz. | | | | | T1 | 2 | Pin Descriptions Table - revised nMR description. | | | | | T2 | 2 | Pin Characteristics Table - changed C <sub>IN</sub> from max. 4pF to typical 4pF. | | | | | | 3 | Absolute Maximum Ratings - changed $\rm V_{\odot}$ to $\rm I_{\odot}$ and included Continuous Current and Surge Current | | | | В | T4 | 4 | AC Characteristics Table - changed fVCO from 360MHz to 500MHz. t <sub>PD</sub> - added test conditions to CLKx to EXT_FB. Added another line with 500MHz test conditions. odc - added test conditions. | 5/21/03 | | | | | 8 | Added Differential Clock Input Interface in the Application Information section. | | | | | | 9 & 10 | Added Schematic Example. | | | | | | | | | |