TS4994FC

### 1.2 W differential input/output audio power amplifier with selectable standby

## Features

- Differential inputs
- Near-zero pop \& click
- 100dB PSRR @ 217 Hz with grounded inputs
- Operating range from $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V
- 1.2W rail-to-rail output power @ $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, THD $=1 \%, F=1 \mathrm{kHz}$, with $8 \Omega$ load
- 90dB CMRR @ 217Hz
- Ultra-low consumption in standby mode (10nA)
- Selectable standby mode (active low or active high)
■ Ultra fast startup time: 15 ms typ.
- Available in 9-bump flip-chip (300mm bump diameter)
- Lead-free package


## Description

The TS4994 is an audio power amplifier capable of delivering 1 W of continuous RMS output power into an $8 \Omega$ load @ 5 V . Due to its differential inputs, it exhibits outstanding noise immunity.
An external standby mode control reduces the supply current to less than 10 nA . An STBY MODE pin allows the standby to be active HIGH or LOW. An internal thermal shutdown protection is also provided, making the device capable of sustaining short-circuits.

## TS4994EIJT - Flip-chip (9 bumps)



The device is equipped with common mode feedback circuitry allowing outputs to be always biased at $\mathrm{V}_{\mathrm{CC}} / 2$ regardless of the input common mode voltage.

The TS4994 is designed for high quality audio applications such as mobile phones and requires few external components.

## Applications

- Mobile phones (cellular / cordless)

■ Laptop / notebook computers

- PDAs
- Portable audio devices


## Order codes

| Part number | Temperature range | Package | Packaging | Marking |
| :---: | :---: | :---: | :---: | :---: |
| TS4994EIKJT | $-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ | FC9 with back <br> coating | Tape \& reel | A94 |
|  |  |  |  |  |
| TS4994EIJT |  |  | Lead free flip-chip9 |  |

## Contents

1 Application component information ..... 3
2 Absolute maximum ratings and operating conditions ..... 4
3 Electrical characteristics ..... 5
4 Application information ..... 23
4.1 Differential configuration principle ..... 23
4.2 Gain in typical application schematic ..... 23
4.3 Common mode feedback loop limitations ..... 23
4.4 Low and high frequency response ..... 24
4.5 Calculating the influence of mismatching on PSRR performance ..... 25
4.6 CMRR performance ..... 27
4.7 Power dissipation and efficiency ..... 28
4.8 Decoupling of the circuit ..... 30
4.9 Wake-up time: $\mathrm{t}_{\mathrm{Wu}}$ ..... 30
4.10 Shutdown time ..... 31
4.11 Pop performance ..... 31
4.12 Single-ended input configuration ..... 31
5 Package information ..... 32
6 Revision history ..... 34

## 1

## Application component information

| Components | $\quad$ Functional description |
| :---: | :--- |
| $C_{s}$ | Supply bypass capacitor that provides power supply filtering. |
| $\mathrm{C}_{\mathrm{b}}$ | Bypass capacitor that provides half supply filtering. |
| $\mathrm{R}_{\text {feed }}$ | Feedback resistor that sets the closed loop gain in conjunction with $\mathrm{R}_{\text {in }}$ <br> $A_{V}=$ closed loop gain $=\mathrm{R}_{\text {feed }} / R_{\text {in }}$. |
| $\mathrm{R}_{\text {in }}$ | Inverting input resistor that sets the closed loop gain in conjunction with $\mathrm{R}_{\text {feed }}$. |
| $\mathrm{C}_{\text {in }}$ | Optional input capacitor making a high pass filter together with $\mathrm{R}_{\text {in }}$. <br> $\left(\mathrm{F}_{\mathrm{CL}}=1 /\left(2 \pi \mathrm{R}_{\text {in }} \mathrm{C}_{\text {in }}\right)\right.$. |

Figure 1. Typical application


## 2 Absolute maximum ratings and operating conditions

Table 1. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage ${ }^{(1)}$ | 6 | V |
| $\mathrm{~V}_{\mathrm{i}}$ | Input voltage ${ }^{(2)}$ | GND to $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{T}_{\text {oper }}$ | Operating free air temperature range | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | Maximum junction temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{R}_{\text {thja }}$ | Thermal resistance junction to ambient ${ }^{(3)}$ | 250 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\text {diss }}$ | Power dissipation | internally limited | W |
| ESD | Human body model | 2 | kV |
|  | Machine model | 200 | V |
|  | Latch-up immunity | 200 | mA |
|  | Lead temperature (soldering, 10sec) | 260 | ${ }^{\circ} \mathrm{C}$ |

1. All voltage values are measured with respect to the ground pin.
2. The magnitude of the input signal must never exceed $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V} / \mathrm{GND}-0.3 \mathrm{~V}$.
3. The device is protected by a thermal shutdown active at $150^{\circ} \mathrm{C}$.

Table 2. Operating conditions

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 2.5 to 5.5 | V |
| $\mathrm{~V}_{\mathrm{SM}}$ | Standby mode voltage input: <br> Standby active LOW <br> Standby active HIGH | $\mathrm{V}_{\mathrm{SM}}=\mathrm{GND}$ <br> $\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{STBY}}$ | Standby voltage input: <br> Device ON ( $\left.\mathrm{V}_{\mathrm{SM}}=\mathrm{GND}\right)$ or device OFF $\left(\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}\right)$ <br> Device OFF (VM $=\mathrm{GND})$ or device ON $\left(\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}\right)$ | $1.5 \leq \mathrm{V}_{\mathrm{STBY}} \leq \mathrm{V}_{\mathrm{CC}}$ <br> $\mathrm{GND} \leq \mathrm{V}_{\mathrm{STBY}} \leq 0.4$ | V |
| $\mathrm{~T}_{\mathrm{SD}}$ | Thermal shutdown temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{R}_{\mathrm{L}}$ | Load resistor | $\geq 4$ | $\Omega$ |
| $\mathrm{R}_{\text {thja }}$ | Thermal resistance junction to ambient | 100 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1. The minimum current consumption ( $I_{S T B Y}$ ) is guaranteed when $V_{S T B Y}=G N D$ or $V_{C C}$ (i.e. supply rails) for the whole temperature range.

## 3 Electrical characteristics

Table 3. Electrical characteristics for $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current No input signal, no load |  | 4 | 7 | mA |
| $I_{\text {StBy }}$ | Standby current <br> No input signal, $\mathrm{V}_{\text {STBY }}=\mathrm{V}_{\mathrm{SM}}=\mathrm{GND}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> No input signal, $\mathrm{V}_{\mathrm{STBY}}=\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 10 | 1000 | nA |
| $\mathrm{V}_{\text {o }}$ | Differential output offset voltage No input signal, $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.1 | 10 | mV |
| $V_{\text {ICM }}$ | Input common mode voltage CMRR $\leq-60 \mathrm{~dB}$ | 0.6 |  | $\mathrm{V}_{\mathrm{CC}}-0.9$ | V |
| $\mathrm{P}_{\text {out }}$ | Output power $\text { THD }=1 \% \text { Max, } F=1 \mathrm{kHz}, R_{L}=8 \Omega$ | 0.8 | 1.2 |  | W |
| THD + N | Total harmonic distortion + noise $\mathrm{P}_{\text {out }}=850 \mathrm{~mW} \mathrm{rms}, \mathrm{A}_{\mathrm{V}}=1,20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.5 |  | \% |
| $\mathrm{PSRR}_{\text {IG }}$ | Power supply rejection ratio with inputs grounded ${ }^{(1)}$ $F=217 \mathrm{~Hz}, \mathrm{R}=8 \Omega \quad \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F}$ $V_{\text {ripple }}=200 \mathrm{mV}$ PP |  | 100 |  | dB |
| CMRR | Common mode rejection ratio $\begin{aligned} & \mathrm{F}=217 \mathrm{~Hz}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F} \\ & \mathrm{~V}_{\mathrm{ic}}=200 \mathrm{mV} \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ |  | 90 |  | dB |
| SNR | Signal-to-noise ratio (A-weighted filter, $A_{V}=2.5$ ) $\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}+\mathrm{N}<0.7 \%, 20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}$ |  | 100 |  | dB |
| GBP | Gain bandwidth product $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 2 |  | MHz |
| $\mathrm{V}_{\mathrm{N}}$ | Output voltage noise, $20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> Unweighted, $A_{V}=1$ <br> A-weighted, $A_{V}=1$ <br> Unweighted, $A_{V}=2.5$ <br> A-weighted, $A_{V}=2.5$ <br> Unweighted, $A_{V}=7.5$ <br> A-weighted, $A_{V}=7.5$ <br> Unweighted, Standby <br> A-weighted, Standby |  | $\begin{gathered} 6 \\ 5.5 \\ 12 \\ 10.5 \\ 33 \\ 28 \\ 1.5 \\ 1 \end{gathered}$ |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| $t_{\text {wu }}$ | Wake-up time ${ }^{(2)}$ $C_{b}=1 \mu \mathrm{~F}$ |  | 15 |  | ms |

1. Dynamic measurements $-20^{*} \log \left(r m s\left(\mathrm{~V}_{\text {out }}\right) / \mathrm{rms}\left(\mathrm{V}_{\text {ripple }}\right)\right)$. $\mathrm{V}_{\text {ripple }}$ is the super-imposed sinus signal relative to $\mathrm{V}_{\mathrm{CC}}$.
2. Transition time from standby mode to fully operational amplifier.

Table 4. Electrical characteristics for $\mathrm{V}_{\mathrm{Cc}}=+3.3 \mathrm{~V}$ (all electrical values are guaranteed with correlation measurements at 2.6 V and 5 V ), $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current no input signal, no load |  | 3 | 7 | mA |
| $\mathrm{I}_{\text {StBy }}$ | Standby current <br> No input signal, $\mathrm{V}_{\mathrm{STBY}}=\mathrm{V}_{\mathrm{SM}}=\mathrm{GND}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> No input signal, $\mathrm{V}_{\mathrm{STBY}}=\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 10 | 1000 | nA |
| $\mathrm{V}_{0}$ | Differential output offset voltage No input signal, $R_{L}=8 \Omega$ |  | 0.1 | 10 | mV |
| $V_{\text {ICM }}$ | Input common mode voltage CMRR $\leq-60 \mathrm{~dB}$ | 0.6 |  | $\mathrm{V}_{\mathrm{CC}}-0.9$ | V |
| $\mathrm{P}_{\text {out }}$ | Output power $\mathrm{THD}=1 \% \max , \mathrm{~F}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ | 300 | 500 |  | mW |
| THD + N | Total harmonic distortion + noise $\mathrm{P}_{\text {out }}=300 \mathrm{~mW}$ rms, $\mathrm{A}_{\mathrm{V}}=1,20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.5 |  | \% |
| $\mathrm{PSRR}_{\mathrm{IG}}$ | Power supply rejection ratio with inputs grounded ${ }^{(1)}$ $\mathrm{F}=217 \mathrm{~Hz}, \mathrm{R}=8 \Omega \quad \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F}$ $V_{\text {ripple }}=200 \mathrm{mV}$ PP |  | 100 |  | dB |
| CMRR | Common mode rejection ratio $\begin{aligned} & \mathrm{F}=217 \mathrm{~Hz}, \mathrm{R}_{\mathrm{L}}=8 \Omega \quad \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F} \\ & \mathrm{~V}_{\text {ic }}=200 \mathrm{mV} \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ |  | 90 |  | dB |
| SNR | Signal-to-noise ratio (A-weighted filter, $A_{V}=2.5$ ) $\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}+\mathrm{N}<0.7 \%, 20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}$ |  | 100 |  | dB |
| GBP | Gain bandwidth product $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 2 |  | MHz |
| $\mathrm{V}_{\mathrm{N}}$ | Output voltage noise, $20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> Unweighted, $A_{V}=1$ <br> A-weighted, $A_{V}=1$ <br> Unweighted, $A_{V}=2.5$ <br> A-weighted, $A_{V}=2.5$ <br> Unweighted, $A_{V}=7.5$ <br> A-weighted, $A_{V}=7.5$ <br> Unweighted, Standby <br> A-weighted, Standby |  | $\begin{gathered} 6 \\ 5.5 \\ 12 \\ 10.5 \\ 33 \\ 28 \\ 1.5 \\ 1 \end{gathered}$ |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| $t_{\text {wu }}$ | Wake-up time ${ }^{(2)}$ $C_{b}=1 \mu \mathrm{~F}$ |  | 15 |  | ms |

1. Dynamic measurements - $20^{*} \log \left(\mathrm{rms}\left(\mathrm{V}_{\text {out }}\right) / \mathrm{rms}\left(\mathrm{V}_{\text {ripple }}\right)\right)$. $\mathrm{V}_{\text {ripple }}$ is the super-imposed sinus signal relative to $\mathrm{V}_{\mathrm{CC}}$.
2. Transition time from standby mode to fully operational amplifier.

Table 5. Electrical characteristics for $\mathrm{V}_{\mathrm{Cc}}=+\mathbf{2 . 6 V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current No input signal, no load |  | 3 | 7 | mA |
| $I_{\text {StBy }}$ | Standby current <br> No input signal, $\mathrm{V}_{\mathrm{STBY}}=\mathrm{V}_{\mathrm{SM}}=\mathrm{GND}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> No input signal, $\mathrm{V}_{\mathrm{STBY}}=\mathrm{V}_{\mathrm{SM}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 10 | 1000 | nA |
| $\mathrm{V}_{\text {o }}$ | Differential output offset voltage No input signal, $R_{L}=8 \Omega$ |  | 0.1 | 10 | mV |
| VICM | Input common mode voltage CMRR $\leq-60 \mathrm{~dB}$ | 0.6 |  | $\mathrm{V}_{\mathrm{CC}}-0.9$ | V |
| $\mathrm{P}_{\text {out }}$ | Output power $\mathrm{THD}=1 \% \max , \mathrm{~F}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ | 200 | 300 |  | mW |
| THD + N | Total harmonic distortion + noise $P_{\text {out }}=225 \mathrm{~mW} \mathrm{rms}, A_{V}=1,20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.5 |  | \% |
| $\mathrm{PSRR}_{\mathrm{IG}}$ | Power supply rejection ratio with inputs grounded ${ }^{(1)}$ $\mathrm{F}=217 \mathrm{~Hz}, \mathrm{R}=8 \Omega, \quad \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F}$ $V_{\text {ripple }}=200 \mathrm{mV}$ PP |  | 100 |  | dB |
| CMRR | Common mode rejection ratio $\begin{aligned} & \mathrm{F}=217 \mathrm{~Hz}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{\mathrm{V}}=1, \mathrm{C}_{\text {in }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F} \\ & \mathrm{~V}_{\text {ic }}=200 \mathrm{mV} \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ |  | 90 |  | dB |
| SNR | Signal-to-noise ratio (A-weighted filter, $A_{V}=2.5$ ) $\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}+\mathrm{N}<0.7 \%, 20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}$ |  | 100 |  | dB |
| GBP | Gain bandwidth product $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 2 |  | MHz |
| $\mathrm{V}_{\mathrm{N}}$ | Output voltage noise, $20 \mathrm{~Hz} \leq \mathrm{F} \leq 20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ <br> Unweighted, $A_{V}=1$ <br> A-weighted, $A_{V}=1$ <br> Unweighted, $A_{V}=2.5$ <br> A-weighted, $A_{V}=2.5$ <br> Unweighted, $A_{V}=7.5$ <br> A-weighted, $A_{V}=7.5$ <br> Unweighted, Standby <br> A-weighted, Standby |  | $\begin{gathered} 6 \\ 5.5 \\ 12 \\ 10.5 \\ 33 \\ 28 \\ 1.5 \\ 1 \end{gathered}$ |  | $\mu \mathrm{V}_{\mathrm{RMS}}$ |
| twu | $\begin{aligned} & \text { Wake-up time }{ }^{(2)} \\ & \mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F} \end{aligned}$ |  | 15 |  | ms |

1. Dynamic measurements - $20^{*} \log \left(r m s\left(\mathrm{~V}_{\text {out }}\right) / \mathrm{rms}\left(\mathrm{V}_{\text {ripple }}\right)\right)$. $\mathrm{V}_{\text {ripple }}$ is the super-imposed sinus signal relative to $\mathrm{V}_{\mathrm{CC}}$.
2. Transition time from standby mode to fully operational amplifier.

Figure 2. Current consumption vs. power supply voltage


Figure 3. Current consumption vs. standby voltage


Figure 4. Current consumption vs. standby voltage


Figure 5. Current consumption vs. standby voltage


Figure 6. Differential DC output voltage vs
Figure 7. Power dissipation vs. output power common mode input voltage


Figure 8. Power dissipation vs. output power Figure 9. Power dissipation vs. output power


Figure 10. Output power vs. power supply voltage


Figure 11. Output power vs. power supply voltage


Figure 12. Output power vs. power supply voltage

Figure 13. Output power vs. power supply voltage



Figure 14. Power derating curves


Figure 16. Open loop gain vs. frequency


Figure 18. Closed loop gain vs. frequency

$5 /$

Figure 20. Closed loop gain vs. frequency


Figure 22. PSRR vs. frequency


Figure 24. PSRR vs. frequency

Figure 25. PSRR vs. frequency


Figure 26. PSRR vs. frequency


Figure 28. PSRR vs. frequency

Figure 30. PSRR vs. common mode input voltage




Figure 31. PSRR vs. common mode input voltage


Figure 32. PSRR vs. common mode input voltage

Figure 33. CMRR vs. frequency


Figure 34. CMRR vs. frequency


Figure 35. CMRR vs. frequency


Figure 36. CMRR vs. frequency


Figure 38. CMRR vs. frequency


Figure 40. CMRR vs. common mode input voltage


Figure 42. THD+N vs. output power


Figure 39. CMRR vs. common mode input voltage


Figure 41. THD+N vs. output power

Figure 43. THD+N vs. output power


Figure 44. THD+N vs. output power


Figure 46. THD+N vs. output power


Figure 48. THD+N vs. output power


Figure 47. THD+N vs. output power

Figure 49. THD+N vs. output power


Figure 50. THD+N vs. output power


Figure 52. THD+N vs. output power


Figure 53. THD+N vs. output power


Figure 54. THD+N vs. output power


Figure 55. THD+N vs. output power


Figure 56. THD+N vs. output power


Figure 57. THD+N vs. output power


Figure 58. THD+N vs. output power


Figure 59. THD+N vs. output power


Figure 60. THD+N vs. output power


Figure 61. THD+N vs. output power


Figure 62. THD+N vs. output power


Figure 63. THD+N vs. output power


Figure 64. THD+N vs. output power


Figure 65. THD+N vs. output power


Figure 66. THD+N vs. output power


Figure 67. THD+N vs. output power

Figure 68. THD+N vs. frequency


Figure 69. THD+N vs. frequency


Figure 70. THD+N vs. frequency


Figure 71. THD+N vs. frequency


Figure 73. THD+N vs. frequency

Figure 72. THD+N vs. frequency


Figure 74. THD+N vs. output power


Figure 75. THD+N vs. output power


Figure 76. THD+N vs. output power


## Figure 77. THD+N vs. output power <br> Figure 77. THD+Nvs. output power



Figure 78. THD+N vs. output power


Figure 79. THD+N vs. output power


Figure 80. THD+N vs. output power


Figure 81. THD+N vs. output power


Figure 82. THD+N vs. output power


Figure 83. THD+N vs. output power


Figure 84. THD+N vs. output power


Figure 85. THD+N vs. output power


Figure 86. SNR vs. power supply voltage with Figure 87. SNR vs. power supply voltage with unweighted filter
 A-weighted filter

Figure 88. Startup time vs. bypass capacitor


## 4 Application information

### 4.1 Differential configuration principle

The TS4994 is a monolithic full-differential input/output power amplifier. The TS4994 also includes a common mode feedback loop that controls the output bias value to average it at $\mathrm{V}_{\mathrm{CC}} / 2$ for any DC common mode input voltage. This allows the device to always have a maximum output voltage swing, and by consequence, maximize the output power.
Moreover, as the load is connected differentially, compared to a single-ended topology, the output is four times higher for the same power supply voltage.

The advantages of a full-differential amplifier are:

- Very high PSRR (power supply rejection ratio).
- High common mode noise rejection.
- Virtually zero pop without additional circuitry, giving a faster start-up time compared with conventional single-ended input amplifiers.
- Easier interfacing with differential output audio DAC.
- No input coupling capacitors required due to common mode feedback loop.
- In theory, the filtering of the internal bias by an external bypass capacitor is not necessary. But, to reach maximum performance in all tolerance situations, it is better to keep this option.

The main disadvantage is:

- As the differential function is directly linked to the mismatch between external resistors, paying particular attention to this mismatch is mandatory in order to get the best performance from the amplifier.


### 4.2 Gain in typical application schematic

A typical differential application is shown in Figure 1 on page 3.
In the flat region of the frequency-response curve (no $\mathrm{C}_{\text {in }}$ effect), the differential gain is expressed by the relation:

$$
A_{V_{\text {diff }}}=\frac{V_{O_{+}}-V_{O}}{\text { Diff }_{\text {input }+}-\text { Diff }_{\text {input- }}}=\frac{R_{\text {feed }}}{R_{\text {in }}}
$$

where $R_{\text {in }}=R_{\text {in1 }}=R_{\text {in2 }}$ and $R_{\text {feed }}=R_{\text {feed } 1}=R_{\text {feed } 2}$.
Note: $\quad$ For the rest of this section, $A v_{\text {diff }}$ will be called $A_{V}$ to simplify the expression.

### 4.3 Common mode feedback loop limitations

As explained previously, the common mode feedback loop allows the output DC bias voltage to be averaged at $\mathrm{V}_{\mathrm{CC}} / 2$ for any DC common mode bias input voltage.
However, due to $\mathrm{V}_{\text {ICM }}$ limitation of the input stage (see Table 3 on page 5), the common mode feedback loop can play its role only within a defined range. This range depends upon
the values of $\mathrm{V}_{\mathrm{CC}}$, $\mathrm{R}_{\text {in }}$ and $\mathrm{R}_{\text {feed }}\left(\mathrm{A}_{\mathrm{V}}\right)$. To have a good estimation of the $\mathrm{V}_{\mathrm{ICM}}$ value, use the following formula:

$$
\begin{equation*}
V_{\text {ICM }}=\frac{V_{C C} \times R_{\text {in }}+2 \times V_{\text {ic }} \times R_{\text {feed }}}{2 \times\left(R_{\text {in }}+R_{\text {feed }}\right)} \tag{V}
\end{equation*}
$$

with

$$
\begin{equation*}
V_{i c}=\frac{\text { Diff }_{\text {input }+}+\text { Diff }_{\text {input }}-}{2} \tag{V}
\end{equation*}
$$

The result of the calculation must be in the range:

$$
0.6 \mathrm{~V} \leq \mathrm{V}_{\text {ICM }} \leq \mathrm{V}_{\mathrm{CC}}-0.9 \mathrm{~V}
$$

If the result of the $\mathrm{V}_{\text {ICM }}$ calculation is not in this range, an input coupling capacitor must be used.

Example: With $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{R}_{\text {in }}=\mathrm{R}_{\text {feed }}=20 \mathrm{k}$ and $\mathrm{V}_{\text {ic }}=2 \mathrm{~V}$, we find $\mathrm{V}_{\text {ICM }}=1.63 \mathrm{~V}$. This is higher than $2.5 \mathrm{~V}-0.9 \mathrm{~V}=1.6 \mathrm{~V}$, so input coupling capacitors are required. Alternatively, you can change the $\mathrm{V}_{\mathrm{ic}}$ value.

### 4.4 Low and high frequency response

In the low frequency region, $\mathrm{C}_{\text {in }}$ starts to have an effect. $\mathrm{C}_{\mathrm{in}}$ forms, with $\mathrm{R}_{\text {in }}$, a high-pass filter with a -3dB cut-off frequency. $\mathrm{F}_{\mathrm{CL}}$ is in Hz .

$$
\mathrm{F}_{\mathrm{CL}}=\frac{1}{2 \times \pi \times \mathrm{R}_{\text {in }} \times \mathrm{C}_{\text {in }}} \quad(\mathrm{Hz})
$$

In the high-frequency region, you can limit the bandwidth by adding a capacitor ( $\mathrm{C}_{\text {feed }}$ ) in parallel with $R_{\text {feed }}$. It forms a low-pass filter with a $-3 d B$ cut-off frequency. $F_{C H}$ is in Hz .

$$
\mathrm{F}_{\mathrm{CH}}=\frac{1}{2 \times \pi \times \mathrm{R}_{\text {feed }} \times \mathrm{C}_{\text {feed }}}
$$

While these bandwidth limitations are in theory attractive, in practice, because of low performance in terms of capacitor precision (and by consequence in terms of mismatching), they deteriorate the values of PSRR and CMRR.

The influence of mismatching on PSRR and CMRR performance is discussed in more detail in the following sections.

Example: A typical application with input coupling and feedback capacitor with $\mathrm{F}_{\mathrm{CL}}=50 \mathrm{~Hz}$ and $\mathrm{F}_{\mathrm{CH}}=8 \mathrm{kHz}$. We assume that the mismatching between $\mathrm{R}_{\text {in } 1,2}$ and $\mathrm{C}_{\text {feed } 1,2}$ can be neglected. If we sweep the frequency from DC to 20 kHz we observe the following with respect to the PSRR value:

- From DC to 200 Hz , the $\mathrm{C}_{\text {in }}$ impedance decreases from infinite to a finite value and the $\mathrm{C}_{\text {feed }}$ impedance is high enough to be neglected. Due to the tolerance of $\mathrm{C}_{\mathrm{in1} 1,2}$, we
must introduce a mismatch factor $\left(\mathrm{R}_{\mathrm{in} 1} \times \mathrm{C}_{\mathrm{in}} \neq \mathrm{R}_{\mathrm{in} 2} \times \mathrm{C}_{\mathrm{in} 2}\right)$ that will decrease the PSRR performance.
- From 200 Hz to 5 kHz , the $\mathrm{C}_{\text {in }}$ impedance is low enough to be neglected when compared with $\mathrm{R}_{\text {in, }}$, and the $\mathrm{C}_{\text {feed }}$ impedance is high enough to be neglected as well. In this range, we can reach the PSRR performance of the TS4994 itself.
- From 5 kHz to 20 kHz , the $\mathrm{C}_{\text {in }}$ impedance is low to be neglected when compared to $\mathrm{R}_{\text {in }}$, and the $\mathrm{C}_{\text {feed }}$ impedance decreases to a finite value. Due to tolerance of $\mathrm{C}_{\text {feed } 1,2}$, we introduce a mismatching factor ( $\mathrm{R}_{\text {feed } 1} \times \mathrm{C}_{\text {feed } 1} \neq \mathrm{R}_{\text {feed2 }} \times \mathrm{C}_{\text {feed2 }}$ ) that will decrease the PSRR performance.


### 4.5 Calculating the influence of mismatching on PSRR performance

For calculating PSRR performance, we consider that $\mathrm{C}_{\text {in }}$ and $\mathrm{C}_{\text {feed }}$ have no influence. We use the same kind of resistor (same tolerance) and $\Delta \mathrm{R}$ is the tolerance value in \%.

The following PSRR equation is valid for frequencies ranging from DC to about 1 kHz .
The PSRR equation is ( $\Delta \mathrm{R}$ in \%):

$$
P S R R \leq 20 \times \log \left[\frac{\Delta R \times 100}{\left(10000-\Delta R^{2}\right)}\right] \quad(d B)
$$

This equation doesn't include the additional performance provided by bypass capacitor filtering. If a bypass capacitor is added, it acts, together with the internal high output impedance bias, as a low-pass filter, and the result is a quite important PSRR improvement with a relatively small bypass capacitor.

The complete PSRR equation ( $\Delta \mathrm{R}$ in $\%, \mathrm{C}_{\mathrm{b}}$ in microFarad and F in Hz ) is:

$$
P S R R \leq 20 \times \log \left[\frac{\Delta R \times 100}{\left(1000-\Delta R^{2}\right) \times \sqrt{1+F^{2} \times C_{b}^{2} \times 22.2}}\right](d B)
$$

Example: With $\Delta R=0.1 \%$ and $C_{b}=0$, the minimum PSRR is -60 dB . With a 100 nF bypass capacitor, at 100 Hz the new PSRR would be -93 dB .

This example is a worst case scenario, where each resistor has extreme tolerance. It illustrates the fact that with only a small bypass capacitor, the TS4994 provides high PSRR performance.
Note also that this is a theoretical formula. Because the TS4994 has self-generated noise, you should consider that the highest practical PSRR reachable is about -110 dB . It is therefore unreasonable to target a -120 dB PSRR.

The three following graphs show PSRR versus frequency and versus bypass capacitor $\mathrm{C}_{\mathrm{b}}$ in worst-case conditions ( $\Delta \mathrm{R}=0.1 \%$ ).

Figure 89. PSRR vs. frequency (worst case conditions)


Figure 90. PSRR vs. frequency (worst case conditions)


Figure 91. PSRR vs. frequency (worst case conditions)


The two following graphs show typical applications of the TS4994 with a random selection of four $\Delta R / R$ values with a $0.1 \%$ tolerance.

Figure 92. PSRR vs. frequency with random choice condition

Figure 93. PSRR vs. frequency with random choice condition


### 4.6 CMRR performance

For calculating CMRR performance, we consider that $\mathrm{C}_{\mathrm{in}}$ and $\mathrm{C}_{\text {feed }}$ have no influence. $\mathrm{C}_{\mathrm{b}}$ has no influence in the calculation of the CMRR.

We use the same kind of resistor (same tolerance) and $\Delta \mathrm{R}$ is the tolerance value in \%. The following CMRR equation is valid for frequencies ranging from DC to about 1 kHz .
The CMRR equation is ( $\Delta \mathrm{R}$ in \%):

$$
C M R R \leq 20 \times \log \left[\frac{\Delta R \times 200}{\left(10000-\Delta R^{2}\right)}\right] \quad(d B)
$$

Example: With $\Delta R=1 \%$, the minimum CMRR is $-34 d B$.
This example is a worst case scenario where each resistor has extreme tolerance. Ut illustrates the fact that for CMRR, good matching is essential.
As with the PSRR, due to self-generated noise, the TS4994 CMRR limitation is about -110dB.

Figure 94 and Figure 95 show CMRR versus frequency and versus bypass capacitor $\mathrm{C}_{\mathrm{b}}$ in worst-case conditions ( $\Delta \mathrm{R}=0.1 \%$ ).

Figure 94. CMRR vs. frequency (worst case conditions)


Figure 95. CMRR vs. frequency (worst case conditions)


Figure 96 and Figure 97 show CMRR versus frequency for a typical application with a random selection of four $\Delta R / R$ values with a $0.1 \%$ tolerance.

Figure 96. CMRR vs. frequency with random selection condition


Figure 97. CMRR vs. frequency with random selection condition

### 4.7 Power dissipation and efficiency

Assumptions:

- Load voltage and current are sinusoidal ( $\mathrm{V}_{\text {out }}$ and $\left.\mathrm{I}_{\text {out }}\right)$
- Supply voltage is a pure DC source $\left(\mathrm{V}_{\mathrm{CC}}\right)$

The output voltage is:

$$
V_{\text {out }}=V_{\text {peak }} \sin \omega t(V)
$$

and

$$
I_{\text {out }}=\frac{V_{\text {out }}}{R_{L}}(A)
$$

and

$$
P_{\text {out }}=\frac{V_{\text {peak }} 2}{2 R_{L}}(W)
$$

Therefore, the average current delivered by the supply voltage is:

## Equation 1

$$
\mathrm{I}_{\mathrm{CC}} \mathrm{AVG}=2 \frac{\mathrm{~V}_{\text {peak }}}{\pi \mathrm{R}_{\mathrm{L}}}(\mathrm{~A})
$$

The power delivered by the supply voltage is:

$$
\mathrm{P}_{\text {supply }}=\mathrm{V}_{\mathrm{CC}} \cdot I_{\mathrm{CC}_{\text {AVG }}}(\mathrm{W})
$$

Therefore, the power dissipated by each amplifier is:

$$
P_{\text {diss }}=P_{\text {supply }}-P_{\text {out }} \quad(W)
$$

## Equation 2

$$
P_{\text {diss }}=\frac{2 \sqrt{2} V_{C C}}{\pi \sqrt{R_{\mathrm{L}}}} \sqrt{P_{\text {out }}-P_{\text {out }}}
$$

and the maximum value is obtained when:

$$
\frac{\partial \mathrm{P}_{\text {diss }}}{\partial \mathrm{P}_{\text {out }}}=0
$$

and its value is:

## Equation 3

$$
\text { Pdissmax }=\frac{2 \mathrm{Vcc}^{2}}{\pi^{2} \mathrm{R}_{\mathrm{L}}}(\mathrm{~W})
$$

Note: $\quad$ This maximum value is only dependent on the power supply voltage and load values.
The efficiency is the ratio between the output power and the power supply:

## Equation 4

$$
\eta=\frac{P_{\text {out }}}{P_{\text {supply }}}=\frac{\pi V_{\text {peak }}}{4 V_{C C}}
$$

The maximum theoretical value is reached when $\mathrm{V}_{\text {peak }}=\mathrm{V}_{\mathrm{CC}}$, so:

$$
\eta=\frac{\pi}{4}=78.5 \%
$$

The maximum die temperature allowable for the TS4994 is $125^{\circ} \mathrm{C}$. However, in case of overheating, a thermal shutdown set to $150^{\circ} \mathrm{C}$, puts the TS4994 in standby until the temperature of the die is reduced by about $5^{\circ} \mathrm{C}$.

To calculate the maximum ambient temperature $\mathrm{T}_{\text {amb }}$ allowable, you need to know:

- The value of the power supply voltage, $\mathrm{V}_{\mathrm{CC}}$
- The value of the load resistor, $\mathrm{R}_{\mathrm{L}}$
- The $\mathrm{R}_{\mathrm{thja}}$ value for the package type

Example: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{R}_{\text {thja-flipchip }}=100^{\circ} \mathrm{C} / \mathrm{W}$ ( $100 \mathrm{~mm}^{2}$ copper heatsink)
Using the power dissipation formula given above in Equation 3 this gives a result of:

$$
P_{\text {dissmax }}=633 \mathrm{~mW}
$$

$T_{\text {amb }}$ is calculated as follows:

## Equation 5

$$
\mathrm{T}_{\mathrm{amb}}=125^{\circ} \mathrm{C}-\mathrm{R}_{\mathrm{TJHA}} \times \mathrm{P}_{\text {dissmax }}
$$

Therefore, the maximum allowable value for $T_{a m b}$ is:

$$
\mathrm{T}_{\mathrm{amb}}=125-80 \times 0.633=62^{\circ} \mathrm{C}
$$

### 4.8 Decoupling of the circuit

Two capacitors are needed to correctly bypass the TS4994. A power supply bypass capacitor $\mathrm{C}_{\mathrm{s}}$ and a bias voltage bypass capacitor $\mathrm{C}_{\mathrm{b}}$.
$\mathrm{C}_{\mathrm{s}}$ has particular influence on the THD+N in the high frequency region (above 7 kHz ) and an indirect influence on power supply disturbances. With a value for $\mathrm{C}_{\mathrm{s}}$ of $1 \mu \mathrm{~F}$, you can expect similar THD +N performance to that shown in the datasheet.
In the high frequency region, if $\mathrm{C}_{\mathrm{s}}$ is lower than $1 \mu \mathrm{~F}$, it increases THD +N , and disturbances on the power supply rail are less filtered.

On the other hand, if $\mathrm{C}_{\mathrm{s}}$ is higher than $1 \mu \mathrm{~F}$, the disturbances on the power supply rail are more filtered.
$\mathrm{C}_{\mathrm{b}}$ has an influence on THD +N at lower frequencies, but its function is critical to the final result of PSRR (with input grounded and in the lower frequency region).

### 4.9 Wake-up time: $\mathrm{t}_{\text {wu }}$

When the standby is released to put the device $O N$, the bypass capacitor $\mathrm{C}_{\mathrm{b}}$ is not charged immediately. As $\mathrm{C}_{\mathrm{b}}$ is directly linked to the bias of the amplifier, the bias will not work properly until the $\mathrm{C}_{\mathrm{b}}$ voltage is correct. The time to reach this voltage is called the wake-up time or $\mathrm{t}_{\mathrm{w}}$ and is specified in Table 3 on page 5 , with $\mathrm{C}_{\mathrm{b}}=1 \mu \mathrm{~F}$. During the wake-up time, the TS4994 gain is close to zero. After the wake-up time, the gain is released and set to its nominal value.

If $C_{b}$ has a value other than $1 \mu \mathrm{~F}$, refer to the graph in Figure 88 on page 22 to establish the wake-up time.

### 4.10 Shutdown time

When the standby command is set, the time required to put the two output stages in high impedance and the internal circuitry in shutdown mode is a few microseconds.

Note: In shutdown mode, the Bypass pin and Vin+, Vin- pins are short-circuited to ground by internal switches. This allows a quick discharge of the $C_{b}$ and $C_{i n}$ capacitors.

### 4.11 Pop performance

Due to its fully differential structure, the pop performance of the TS4994 is close to perfect. However, due to mismatching between internal resistors $\mathrm{R}_{\mathrm{in}}, \mathrm{R}_{\mathrm{feed}}$, and external input capacitors $\mathrm{C}_{\mathrm{in}}$, some noise might remain at startup. To eliminate the effect of mismatched components, the TS4994 includes pop reduction circuitry. With this circuitry, the TS4994 is close to zero pop for all possible common applications.

In addition, when the TS4994 is in standby mode, due to the high impedance output stage in this configuration, no pop is heard.

### 4.12 Single-ended input configuration

It is possible to use the TS4994 in a single-ended input configuration. However, input coupling capacitors are needed in this configuration. The schematic in Figure 98 shows an example of this configuration.

Figure 98. Single-ended input typical application


The component calculations remain the same, except for the gain. In single-ended input configuration, the formula is:

$$
A v_{\mathrm{SE}}=\frac{\mathrm{V}_{\mathrm{O}+}-\mathrm{V}_{\mathrm{O}-}}{\mathrm{Ve}}=\frac{R_{\mathrm{feed}}}{R_{\mathrm{in}}}
$$

## 5 Package information

In order to meet environmental requirements, STMicroelectronics offers these devices in ECOPACK ${ }^{\circledR}$ packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an STMicroelectronics trademark. ECOPACK specifications are available at: www.st.com.

Flip-chip package (9 bumps)
Dimensions in millimeters unless otherwise indicated.

Figure 99. Pinout (top view)


Figure 100. Marking (top view)


Figure 101. Dimensions


Figure 102. Tape \& reel dimensions


## 6 Revision history

Table 6. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 17-Mar-2005 | 1 | Initial release. |
| 12-Dec-2006 | 2 | Template update. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

