Operation Temperature Condition -40°C~85°C ## Mobile SDRAM # 2M x 16 Bit x 4 Banks Synchronous DRAM #### **FEATURES** - 1.8V power supply - LVTTL compatible with multiplexed address - · Four banks operation - MRS cycle with address key programs - CAS Latency (2 & 3) - Burst Length (1, 2, 4, 8 & full page) - Burst Type (Sequential & Interleave) - · EMRS cycle with address - All inputs are sampled at the positive going edge of the system clock - Special function support - PASR (Partial Array Self Refresh) - TCSR (Temperature Compensated Self Refresh) - DS (Driver Strength) - DQM for masking - Auto & self refresh - 64ms refresh period (4K cycle) #### **ORDERING INFORMATION** | PRODUCT NO. | MAX<br>FREQ. | PACKAGE | Comments | |--------------------|--------------|--------------|----------| | M52D128168A-7.5TIG | 133MHz | 54 TSOP II | Pb-free | | M52D128168A-7.5BIG | 133MHz | 54 Ball FBGA | Pb-free | | M52D128168A-10TIG | 100MHz | 54 TSOP II | Pb-free | | M52D128168A-10BIG | 100MHz | 54 Ball FBGA | Pb-free | #### **GENERAL DESCRIPTION** The M52D128168A is 134,217,728 bits synchronous high data rate Dynamic RAM organized as 4 x 2,097,152 words by 16 bits. Synchronous design allows precise cycle controls with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. ## **PIN ASSIGNMENT (Top View)** | VDD | Ь | 1 | 54 | Ь | Vss | |--------|---|----|----|---|----------------| | DQ0 | d | 2 | 53 | Ь | DQ15 | | VDDQ | ф | 3 | 52 | Þ | Vssq | | DQ1 | d | 4 | 51 | Þ | DQ14 | | DQ2 | d | 5 | 50 | Þ | DQ13 | | Vssq | р | 6 | 49 | Þ | VDDQ | | DQ3 | d | 7 | 48 | Þ | DQ12 | | DQ4 | d | 8 | 47 | Þ | DQ11 | | VDDQ | d | 9 | 46 | Þ | Vssq | | DQ5 | ◁ | 10 | 45 | Ь | DQ10 | | DQ6 | d | 11 | 44 | Þ | DQ9 | | Vssq | ◁ | 12 | 43 | Ь | VDDQ | | DQ7 | d | 13 | 42 | Ь | DQ8 | | VDD | d | 14 | 41 | Ь | Vss | | LDQM | Ь | 15 | 40 | Þ | NC | | WE | р | 16 | 39 | Ь | UDQM | | CAS | Ь | 17 | 38 | Þ | CLK | | RAS | d | 18 | 37 | Ь | CKE | | CS | Ь | 19 | 36 | þ | NC | | BA0 | ф | 20 | 35 | Ь | A11 | | BA1 | Ь | 21 | 34 | Ь | <b>A</b> 9 | | A10/AP | Ь | 22 | 33 | Ь | A8 | | Ao | Ь | 23 | 32 | Ь | A7 | | A1 | Ь | 24 | 31 | Ь | A <sub>6</sub> | | A2 | Д | 25 | 30 | Ь | <b>A</b> 5 | | Аз | Д | 26 | 29 | Ь | A4 | | VDD | þ | 27 | 28 | þ | Vss | 54 Ball FBGA (8x8mm) (mm ball pitch) Publication Date: Sep. 2008 Revision: 1.0 1/47 #### **FUNCTIONAL BLOCK DIAGRAM** #### **PIN FUNCTION DESCRIPTION** | PIN | NAME | INPUT FUNCTION | |-------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | System Clock | Active on the positive going edge to sample all inputs | | CS | Chip Select | Disables or enables device operation by masking or enabling all inputs except CLK , CKE and L(U)DQM | | CKE | Clock Enable | Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one cycle prior new command. Disable input buffers for power down in standby. | | A0 ~ A11 | Address | Row / column address are multiplexed on the same pins. Row address : RA0~RA11, column address : CA0~CA8 | | BA0 , BA1 | Bank Select Address | Selects bank to be activated during row address latch time.<br>Selects bank for read / write during column address latch time. | | RAS | Row Address Strobe | Latches row addresses on the positive going edge of the CLK with RAS low. Enables row access & precharge. | | CAS | Column Address Strobe | Latches column address on the positive going edge of the CLK with CAS low. Enables column access. | | WE | Write Enable | Enables write operation and row precharge. Latches data in starting from CAS, WE active. | | L(U)DQM | Data Input / Output Mask | Makes data output Hi-Z, tsHz after the clock and masks the output. Blocks data input when L(U)DQM active. | | DQ0 ~ DQ15 | Data Input / Output | Data inputs / outputs are multiplexed on the same pins. | | VDD / VSS | Power Supply / Ground | Power and ground for the input buffers and the core logic. | | VDDQ / VSSQ | Data Output Power / Ground | Isolated power supply and ground for the output buffers to provide improved noise immunity. | | NC | No Connection | This pin is recommended to be left No Connection on the device. | Publication Date: Sep. 2008 Revision: 1.0 2/47 #### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | VALUE | UNIT | |---------------------------------------|-----------|------------|------| | Voltage on any pin relative to Vss | Vin, Vout | -1.0 ~ 2.6 | V | | Voltage on VDD supply relative to Vss | Vdd, Vddq | -1.0 ~ 2.6 | V | | Storage temperature | Тѕтс | -55 ~ +150 | °C | | Power dissipation | Po | 1 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATING are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. #### DC OPERATING CONDITION Recommended operating conditions (Voltage referenced to $V_{SS}$ = 0V, $T_A$ = -40 to 85 $^{\circ}C$ ) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | |---------------------------|-----------|----------|-----|----------|------|--------------| | Supply voltage | Vdd, Vddq | 1.7 | 1.8 | 1.9 | V | | | Input logic high voltage | VIH | QDDVX8.0 | 1.8 | VDDQ+0.3 | V | 1 | | Input logic low voltage | VIL | -0.3 | 0 | 0.3 | V | 2 | | Output logic high voltage | Vон | VDDQ-0.2 | - | - | V | Iон = -0.1mA | | Output logic low voltage | Vol | - | - | 0.2 | V | IoL = 0.1mA | | Input leakage current | lι∟ | -2 | - | 2 | μΑ | 3 | | Output leakage current | loL | -2 | - | 2 | μΑ | 4 | Note: - 1. $V_{IH(max)} = 2.2V$ AC for pulse width $\leq$ 3ns acceptable. - 2. $V_{IL(min)} = -1.0V$ AC for pulse width $\leq$ 3ns acceptable. - 3. Any input $0V \le V_{IN} \le V_{DDQ}$ , all other pins are not under test = 0V. - 4. Dout is disabled , $0V \leq V_{OUT} \leq V_{DDQ}$ . #### **CAPACITANCE** ( $V_{DD} = 1.8V$ , $T_A = 25 \,^{\circ}\text{C}$ , f = 1MHZ) | PARAMETER | SYMBOL | MIN | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|------| | Input capacitance (A0 ~ A11, BA0 ~ BA1) | C <sub>IN1</sub> | 1.5 | 3.0 | pF | | Input capacitance (CLK, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ & L(U)DQM) | C <sub>IN2</sub> | 1.5 | 3.5 | pF | | Data input/output capacitance (DQ0 ~ DQ15) | Соит | 2.0 | 4.5 | pF | Publication Date: Sep. 2008 Revision: 1.0 3/47 ## **DC CHARACTERISTICS** Recommended operating condition unless otherwise noted $^{,}$ T $_{A}~$ = -40 to 85 $^{\circ}C$ | Parameter | Symbol | Test Cond | dition | CAS<br>Latency | -7.5 | Version | n<br>-10 | Unit | Note | |-----------------------------------------------|--------|-----------------------------------------------------------------------------------|-------------------|----------------|------|---------|----------|------|------| | Operating Current<br>(One Bank Active) | Icc1 | Burst Length = 1<br>trc≥ trc (min), tcc≥ | tcc (min), loL= 0 | mA | 65 | | 65 | mA | 1 | | Precharge Standby | Ісс2Р | CKE ≤ Vı∟(max), tcc : | =15ns | | | mA | | | | | Current in power-down mode | ICC2PS | CKE ≤ Vı∟(max), CLF | | 0.5 | | mA | | | | | Precharge Standby<br>Current in non | ICC2N | CKE ≥ V <sub>IH</sub> (min), CS<br>Input signals are cha | , ,, | | | mA | | | | | power-down mode | Icc2NS | CKE ≥ V <sub>IH</sub> (min), CLK<br>Input signals are sta | | 8 | | 10 | | mA | | | Active Standby Current | Іссзр | CKE ≤ V <sub>IL</sub> (max), tcc : | =15ns | | 5 | | | mA | | | in power-down mode | Іссзрѕ | CKE ≤ Vı∟(max), C | SLK≤ VIL(max), to | | | | | | | | Active Standby Current in non power-down mode | Іссзи | CKE $\geq$ V <sub>IH</sub> (min), $\overline{\text{CS}}$<br>Input signals are cha | | 25 | | mA | | | | | (One Bank Active) | Іссзиѕ | CKE ≥ V <sub>IH</sub> (min), CLŁ<br>Input signals are sta | | 15 | | mA | | | | | Operating Current<br>(Burst Mode) | Icc4 | IoL= 0mA, Page Burs<br>All Band Activated, to | | | 75 | | 70 | | 1 | | Refresh Current | Icc5 | trc≥trc(min) | | | 120 | | 100 | uA | 2 | | | | | TCSR ra | nge | 15 | 45 | 70 | °C | | | Self Refresh Current | laa. | OKE < 0.20/ | 4 Bank | s | 380 | 400 | 450 | uA | | | Jon Renesh Gunent | Icc6 | CKE ≤ 0.2V | 2 Banl | < | 360 | 380 | 450 | | | | | | | 1 Ban | k | 340 | 350 | 350 | | | | Deep Power Down<br>Current | Ісст | CKE ≤ 0.2V | | | | 10 | | uA | | Note: 1.Measured with outputs open. Addresses are changed only one time during tcc(min). 2.Refresh period is 64ms. Addresses are changed only one time during tcc(min). AC OPERATING TEST CONDITIONS (VDD=1.8V ± 0.1V,TA= -40 °C ~ 85 °C) | Parameter | Value | Unit | |-------------------------------------------|------------------------------|------| | Input levels (Vih/Vil) | 0.9 x V <sub>DDQ</sub> / 0.2 | V | | Input timing measurement reference level | 0.5 x Vddq | V | | Input rise and fall time | tr / tf = 1 / 1 | ns | | Output timing measurement reference level | 0.5 x Vddq | V | | Output load condition | See Fig.2 | | (Fig.1) DC Output Load circuit (Fig.2) AC Output Load Circuit #### **OPERATING AC PARAMETER** (AC operating conditions unless otherwise noted) | _ | Parameter | Symbol | Vers | sion | Unit | Note | |---------------------|-----------------------------------|---------------|------|-------|------|------| | | raidilletei | Symbol | -7.5 | -10 | Onit | Note | | Row active to row | active delay | trrd(min) | 15 | 20 | ns | 1 | | RAS to CAS dela | ay | trcd(min) | 15 | 20 | ns | 1 | | Row precharge tin | ne | trp(min) | 15 | 20 | ns | 1 | | Row active time | | tras(min) | 48 | 50 | ns | 1 | | Row active time | | tras(max) | 100 | | us | - | | Pow evolo time | @Operating | trc(min) | 67.5 | 90 | ns | 1 | | Row cycle time | @Auto refresh | trfc(min) | 80 | | ns | 1,5 | | Last data in to nev | v col. Address delay | tcoL(min) | 1 | | CLK | 2 | | Last data in to row | precharge | trdl(min) | 2 | 2 | CLK | 2 | | Last data in to bur | st stop | tbdl(min) | | 1 | CLK | 2 | | Col. Address to co | l. Address delay | tccp(min) | | 1 | CLK | 3 | | Mode Register comm | nand to Active or Refresh Command | tmrd(min) | 2 | | CLK | - | | Number of valid or | itput data | CAS latency=3 | 2 | | ea | 4 | | Number of valid or | nipui uaia | CAS latency=2 | | | ea | 4 | | Refresh period(4,0 | 096 rows) | tref(max) | 6 | 64 ms | | 6 | - Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. - 3. Minimum delay is required to complete write. - 4. All parts allow every cycle column address change. - 5. In case of row precharge interrupt, auto precharge and read burst stop. - The earliest a precharge command can be issued after a Read command without the loss of data is CL+BL-2 clocks - 5. A new command may be given Trfc after self refresh exit. - 6. A maximum of eight consecutive AUTO REFRESH commands (with trecmin) can be posted to any given SDRAM, and the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is **8x15**.6 $\mu$ s.) Publication Date: Sep. 2008 Revision: 1.0 ## AC CHARACTERISTICS (AC operating conditions unless otherwise noted) | Porc | ımeter | Cumbal | -7 | .5 | - | 10 | Unit | Note | |------------------|----------------|--------------|-----|------|-----|------|-------|------| | Pala | imeter | Symbol | Min | Max | Min | Max | Oilit | Note | | CLK cycle time | CAS Latency =3 | tcc | 7.5 | 1000 | 10 | 1000 | ns | 1 | | CLK Cycle time | CAS Latency =2 | icc | 10 | 1000 | 12 | 1000 | 115 | ı | | CLK to valid | CAS Latency =3 | tsac | | 7 | | 9 | nc | 1 | | output delay | CAS Latency =2 | ISAC | | 8 | | 10 | ns | ı | | Output data hold | time | tон | 2.5 | | 2.5 | | ns | 2 | | CLK high pulse w | vidth | tсн | 2.5 | | 3 | | ns | 3 | | CLK low pulse wi | dth | tcL | 2.5 | | 3 | | ns | 3 | | Input setup time | | tss | 2.5 | | 2.5 | | ns | 3 | | Input hold time | | tsн | 1 | | 1.5 | | ns | 3 | | CLK to output in | tslz | 1 | | 1 | | ns | 2 | | | CLK to output in | CAS Latency =3 | 4 | | 7 | | 9 | | | | Hi-Z | CAS Latency =2 | <b>t</b> sHZ | | 8 | | 10 | ns | | <sup>\*</sup>All AC parameters are measured from half to half. Note: 1. Parameters depend on programmed CAS latency. - 2. If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter. - 3.Assumed input rise and fall time (tr & tf)=1ns. If tr & tf is longer than 1ns, transient time compensation should be considered, i.e., [(tr+ tf)/2-1]ns should be added to the parameter. Publication Date: Sep. 2008 Revision: 1.0 6/47 #### SIMPLIFIED TRUTH TABLE | ( | COMMAND | | CKEn-1 | CKEn | cs | RAS | CAS | WE | DQM | BA0<br>BA1 | A10/AP | A11<br>A9~A0 | Note | |------------------|-------------------|---------------|--------|------|----|-----|-----|----------|-----|---------------|---------|--------------------|------| | | Mode Regis | ter set | | | | | | | | | | | | | Register | Extended M<br>set | ode Register | Н | Х | L | L | L | L | X | | OP CODE | | 1,2 | | | Auto Refres | h | Н | Н | | | | | , | | V | | 3 | | Refresh | Self | Entry | L | | L | L | L | Н | Х | | Х | | 3 | | | Refresh | Exit | | ш | L | Н | Н | Н | Х | | Х | | 3 | | | | EXIT | L | Н | Н | Х | Х | Х | Х | | Α | | 3 | | Bank A | ctive & Row | Addr. | Н | Х | L | L | Н | Н | Х | V Row Address | | | | | Read & | Auto Pred | harge Disable | H | X | L | Н | L | Н | X | V | L | Column<br>Address | 4 | | Column Address | Auto Pred | charge Enable | | ^ | _ | | _ | П | ^ | V | Н | (A0~A8) | 4,5 | | Write & | | | Н | V | | Н | | | V | V | L | Column | 4 | | Column Address | | | - " | Х | L | " | L | L | Х | V | Н | Address<br>(A0~A8) | 4,5 | | | Burst Stop | | Н | Х | L | Н | Н | L | Х | | Х | | 6 | | Precharge | Bank Sele | ection | Н | Х | L | L | Н | L | Х | V | L | Х | | | i recharge | All Banks | All Banks | | ^ | _ | _ | '' | _ | ^ | Х | Н | ^ | | | Clock Suspend of | or. | Entry | Н | L | Н | Х | Х | Х | Х | | | | | | Active Power Do | wn | Liniy | '' | _ | L | V | V | V | ^ | | Χ | | | | | | Exit | L | Н | Х | Х | Х | Х | Х | | | | | | | | Fortma | | | Н | Х | Х | Х | · · | | | | | | Precharge Powe | r Down Mode | Entry | H | L | L | Н | Н | Н | Х | | Х | | | | Precharge Fowe | I DOWN MODE | Exit | | | Н | Х | Х | Х | | | | | | | | | | L | Н | L | V | V | V | Х | | | | | | DQM | DQM | | | | 1 | X | l | <u> </u> | V | | Х | | 7 | | | | | l | | Н | Х | Х | Х | | | | | | | No Operating Co | mmand | | Н | Х | L | Н | Н | Н | Х | X | | | | (V = Valid, X = Don't Care. H = Logic High, L = Logic Low) 1.OP Code: Operating Code Note: A0~A11 & BA0~BA1 : Program keys. (@ MRS). BA1=0 for MRS and BA1=1 for EMRS - 2.MRS/EMRS can be issued only at all banks precharge state. - A new command can be issued after 2 CLK cycles of MRS/EMRS. - 3. Auto refresh functions are as same as CBR refresh of DRAM. The automatical precharge without row precharge of command is meant by "Auto". Auto/self refresh can be issued only at all banks idle state. - 4.BA0~BA1: Bank select addresses. - If both BA0 and BA1 are "Low" at read ,write , row active and precharge ,bank A is selected. - If both BA0 is "Low" and BA1 is "High" at read ,write , row active and precharge ,bank B is selected. If both BA0 is "High" and BA1 is "Low" at read ,write , row active and precharge ,bank C is selected. - If both BA0 and BA1 are "High" at read ,write , row active and precharge ,bank D is selected - If A10/AP is "High" at row precharge, BA0 and BA1 is ignored and all banks are selected. - 5. During burst read or write with auto precharge, new read/write command can not be issued. Another bank read/write command can be issued after the end of burst. - New row active of the associated bank can be issued at tRP after the end of burst. - 6.Burst stop command is valid at every burst length. - 7.DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (write DQM latency is 0), but makes Hi-Z state the data-out of 2 CLK cycles after.(Read DQM latency is 2) ## MODE REGISTER FIELD TABLE TO PROGRAM MODES Register Programmed with MRS | Address | BA0 | BA1 | A11 | A10/AP | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |----------|-----|-----|-----|--------|----|----|----|-------------|----|----|----|---------|-----|----| | Function | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CAS Latency | | ВТ | Bu | rst Len | gth | | | | Te | est Mode | CAS Latency | | | | | Burst Type | | Burst Length | | | | | |------------|----|-------------------|-------------|----|----|----------|----|------------|----|--------------|----|-----------|----------|--| | <b>A</b> 8 | A7 | Туре | A6 | A5 | A4 | Latency | А3 | Type | A2 | <b>A</b> 1 | A0 | BT = 0 | BT = 1 | | | 0 | 0 | Mode Register Set | 0 | 0 | 0 | Reserved | 0 | Sequential | 0 | 0 | 0 | 1 | 1 | | | 0 | 1 | Reserved | 0 | 0 | 1 | Reserved | 1 | Interleave | 0 | 0 | 1 | 2 | 2 | | | 1 | 0 | Reserved | 0 | 1 | 0 | 2 | | | 0 | 1 | 0 | 4 | 4 | | | 1 | 1 | Reserved | 0 | 1 | 1 | 3 | | | 0 | 1 | 1 | 8 | 8 | | | | | | 1 | 0 | 0 | Reserved | | | 1 | 0 | 0 | Reserved | Reserved | | | | | | 1 | 0 | 1 | Reserved | | | 1 | 0 | 1 | Reserved | Reserved | | | | | | 1 | 1 | 0 | Reserved | | | 1 | 1 | 0 | Reserved | Reserved | | | | | | 1 | 1 | 1 | Reserved | | | 1 | 1 | 1 | Full Page | Reserved | | Full Page Length: 512 Publication Date: Sep. 2008 Revision: 1.0 8/47 | BA1 BA0 A11 A10 A9 A8 A7 A6 1 0 0 0 0 0 0 DS | A2 A1 A<br>PASR | | ess bus<br>Ided Mode F | Register Set | |----------------------------------------------|-----------------|------|------------------------|--------------------------| | | | | A2-A0 | Self Refresh Coverage | | | | | 000 | 4Bank | | | | | 001 | 2 Bank (BankA& BankB) or | | | | | | (BA1=0) | | | | PASR | 010 | 1 Bank (BankA) or | | | | | | (BA0=BA1=0) | | | | | 011 | R | | | | | 100 | R | | | | | 101 | R | | | | | 111 | R | | | | | | | | | | | A6-A5 | Driver Strength | | | | | 00 | Full Strength | | | | DS | 01 | 1/2 Strength | | <b>T</b> | | | 10 | 1/4 Strength | | | | | 11 | R | | | - | | | Remark R : Reserved | #### **EXTENDED MODE REGISTER SET (EMRS)** The extended mode register stores for selecting PASR; DS. The extended mode register set must be done before any active command after the power up sequence. The extended mode register is written by asserting low on CS,RAS,CAS,WE and high on BA1,low on BA0(The SDRAM should be in all bank precharge with CKE already high prior to writing into the extended more register). The state of address pins A0~An in the same cycle as CS,RAS,CAS,WE going low is written in the extended mode register. Refer to the table for specific codes. The extended mode register can be changed by using the same command and clock cycle requirements during operations as long as all banks are in the idle state. The default value extended mode register is defined as half driving strength and all banks refreshed. #### Internal Temperature Compensated Self Refresh (TCSR) #### Note: - 1. In order to save power consumption, Mobile-DRAM includes the internal temperature sensor and control units to control the self refresh cycle automatically according to the three temperature range: 15°C, 45°C and 70°C. - 2. If the EMRS for external TCSR is issued by the controller, this EMRS code for TCSR is ignored. - 3. It has +/-5°C tolerance Publication Date: Sep. 2008 Revision: 1.0 9/47 # **BURST SEQUENCE (BURST LENGTH = 4)** | Initial A | Adrress | | Sequ | ential | | Interleave | | | | | | |-----------|---------|---|------|--------|---|------------|---|---|---|--|--| | A1 | A0 | | - | | | | | | | | | | 0 | 0 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | | | 0 | 1 | 1 | 2 | 3 | 0 | 1 | 0 | 3 | 2 | | | | 1 | 0 | 2 | 3 | 0 | 1 | 2 | 3 | 0 | 1 | | | | 1 | 1 | 3 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | | | # **BURST SEQUENCE (BURST LENGTH = 8)** | | Initial | | | Sequential | | | | | | Interleave | | | | | | | | | |----|---------|----|---|------------|---|---|---|---|---|------------|---|---|---|---|---|---|---|---| | A2 | A1 | A0 | | 33433 | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | 0 | 1 | 0 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | 0 | 1 | 1 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | 1 | 0 | 1 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | 1 | 1 | 0 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | 1 | 1 | 1 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Publication Date: Sep. 2008 Revision: 1.0 10/47 #### **DEVICE OPERATIONS** #### **CLOCK (CLK)** The clock input is used as the reference for all SDRAM operations. All operations are synchronized to the positive going edge of the clock. The clock transitions must be monotonic between $V_{\rm IL}$ and $V_{\rm IH}$ . During operation with CKE high all inputs are assumed to be in valid state (low or high) for the duration of setup and hold time around positive edge of the clock for proper functionality and Icc specifications. #### **CLOCK ENABLE(CKE)** The clock enable (CKE) gates the clock onto SDRAM. If CKE goes low synchronously with clock (set-up and hold time same as other inputs), the internal clock suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. All other inputs are ignored from the next clock cycle after CKE goes low. When all banks are in the idle state and CKE goes low synchronously with clock, the SDRAM enters the power down mode from the next clock cycle. The SDRAM remains in the power down mode ignoring the other inputs as long as CKE remains low. The power down exit is synchronous as the internal clock is suspended. When CKE goes high at least "1CLK + tss" before the high going edge of the clock, then the SDRAM becomes active from the same clock edge accepting all the input commands. #### BANK ADDRESSES (BA0~BA1) This SDRAM is organized as four independent banks of 2,097,152 words x 16 bits memory arrays. The BA0~BA1 inputs are latched at the time of assertion of $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to select the bank to be used for the operation. The banks addressed BA0~BA1 are latched at bank active, read, write, mode register set and precharge operations. #### ADDRESS INPUTS (A0~A11) The 21 address bits are required to decode the 2,097,152 word locations are multiplexed into 12 address input pins (A0~A11). The 12 row addresses are latched along with $\overline{\rm RAS}$ and BA0~BA1 during bank active command. The 9 bit column addresses are latched along with $\overline{\rm CAS}$ , $\overline{\rm WE}$ and BA0~BA1 during read or with command. #### **NOP and DEVICE DESELECT** When $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ are high, The SDRAM performs no operation (NOP). NOP does not initiate any new operation, but is needed to complete operations which require more than single clock cycle like bank activate, burst read, auto refresh, etc. The device deselect is also a NOP and is entered by asserting $\overline{CS}$ high. $\overline{CS}$ high disables the command decoder so that $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and all the address inputs are ignored. #### **MODE REGISTER SET (MRS)** The mode register stores the data for controlling the various operating modes of SDRAM. It programs the CAS latency, burst type, burst length, test mode and various vendor specific options to make SDRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the SDRAM. The mode register is written by asserting low on CS, RAS, CAS and WE (The SDRAM should be in active mode with CKE already high prior to writing the mode register). The state of address pins A0~A11 and BA0~BA1 in the same cycle as CS, RAS, CAS and WE going low is the data written in the mode register. Two clock cycles is required to complete the write in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is divided into various fields into depending on functionality. The burst length field uses A0~A2, burst type uses A3, CAS latency (read latency from column address) use A4~A6, test mode use A7~A8, vendor specific options use A9, A10~A11 and BA1~BA0. A7~A8, A10/AP~A11 and BA0~BA1 must be set to low for normal SDRAM operation. Refer to the table for specific codes for various burst length, burst type and CAS latencies. Publication Date: Sep. 2008 Revision: 1.0 11/47 ## **DEVICE OPERATIONS (Continued)** #### **BANK ACTIVATE** The bank activate command is used to select a random row in an idle bank. By asserting low on $\overline{RAS}$ and $\overline{CS}$ with desired row and bank address, a row access is initiated. The read or write operation can occur after a time delay of tRCD (min) from the time of bank activation. tRCD is the internal timing parameter of SDRAM, therefore it is dependent on operating clock frequency. The minimum number of clock cycles required between bank activate and read or write command should be calculated by dividing tRCD (min) with cycle time of the clock and then rounding of the result to the next higher integer. The SDRAM has four internal banks in the same chip and shares part of the internal circuitry to reduce chip area, therefore it restricts the activation of four banks simultaneously. Also the noise generated during sensing of each bank of SDRAM is high requiring some time for power supplies to recover before another bank can be sensed reliably. trrd (min) specifies the minimum time required between activating different bank. The number of clock cycles required between different bank activation must be calculated similar to tred specification. The minimum time required for the bank to be active to initiate sensing and restoring the complete row of dynamic cells is determined by tras (min). Every SDRAM bank activate command must satisfy tras (min) specification before a precharge command to that active bank can be asserted. The maximum time any bank can be in the active state is determined by tras (max) and tras (max) can be calculated similar to tRCD specification. #### **BURST READ** The burst read command is used to access burst of data on consecutive clock cycles from an active row in an active bank. The burst read command is issued by asserting low on CS and RAS with WE being high on the positive edge of the clock. The bank must be active for at least tRCD (min) before the burst read command is issued. The first output appears in CAS latency number of clock cycles after the issue of burst read command. The burst length, burst sequence and latency from the burst read command is determined by the mode register which is already programmed. The burst read can be initiated on any column address of the active row. The address wraps around if the initial address does not start from a boundary such that number of outputs from each I/O are equal to the burst length programmed in the mode register. The output goes into high-impedance at the end of burst, unless a new burst read was initiated to keep the data output gapless. The burst read can be terminated by issuing another burst read or burst write in the same bank or the other active bank or a precharge command to the same bank. The burst stop command is valid at every page burst length. #### **BURST WRITE** The burst write command is similar to burst read command and is used to write data into the SDRAM on consecutive clock cycles in adjacent addresses depending on burst length and burst sequence. By asserting low on $\overline{\text{CS}}$ , $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ with valid column address, a write burst is initiated. The data inputs are provided for the initial address in the same clock cycle as the burst write command. The input buffer is deselected at the end of the burst length, even though the internal writing can be completed yet. The writing can be complete by issuing a burst read and DQM for blocking data inputs or burst write in the same or another active bank. The burst stop command is valid at every burst length. The write burst can also be terminated by using DQM for blocking data and procreating the bank trd after the last data input to be written into the active row. See DQM OPERATION also. #### **DQM OPERATION** The DQM is used mask input and output operations. It works similar to $\overline{OE}$ during operation and inhibits writing during write operation. The read latency is two cycles from DQM and zero cycle for write, which means DQM masking occurs two cycles later in read cycle and occurs in the same cycle during write cycle. DQM operation is synchronous with the clock. The DQM signal is important during burst interrupts of write with read or precharge in the SDRAM. Due to asynchronous nature of the internal write, the DQM operation is critical to avoid unwanted or incomplete writes when the complete burst write is required. Please refer to DQM timing diagram also. #### **PRECHARGE** The precharge is performed on an active bank by asserting low on clock cycles required between bank activate and clock cycles required between bank activate and CS, RAS, WE and A10/AP with valid BA0~BA1 of the bank to be procharged. The precharge command can be asserted anytime after tras (min) is satisfy from the bank active command in the desired bank. trp is defined as the minimum number of clock cycles required to complete row precharge is calculated by dividing tRP with clock cycle time and rounding up to the next higher integer. Care should be taken to make sure that burst write is completed or DQM is used to inhibit writing before precharge command is asserted. The maximum time any bank can be active is specified by tras (max). Therefore, each bank activate command. At the end of precharge, the bank enters the idle state and is ready to be activated again. Entry to power-down, Auto refresh, Self refresh and Mode register set etc. is possible only when all banks are in idle state. > Publication Date: Sep. 2008 Revision: 1.0 12/47 #### **DEVICE OPERATIONS (Continued)** #### **AUTO PRECHARGE** The precharge operation can also be performed by using auto precharge. The SDRAM internally generates the timing to satisfy tras (min) and "trp" for the programmed burst length and CAS latency. The auto precharge command is issued at the same time as burst write by asserting high on A10/AP, the bank is precharge command is asserted. Once auto precharge command is given, no new commands are possible to that particular bank until the bank achieves idle state. #### **BOTH BANKS PRECHARGE** A11 banks can be precharged at the same time by using Precharge all command. Asserting low on $\overline{CS}$ , $\overline{RAS}$ , and $\overline{WE}$ with high on A10/AP after all banks have satisfied transfer requirement, performs precharge on all banks. At the end of transfer after performing precharge all, all banks are in idle state. #### **AUTO REFRESH** The storage cells of SDRAM need to be refreshed every 64ms to maintain data. An auto refresh cycle accomplishes refresh of a single row of storage cells. The internal counter increments automatically on every auto refresh cycle to refresh all the rows. An auto refresh command is issued by asserting low on CS, RAS and CAS with high on CKE and WE. The auto refresh command can only be asserted with both banks being in idle state and the device is not in power down mode (CKE is high in the previous cycle). The time required to complete the auto refresh operation is specified by trec (min). The minimum number of clock cycles required can be calculated by driving trace with clock cycle time and them rounding up to the next higher integer. The auto refresh command must be followed by NOP's until the auto refresh operation is completed. The auto refresh is the preferred refresh mode when the SDRAM is being used for normal data transactions. The auto refresh cycle can be performed once in 15.6us. #### **SELF REFRESH** The self refresh is another refresh mode available in the SDRAM. The self refresh is the preferred refresh mode for data retention and low power operation of SDRAM. In self refresh mode, the SDRAM disables the internal clock and all the input buffers except CKE. The refresh addressing and timing is internally generated to reduce power consumption. The self refresh mode is entered from all banks idle state by asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and CKE with high on $\overline{\text{WE}}$ . Once the self RAS, CAS and CKE with high on WE. Once the self refresh mode is entered, only CKE state being low matters, all the other inputs including clock are ignored to remain in the refresh. The self refresh is exited by restarting the external clock and then asserting high on CKE. This must be followed by NOP's for a minimum time of trec before the SDRAM reaches idle state to begin normal operation. **COMMANDS** ## CLK CKE Mode register set command CS $(\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE}, BA1, BA0 = Low)$ RAS The DRAM has a mode register that defines how the device operates. In this command, A0 through BA0 are the data input pins. After power on, the mode register set command must be executed to initialize the device. The mode register can be set only when all banks are in idle state. During 2CLK (tMRD) following this command, the DRAM cannot accept any other commands. Fig. 1 Mode register set command ## **Extended Mode register set command** $(\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE}, BA0 = Low; BA1 = High)$ The DRAM has a extended mode register that defines how to set PASR, DS. Fig. 2 Extended Mode register set command #### **Activate command** $(\overline{CS}, \overline{RAS} = Low, \overline{CAS}, \overline{WE} = High)$ The DRAM has four banks, each with 4,096 rows. This command activates the bank selected by BA1 and BA0 (BS) and a row address selected by A0 through A11. This command corresponds to a conventional DRAM's RAS falling. Fig. 3 Row address stroble and bank active command Publication Date: Sep. 2008 15/47 Revision: 1.0 | Precharge command | CLK | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------| | $(\overline{CS}, \overline{RAS}, \overline{WE} = Low, \overline{CAS} = High)$ | CKE | Н | | This command begins precharge operation of the bank selected by BA1 and BA0 (BS). When A10 is High, all banks are precharged, regardless of BA1 and BA0. | CS | | | When A10 is Low, only the bank selected by BA1 and BA0 is precharged. | RAS | | | After this command, the DRAM can't accept the activate command to the precharging bank during trp (precharge to activate command period). | CAS | | | This command corresponds to a conventional DRAM's RAS rising. | WE | | | | BA0, BA1<br>(Bank select) | | | | A10<br>(Precharge select) | | | | Add | | | | Fig. 4 P | recharge command | | Write command | CLK | | | $(\overline{CS}, \overline{CAS}, \overline{WE} = Low, \overline{RAS} = High)$ | CKE | Н | | If the mode register is in the burst write mode, this command sets the burst start | CS | | | address given by the column address to begin the burst write operation. The first write data in burst can be input with this command with subsequent data on following | RAS | | | clocks. | CAS | | | | WE | | | | BA0, BA1<br>(Bank select) | | | | A10 | ///\\\\\\\\/\/\. | | | Add | Col. //// | | | • | Column address and<br>write command | | Read command | CLK | | | $(\overline{CS}, \overline{CAS} = Low, \overline{RAS}, \overline{WE} = High)$ | CKE | Н | | <u> </u> | CS | | | Read data is available after CAS latency requirements have been met. This command sets the burst start address given by the column address. | RAS | | | | CAS | | | | WE | | | | BA0, BA1<br>(Bank select) | | | | A10 | | | | Add | Col. //// | | | • | Column address and read command | | CBR (auto) refresh command | CLK | | |---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------| | $(\overline{CS}, \overline{RAS}, \overline{CAS} = Low, \overline{WE}, CKE = High)$ | CKE | Н | | This command is a request to begin the CBR refresh operation. The refresh address is | CS | | | generated internally. Before executing CBR refresh, all banks must be precharged. | RAS | 7/\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | After this cycle, all banks will be in the idle (precharged) state and ready for a row activate command. | CAS | 77\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | During tRC period (from refresh command to refresh or activate command), the DRAN cannot accept any other command. | WE | | | | BA0, BA1<br>(Bank select) | | | | A10 | | | | Add | | | | Fig. 7 A | auto refresh command | | | CLK | | | Self refresh entry command | CKE | | | $(\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{CKE} = Low, \overline{WE} = High)$ | CS | | | After the command execution, self refresh operation continues while CKE remains low. When CKE goes to high, the DRAM exits the self refresh mode. | RAS | | | During self refresh mode, refresh interval and refresh operation are performed internally so there is no need for external control. | /, CAS | | | Before executing self refresh, all banks must be precharged. | WE | | | | BA0, BA1<br>(Bank select) | | | | A10 | | | | Add | | | | Fig. 8 | 8 Self refresh entry command | | | CLK | | | Burst stop command | CKE | Н | | $(\overline{CS}, \overline{WE} = Low, \overline{RAS}, \overline{CAS} = High)$ | cs | | | This command terminates the current burst operation. Burst stop is valid at every burst length. | RAS | | | | CAS | | | | WE | 77\\\\\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | BA0, BA1<br>(Bank select) | | | | A10 | | | | Add | | | | Fig Q I | Burst ston command | # M52D128168A Operation Temperature Condition -40°C~85°C # No operation $(\overline{CS} = Low, \overline{RAS}, \overline{CAS}, \overline{WE} = High)$ This command is not a execution command. No operations begin or terminate by this command. Fig. 10 No operation #### **BASIC FEATURE AND FUNCTION DESCRIPTIONS** #### 1. CLOCK Suspend #### 2. DQM Operation \*Note :1. CKE to CLK disable/enable = 1CLK. - 2. DQM masks data out Hi-Z after 2CLKs which should masked by CKE "L". - 3. DQM masks both data-in and data-out. Publication Date: Sep. 2008 Revision: 1.0 18/47 # 3. CAS Interrupt (I) \*Note: 1. By "interrupt" is meant to stop burst read/write by external before the end of burst. By " $\overline{\text{CAS}}$ interrupt ", to stop burst read/write by $\overline{\text{CAS}}$ access; read and write. 2. tccp : $\overline{CAS}$ to $\overline{CAS}$ delay. (=1CLK) 3. tcpl: Last data in to new column address delay. (=1CLK) Publication Date: Sep. 2008 Revision: 1.0 19/47 #### 4. CAS Interrupt (II): Read Interrupted by Write & DQM \*Note: 1. To prevent bus contention, there should be at least one gap between data in and data out. ## 5. Write Interrupted by Precharge & DQM \*Note: 1. To prevent bus contention, DQM should be issued which makes at least one gap between data in and data out. - 2. To inhibit invalid write, DQM should be issued. - 3. This precharge command and burst write command should be of the same bank, otherwise it is not precharge interrupt but only another bank precharge of four banks operation. #### 6. Precharge #### 7. Auto Precharge - \*Note: 1. trdl: Last data in to row precharge delay. - 2. Number of valid output data after row precharge: 1,2 for CAS Latency = 2,3 respectively. - 3. The row active command of the precharge bank can be issued after tRP from this point. The new read/write command of other activated bank can be issued from this point. At burst read/write with auto precharge, CAS interrupt of the same/another bank is illegal. #### 8. Burst Stop & Interrupted by Precharge #### 9. MRS \*Note: 1. tbdl : 1 CLK ; Last data in to burst stop delay. Read or write burst stop command is valid at every burst length. - 2. Number of valid output data after burst stop: 1,2 for CAS latency = 2,3 respectively. - 3. Write burst is terminated. tRDL determinates the last data write. - 4. DQM asserted to prevent corruption of locations D2 and D3. - 5. Precharge can be issued here or earlier (satisfying tras min delay) with DQM. - 6. PRE: All banks precharge, if necessary. MRS can be issued only at all banks precharge state. #### 10. Clock Suspend Exit & Power Down Exit #### 11. Auto Refresh & Self Refresh \*Note: 1. Active power down: one or more banks active state. - 2. Precharge power down: all banks precharge state. - 3. The auto refresh is the same as CBR refresh of conventional DRAM. No precharge commands are required after auto refresh command. During trec from auto refresh command, any other command can not be accepted. - 4. Before executing auto/self refresh command, all banks must be idle state. - 5. MRS, Bank Active, Auto/Self Refresh, Power Down Mode Entry. - 6. During self refresh entry, refresh interval and refresh operation are performed internally. After self refresh entry, self refresh mode is kept while CKE is low. During self refresh entry, all inputs expect CKE will be don't cared, and outputs will be in Hi-Z state. For the time interval of trec from self refresh exit command, any other command can not be accepted. ## 12. About Burst Type Control | Basic | Sequential Counting | At MRS A3 = "0". See the BURST SEQUENCE TABLE. (BL = 4,8) BL = 1, 2, 4, 8 and full page. | | | | | | |--------|----------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | MODE | Interleave Counting | At MRS A3 = "1". See the BURST SEQUENCE TABLE. (BL = 4,8) BL = 4, 8 At BL = 1, 2 interleave Counting = Sequential Counting | | | | | | | Random | Random Column Access | Every cycle Read/Write Command with random column address can realize | | | | | | | MODE | tccp = 1 CLK | Random Column Access. | | | | | | | | | That is similar to Extended Data Out (EDO) Operation of conventional DRAM. | | | | | | ## 13. About Burst Length Control | | 1 | At MRS A210 = "000" At auto precharge . tras should not be violated. | | | | | | | |-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Basic | 2 | At MRS A210 = "001" At auto precharge . tras should not be violated. | | | | | | | | MODE | 4 | At MRS A210 = "010" | | | | | | | | | 8 | At MRS A210 = "011" | | | | | | | | Full Page | | At MRS A210 = "111"<br>At the end of the burst length , burst is warp-around. | | | | | | | | Random<br>MODE | Burst Stop | tbdl = 1, Valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively. Using burst stop command, any burst length control is possible. | | | | | | | | Interrupt<br>MODE | RAS Interrupt<br>(Interrupted by<br>Precharge) | Before the end of burst. Row precharge command of the same bank stops read /write burst with auto precharge. trdl = 2clk with DQM, Valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively. During read/write burst with auto precharge, RAS interrupt can not be issued. | | | | | | | | MODE | CAS Interrupt | Before the end of burst, new read/write stops read/write burst and starts new read/write burst. During read/write burst with auto precharge, CAS interrupt can not be issued. | | | | | | | Publication Date: Sep. 2008 Revision: 1.0 25/47 ## **FUNCTION TURTH TABLE (TABLE 1)** | Current<br>State | cs | RAS | CAS | WE | ВА | ADDR | ACTION | Note | |------------------|----|-----|-----|----|---------|------------|------------------------------------------|------| | | Н | Х | Х | Х | Х | Х | NOP | | | | L | Н | Н | Н | Χ | X | NOP | | | | L | Н | Н | L | Χ | Х | ILLEGAL | 2 | | IDLE | L | Н | L | Х | BA | CA, A10/AP | ILLEGAL | 2 | | | L | L | Н | Н | BA | RA | Row (&Bank) Active ; Latch RA | | | | L | L | Н | L | BA | A10/AP | NOP | 4 | | | L | L | L | Н | Х | X | Auto Refresh or Self Refresh | 5 | | | L | L | L | L | OP code | OP code | Mode Register Access | 5 | | | Н | Х | Х | Χ | Х | X | NOP | | | | L | Н | Н | Н | Х | X | NOP | | | | L | Н | Н | L | Χ | X | ILLEGAL | 2 | | Row | L | Н | L | Н | BA | CA, A10/AP | Begin Read ; latch CA ; determine AP | | | Active | L | Н | L | L | BA | CA, A10/AP | Begin Write; latch CA; determine AP | | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A10/AP | Precharge | | | | L | L | L | Χ | X | X | ILLEGAL | | | | Н | Х | Χ | Х | X | X | NOP (Continue Burst to End → Row Active) | | | | L | Н | Н | Н | X | X | NOP (Continue Burst to End → Row Active) | | | | L | Н | Н | L | Х | Х | Term burst → Row active | | | Read | L | Н | L | Н | BA | CA, A10/AP | Term burst, New Read, Determine AP | | | | L | Н | L | L | BA | CA, A10/AP | Term burst, New Write, Determine AP | 3 | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A10/AP | Term burst, Precharge timing for Reads | | | | L | L | L | Χ | X | X | ILLEGAL | | | | Н | Х | Х | Х | Х | Х | NOP (Continue Burst to End → Row Active) | | | | L | Н | Н | Н | Χ | Х | NOP (Continue Burst to End → Row Active) | | | | L | Н | Н | L | Χ | Χ | Term burst → Row active | | | Write | L | Н | L | Н | BA | CA, A10/AP | Term burst, New Read, Determine AP | 3 | | | L | Н | L | L | BA | CA, A10/AP | Term burst, New Write, Determine AP | 3 | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A10/AP | Term burst, Precharge timing for Writes | 3 | | | L | L | L | Х | X | X | ILLEGAL | | | | Н | Χ | Χ | Χ | X | X | NOP (Continue Burst to End → Row Active) | | | Read with | L | Н | Н | Н | Χ | Х | NOP (Continue Burst to End → Row Active) | | | Auto | L | Н | Н | L | Х | Х | ILLEGAL | | | Precharge | L | Н | L | Х | BA | CA, A10/AP | ILLEGAL | | | | L | L | Н | Х | BA | RA, RA10 | ILLEGAL | 2 | | | L | L | L | Х | X | Х | ILLEGAL | | | | Н | Х | Х | Х | Χ | X | NOP (Continue Burst to End → Row Active) | | | Write with | L | Н | Н | Н | Х | Х | NOP (Continue Burst to End → Row Active) | | | Auto | L | Н | Н | L | Х | Х | ILLEGAL | | | Precharge | L | Н | L | Х | BA | CA, A10/AP | ILLEGAL | | | | L | L | Н | Х | BA | RA, RA10 | ILLEGAL | 2 | | | L | L | L | Х | Х | X | ILLEGAL | | | Current<br>State | cs | RAS | CAS | WE | ВА | ADDR | ACTION | Note | |------------------|----|-----|-----|----|----|--------|-----------------------------|------| | | Н | Х | Х | Χ | Χ | Х | NOP → Idle after tRP | | | | L | Н | Н | Η | Χ | Х | NOP → Idle after tRP | | | Precharging | L | Н | Н | L | Χ | Х | ILLEGAL | 2 | | | L | Н | L | Χ | BA | CA | ILLEGAL | 2 | | | L | L | Н | Η | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A10/AP | NOP → Idle after tRP | 4 | | | L | L | L | Χ | Χ | Х | ILLEGAL | | | | Н | Х | Х | Χ | Χ | Х | NOP → Row Active after tRCD | | | | L | Н | Н | Η | Χ | Х | NOP → Row Active after tRCD | | | Row | L | Н | Н | L | Χ | Х | ILLEGAL | 2 | | Activating | L | Н | L | Χ | BA | CA | ILLEGAL | 2 | | | L | L | Н | Н | BA | RA | ILLEGAL | 2 | | | L | L | Н | L | BA | A10/AP | ILLEGAL | 2 | | | L | L | L | Χ | Χ | Х | ILLEGAL | | | | Н | Х | Х | Χ | Χ | Х | NOP → Idle after tRFC | | | | L | Н | Н | Χ | Χ | Х | NOP → Idle after tRFC | | | Refreshing | L | Н | L | Χ | Χ | Х | ILLEGAL | | | | L | L | Н | Χ | Χ | Х | ILLEGAL | | | | L | L | L | Χ | Χ | Х | ILLEGAL | | | | Н | Х | Х | Χ | Χ | X | NOP → Idle after 2clocks | | | Mode | L | Н | Н | Н | Χ | Х | NOP → Idle after 2clocks | | | Register | L | Н | Н | L | Χ | Х | ILLEGAL | | | Accessing | L | Н | L | Х | Χ | Х | ILLEGAL | | | | L | L | Х | Χ | Х | Х | ILLEGAL | | Abbreviations: RA = Row Address BA = Bank Address NOP = No Operation Command CA = Column Address AP = Auto Precharge \*Note: 1. All entries assume the CKE was active (High) during the precharge clock and the current clock cycle. - 2. Illegal to bank in specified state; Function may be legal in the bank indicated by BA, depending on the state of the - 3. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - 4. NOP to bank precharge or in idle state. May precharge bank indicated by BA (and A10/AP). - 5. Illegal if any bank is not idle. #### **FUNCTION TRUTH TABLE (TABLE2)** | Current<br>State | CKE<br>( n-1 ) | CKE<br>n | cs | RAS | CAS | WE | ADDR | ACTION | Note | |------------------|----------------|----------|----|-----|-----|----|---------|-------------------------------------------|------| | 0.00.00 | Η | X | Χ | Х | Х | Χ | Х | INVALID | | | | L | Н | Н | Х | Х | Х | Χ | Exit Self Refresh → Idle after tRFC (ABI) | 6 | | Self | L | Н | L | Н | Н | Н | X | Exit Self Refresh → Idle after tRFC (ABI) | 6 | | Refresh | L | Н | L | Н | Н | L | Х | ILLEGAL | | | | L | Н | L | Н | L | Х | Х | ILLEGAL | | | | L | Н | L | L | Х | Х | Х | ILLEGAL | | | | L | L | Χ | Х | Х | Χ | Χ | NOP (Maintain Self Refresh) | | | | Η | Χ | Χ | Х | Х | Χ | Χ | INVALID | | | All | L | Ι | Н | Х | Х | Χ | Χ | Exit Self Refresh → ABI | 7 | | Banks | L | Η | L | Н | Н | Н | Χ | Exit Self Refresh → ABI | 7 | | Precharge | L | Н | L | Н | Н | L | Χ | ILLEGAL | | | Power | L | Н | L | Н | L | Х | Χ | ILLEGAL | | | Down | L | Н | L | L | Х | Х | Χ | ILLEGAL | | | | L | L | Χ | Х | Х | Х | Х | NOP (Maintain Low Power Mode) | | | | Н | Н | Χ | Х | Х | Х | Χ | Refer to Table1 | | | | Н | L | Н | Х | Х | Χ | Χ | Enter Power Down | 8 | | | Н | L | L | Н | Н | Η | Χ | Enter Power Down | 8 | | | Н | L | L | Н | Н | L | Χ | ILLEGAL | | | All | Н | L | L | Н | L | Χ | Χ | ILLEGAL | | | Banks | Н | L | L | L | Н | Н | RA | Row (& Bank) Active | | | Idle | Н | L | L | L | Н | Н | Χ | NOP | | | | Н | L | L | L | L | L | Χ | Enter Self Refresh | 8 | | | Н | L | L | L | L | L | OP Code | Mode Register Access | | | | L | L | Χ | Х | Х | Χ | Χ | NOP | | | Any State | Н | Η | Χ | Х | Х | Χ | Χ | Refer to Operations in Table 1 | | | other than | Н | L | Χ | Х | Х | Χ | Χ | Begin Clock Suspend next cycle | 9 | | Listed | L | Н | Χ | Х | Х | Х | Х | Exit Clock Suspend next cycle | 9 | | above | L | L | Χ | Х | Х | Χ | Χ | Maintain Clock Suspend | | Abbreviations: ABI = All Banks Idle, RA = Row Address \*Note: 6.CKE low to high transition is asynchronous. 7.CKE low to high transition is asynchronous if restart internal clock. A minimum setup time 1CLK + tss must be satisfy before any command other than exit. 8. Power down and self refresh can be entered only from the all banks idle state. 9. Must be a legal command. # Single Bit Read-Write-Read Cycle (Same Page) @ CAS Latency = 3,Burst Length = 1 :Don't Care Publication Date: Sep. 2008 Revision: 1.0 29/47 1. All input expect CKE & DQM can be don't care when $\overline{CS}$ is high at the CLK high going edge. Note: 2. Bank active @ read/write are controlled by BA0~BA1. | BA1 | BA0 | Active & Read/Write | |-----|-----|---------------------| | 0 | 0 | Bank A | | 0 | 1 | Bank B | | 1 | 0 | Bank C | | 1 | 1 | Bank D | 3. Enable and disable auto precharge function are controlled by A10/AP in read/write command | A10/AP | BA1 | BA0 | Operating | | | |--------|-----|-----|--------------------------------------------------------------|--|--| | | 0 | 0 | Disable auto precharge, leave A bank active at end of burst. | | | | 0 | 0 | 1 | Disable auto precharge, leave B bank active at end of burst. | | | | | 1 0 | | Disable auto precharge, leave C bank active at end of burst. | | | | | 1 | 1 | Disable auto precharge, leave D bank active at end of burst. | | | | | 0 | 0 | Enable auto precharge , precharge bank A at end of burst. | | | | 1 | 0 | 1 | Enable auto precharge , precharge bank B at end of burst. | | | | | 1 | 0 | Enable auto precharge , precharge bank C at end of burst. | | | | | 1 | 1 | Enable auto precharge , precharge bank D at end of burst. | | | 4. A10/AP and BA0~BA1 control bank precharge when precharge is asserted. | A10/AP | BA1 | BA0 | Precharge | |--------|-----|-----|-----------| | 0 | 0 | 0 | Bank A | | 0 | 0 | 1 | Bank B | | 0 | 1 | 0 | Bank C | | 0 | 1 | 1 | Bank D | | 1 | Х | Х | All Banks | Publication Date: Sep. 2008 Revision: 1.0 #### **Power Up Sequence** #### **Power-Up and Initialization Sequence** The following sequence is required for POWER UP and Initialization. - 1. Apply power and attempt to maintain CKE at a low state (all other inputs may be undefined.) - Apply VDD before or at the same time as VDDQ - Apply VDDQ - 2. Start clock and maintain stable condition for a minimum. - 3. The minimum of 200us after stable power and clock (CLK,CLK),apply NOP & take CKE high. - 4. Issue precharge commands for all banks of the device. - 5. Issue 2 or more auto-refresh commands. - 6. Issue mode register set command to initialize the mode register. - 7. Issue extended mode register set command to set PASR and DS.. # Read & Write Cycle at Same Bank @ Burst Length = 4 :Don't Care \*Note: - 1. Minimum row cycle times is required to complete internal DRAM operation. - 2. Row precharge can interrupt burst on any cycle. [CAS Latency-1] number of valid output data is available after Row precharge. Last valid output will be Hi-Z (tshz) after the clock. - 3. Output will be Hi-Z after the end of burst. (1,2,4,8 & Full page bit burst) Publication Date: Sep. 2008 Revision: 1.0 32/47 # Page Read & Write Cycle at Same Bank @ Burst Length = 4 Note: 1. To Write data before burst read ends. DQM should be asserted three cycle prior to write command to avoid bus contention. - 2. Row precharge will interrupt writing. Last data input , tRDL before row precharge , will be written. - 3. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. # Page Read Cycle at Different Bank @ Burst Length = 4 Note: 1. $\overline{CS}$ can be don't cared when $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ are high at the clock high going edge. 2. To interrupt a burst read by row precharge, both the read and the precharge banks must be the same. Publication Date: Sep. 2008 Revision: 1.0 34/47 # Page Write Cycle at Different Bank @ Burst Length = 4 \*Note: 1. To interrupt burst write by Row precharge, DQM should be asserted to mask invalid input data. 2. To interrupt burst write by Row precharge, both the write and the precharge banks must be the same. Publication Date: Sep. 2008 Revision: 1.0 35/47 # Read & Write Cycle at Different Bank @ Burst Length = 4 \*Note: 1. tcpL should be met to complete write. # Read & Write cycle with Auto Precharge @ Burst Length = 4 \*Note: 1. tcpl should be controlled to meet minimum tras before internal precharge start. (In the case of Burst Length = 1 & 2) Publication Date: Sep. 2008 Revision: 1.0 37/47 # Clock Suspension & DQM Operation Cycle @ CAS Letency = 2 , Burst Length = 4 :Don't Care \*Note: 1. DQM is needed to prevent bus contention ## Read interrupted by Precharge Command & Read Burst Stop Cycle @ Burst Length = Full page \*Note: 1. About the valid DQs after burst stop, it is same as the case of $\overline{RAS}$ interrupt. Both cases are illustrated above timing diagram. See the label 1,2 on them. But at burst write, Burst stop and $\overline{RAS}$ interrupt should be compared carefully. Refer the timing diagram of "Full page write burst stop cycles". 2. Burst stop is valid at every burst length. ## Write interrupted by Precharge Command & Write Burst Stop Cycle @ Burst Length = Full page \*Note: 1. Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by AC parameter of trol. DQM at write interrupted by precharge command is needed to prevent invalid write. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. 2. Burst stop is valid at every burst length. :Don't Care # Active/Precharge Power Down Mode @ CAS Latency = 2, Burst Length = 4 Don't care 1. Both banks should be in idle state prior to entering precharge power down mode. - 2. CKE should be set high at least 1CLK + tss prior to Row active command. - 3. Can not violate minimum refresh specification. (64ms) Publication Date: Sep. 2008 Revision: 1.0 41/47 ## Self Refresh Entry & Exit Cycle : Don't care #### \*Note: TO ENTER SELF REFRESH MODE - 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ & $\overline{\text{CAS}}$ with CKE should be low at the same clock cycle. - 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE. - 3. The device remains in self refresh mode as long as CKE stays "Low". cf.) Once the device enters self refresh mode, minimum tras is required before exit from self refresh. #### TO EXIT SELF REFRESH MODE - 4. System clock restart and be stable before returning CKE high. - 5. CS starts from high. - 6. Minimum trac is required after CKE going high to complete self refresh exit. - 7. Burst auto refresh is required before self refresh entry and after self refresh exit if the system uses burst refresh. # **Mode Register Set Cycle** ## **Extended Mode Register Set Cycle** All banks precharge should be completed before Mode Register Set cycle and auto refresh cycle. #### **MODE REGISTER SET CYCLE** \*Note: 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , & $\overline{\text{WE}}$ activation at the same clock cycle with address key will set internal mode register. - 2. Minimum 2 clock cycles should be met before new RAS activation. - 3. Please refer to Mode Register Set table. Publication Date: Sep. 2008 Revision: 1.0 43/47 # PACKING DIMENSIONS **54-LEAD TSOP(II) SDRAM (400mil) (1:3)** | Symbol | Dimension in mm | | | Dimension in inch | | | |--------|-----------------|---------|------|-------------------|-------|-------| | | Min | Norm | Max | Min | Norm | Max | | Α | _ | | 1.20 | | | 0.047 | | A1 | 0.05 | 0.10 | 0.15 | 0.002 | 0.004 | 0.006 | | A2 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | b | 0.25 | | 0.45 | 0.010 | | 0.018 | | b1 | 0.25 | 0.35 | 0.40 | 0.010 | 0.014 | 0.016 | | С | 0.12 | | 0.21 | 0.005 | | 0.008 | | c1 | 0.10 | 0.127 | 0.16 | 0.004 | 0.005 | 0.006 | | D | 22.22 BSC | | | 0.875 BSC | | | | Е | 1′ | 1.76 BS | C | 0.463 BSC | | | | E1 | 10.16 BSC | | | 0.400 BSC | | | | L | 0.40 | 0.50 | 0.60 | 0.016 | 0.020 | 0.024 | | L1 | 0.80 REF | | | 0.031 REF | | | | е | 0.80 BSC | | | 0.031 BSC | | | | θ | 0° | | 10° | 0° | | 10° | Publication Date: Sep. 2008 Revision: 1.0 44/47 ## PACKING DIMENSIONS # 54-BALL SDRAM (8x8 mm) | <b>Symbol</b> | Dimension in mm | | | Dimension in inch | | | |-----------------------|-----------------|------|------|-------------------|-------|-------| | | Min | Norm | Max | Min | Norm | Max | | Α | | | 1.00 | | | 0.039 | | <b>A</b> <sub>1</sub> | 0.20 | 0.25 | 0.30 | 0.008 | 0.010 | 0.012 | | $A_2$ | 0.61 | 0.66 | 0.71 | 0.024 | 0.026 | 0.028 | | Фь | 0.30 | 0.35 | 0.40 | 0.012 | 0.014 | 0.016 | | D | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | Ε | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | D <sub>1</sub> | | 6.40 | | | 0.252 | | | E <sub>1</sub> | | 6.40 | | | 0.252 | | | е | | 0.80 | | | 0.031 | | **Controlling dimension : Millimeter.** # **Revision History** | Revision | Date | Description | |----------|------------|-------------| | 1.0 | 2008.09.02 | Original | # **Important Notice** All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Sep. 2008 Revision: 1.0 47/47