# MX25L12845E HIGH PERFORMANCE SERIAL FLASH SPECIFICATION PRELIMINARY # **Contents** | FEATURES | 5 | |--------------------------------------------------------------------------------|----| | GENERAL DESCRIPTION | 7 | | Table 1. Additional Features | 7 | | PIN CONFIGURATION | | | PIN DESCRIPTION | 8 | | BLOCK DIAGRAM | 9 | | DATA PROTECTION | | | Table 2. Protected Area Sizes | | | Table 3. 4K-bit Secured OTP Definition | | | Memory Organization | | | Table 4. Memory Organization | | | DEVICE OPERATION | | | Figure 1-1. Serial Modes Supported (for Normal Serial mode) | | | Figure 1-2. Serial Modes Supported (for Double Transfer Rate serial read mode) | | | COMMAND DESCRIPTION | | | Table 7. Command Sets | | | (1) Write Enable (WREN) | | | (2) Write Disable (WRDI) | | | (3) Read Identification (RDID) | | | (4) Read Status Register (RDSR) | | | (5) Write Status Register (WRSR) | 18 | | Protection Modes | | | (6) Read Data Bytes (READ) | | | (7) Read Data Bytes at Higher Speed (FAST_READ) | | | (8) 2 x I/O Read Mode (2READ) | | | (9) 4 x I/O Read Mode (4READ)(10) Foot Pouble Transfer Rete Read (FASTRTRD) | | | (10) Fast Double Transfer Rate Read (FASTDTRD) | | | (12) 4 x I/O Double Transfer Rate Mode (4DTRD) | | | (13) Sector Erase (SE) | | | (14) Block Erase (BE) | | | (15) Block Erase (BE32K) | | | (16) Chip Erase (CE) | | | Program/Erase Flow(1) with read array data | | | Program/Erase Flow(2) without read array data | | | (17) Page Program (PP) | | | (18) 4 x I/O Page Program (4PP) | | | (19) Continuously program mode (CP mode) | | | (20) Parallel Mode (Highly recommended for production throughputs increasing) | | | (21) Deep Power-down (DP) | | | (23) Read Electronic Manufacturer ID & Device ID (REMS), (REMS4), (REMS4D) | | | Table 8. ID Definitions | | | (24) Enter Secured OTP (ENSO) | | | (26) Read Security Register (RDSCUR) | | | (25) Exit Secured OTP (EXSO) | | | Security Register Definition | | | (27) Write Security Register (WRSCUR) | 30 | | (28) Write Protection Selection (WPSEL) | | |----------------------------------------------------------------------------------------------------|----| | WPSEL Flow | | | (29) Single Block Lock/Unlock Protection (SBLK/SBULK) | 32 | | Block Lock Flow | 32 | | Block Unlock Flow | 33 | | (30) Read Block Lock Status (RDBLOCK) | 34 | | (31) Gang Block Lock/Unlock (GBLK/GBÚLK) | | | (32) Clear SR Fail Flags (CLSR) | | | (33) Enable SO to Output RY/BY# (ESRY) | | | (34) Disable SO to Output RY/BY# (DSRY) | | | POWER-ON STATE | | | ELECTRICAL SPECIFICATIONS | | | ABSOLUTE MAXIMUM RATINGS | | | Figure 2. Maximum Negative Overshoot Waveform | | | CAPACITANCE TA = 25°C, f = 1.0 MHz | | | Figure 3. Maximum Positive Overshoot Waveform | | | Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL | | | Figure 5. OUTPUT LOADING | | | Table 9. DC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | | | Table 10. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.77° 3.6V) | | | Timing Analysis | | | Figure 6. Serial Input Timing | | | Figure 7. Output Timing | | | Figure 8. Serial Input Timing for Double Transfer Rate Mode | | | Figure 9. Serial Output Timing for Double Transfer Rate Mode | | | Figure 10. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 | | | Figure 11. Write Enable (WREN) Sequence (Command 06) | | | Figure 12. Write Disable (WRDI) Sequence (Command 04) | | | Figure 13. Read Identification (RDID) Sequence (Command 9F) | | | Figure 14. Read Identification (RDID) Sequence (Parallel) | | | Figure 15. Read Status Register (RDSR) Sequence (Command 05) | | | Figure 16. Write Status Register (WRSR) Sequence (Command 01) | | | Figure 17. Read Data Bytes (READ) Sequence (Command 03) | | | Figure 18. Read at Higher Speed (FAST_READ) Sequence (Command 0B) | | | Figure 19. Fast DT Read (FASTDTRD) Sequence (Command 0D) | | | Figure 20. 2 x I/O Read Mode Sequence (Command BB) | | | Figure 21. Fast Dual I/O DT Read (2DTRD) Sequence (Command BD) | | | Figure 22. 4 x I/O Read Mode Sequence (Command EB) | | | Figure 23. Fast Quad I/O DT Read (4DTRD) Sequence (Command ED) | | | Figure 24. 4 x I/O Read Enhance Performance Mode Sequence (Command EB) | | | Figure 25. Fast Quad I/O DT Read (4DTRD) Enhance Performance Sequence (Command ED) | | | Figure 26. Page Program (PP) Sequence (Command 02) | | | Figure 27. 4 x I/O Page Program (4PP) Sequence (Command 38) | | | Figure 28. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) | | | Figure 29. Sector Erase (SE) Sequence (Command 20) | | | Figure 30. Block Erase (BE) Sequence (Command D8) | | | Figure 31. Chip Erase (CE) Sequence (Command 60 or C7) | | | Figure 31. Chip Erase (CE) Sequence (Command 89) | | | Figure 33. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command AB) | | | Figure 34. Release from Deep Power-down (RDP) Sequence (Command AB) | | | Figure 35. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF or CF) | | | Figure 36. READ ARRAY SEQUENCE (Parallel) | | | Figure 35. READ ARRAY SEQUENCE (Parallel) | | | Figure 37. ACTO FAGE FINOGRAM FIMILING SEQUENCE (Falalici) | 50 | | Figure 38. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Parallel) | | |-------------------------------------------------------------------------------------------------|----| | Figure 39. Read Electronic Manufacturer & Device ID (REMS) Sequence (Parallel) | | | Figure 40. Write Protection Selection (WPSEL) Sequence (Command 68) | | | Figure 41. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39) | 61 | | Figure 42. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C) | 61 | | Figure 43. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98) | 62 | | Figure 44. Power-up Timing | 63 | | Table 11. Power-Up Timing and VWI Threshold | 63 | | INITIAL DELIVERY STATE | 63 | | RECOMMENDED OPERATING CONDITIONS | 64 | | ERASE AND PROGRAMMING PERFORMANCE | 65 | | LATCH-UP CHARACTERISTICS | 65 | | ORDERING INFORMATION | 66 | | PART NAME DESCRIPTION | 67 | | PACKAGE INFORMATION | 68 | | REVISION HISTORY | 69 | # 128M-BIT [x 1/x 2/x 4] CMOS MXSMIO<sup>™</sup> (SERIAL MULTI I/O) FLASH MEMORY #### **FEATURES** #### **GENERAL** - Serial Peripheral Interface compatible -- Mode 0 and Mode 3 - 134,217,728 x 1 bit structure or 67,108,864 x 2 bits (two I/O mode) structure or 33,554,432 x 4 bits (four I/O mode) structure - 4096 Equal Sectors with 4K bytes each - Any Sector can be erased individually - · 512 Equal Blocks with 32K bytes each - Any Block can be erased individually - · 256 Equal Blocks with 64K bytes each - Any Block can be erased individually - · Power Supply Operation - 2.7 to 3.6 volt for read, erase, and program operations - Latch-up protected to 100mA from -1V to Vcc +1V #### **PERFORMANCE** · High Performance $VCC = 2.7 \sim 3.6 V$ - Normal read - 50MHz - Fast read (Normal Serial Mode) - 1 I/O: 104MHz with 8 dummy cycles - 2 I/O: 70MHz with 4 dummy cycles - 4 I/O: 70MHz with 6 dummy cycles - Fast read (Double Transfer Rate Mode) - 1 I/O: 50MHz with 6 dummy cycles - 2 I/O: 50MHz with 6 dummy cycles - 4 I/O: 50MHz with 8 dummy cycles - Fast program time: 1.4ms(typ.) and 5ms(max.)/page (256-byte per page) - Byte program time: 9us (typical) - Continuously Program mode (automatically increase address under word program mode) - Fast erase time: 90ms (typ.)/sector (4K-byte per sector); 0.7s(typ.) /block (64K-byte per block); 80s(typ.) /chip - Low Power Consumption - Low active read current: 45mA(max.) at 104MHz, 40mA(max.) at 66MHz and 30mA(max.) at 33MHz - Low active programming current: 25mA (max.) - Low active erase current: 25mA (max.) - Low standby current: 100uA (max.) - Deep power down current: 40uA (max.) - Typical 100,000 erase/program cycles #### **SOFTWARE FEATURES** - Input Data Format - 1-byte Command code - · Advanced Security Features - Flexible block or individual block protect selection The BP0-BP3 status bits define the size of the area to be software protection against program and erase instructions - Additional 4K bits secured OTP for unique identifier - · Auto Erase and Auto Program Algorithms - Automatically erases and verifies data at selected sector - Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse width (Any page to be programed should have page in the erased state first.) - Status Register Feature - Electronic Identification - JEDEC 1-byte Manufacturer ID and 2-byte Device ID - RES command for 1-byte Device ID - Both REMS, REMS4, REMS4 and REMS4D commands for 1-byte Manufacturer ID and 1-byte Device ID - Support Common Flash Interface (CFI)(TBD) #### HARDWARE FEATURES - SCLK Input - Serial clock input - SI/SIO0 - Serial Data Input or Serial Data Input/Output for 2 x I/O mode and 4 x I/O mode - SO/SIO1/PO7 - Serial Data Output or Serial Data Input/Output for 2 x I/O mode and 4 x I/O mode or Parallel Data - WP#/SIO2 - Hardware write protection or serial data Input/Output for 4 x I/O mode - NC/SIO3 - NC pin or serial data Input/Output for 4 x I/O mode - PO0~PO6 - For parallel mode data - PACKAGE - 16-pin SOP (300mil) - All Pb-free devices are RoHS Compliant #### **GENERAL DESCRIPTION** MX25L12845E is 134,217,728 bits serial Flash memory, which is configured as 16,777,216 x 8 internally. When it is in two or four I/O mode, the structure becomes 67,108,864 bits x 2 or 33,554,432 bits x 4. The MX25L12845E features a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input. MX25L12845E provides high performance read mode, which may latch address and data on both rising and falling edge of clock. By using this high performance read mode, the data throughput may be doubling. Moreover, the performance may reach direct code execution, the RAM size of the system may be reduced and further saving system cost. MX25L12845E, MXSMIO<sup>™</sup> (Serial Multi I/O) flash memory, provides sequential read operation on whole chip and multi-I/O features. When it is in dual I/O mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in quad I/O mode, the SI pin, SO pin, WP# pin and NC pin become SIO0 pin, SIO1 pin, SIO2 pin and SIO3 pin for address/dummy bits input and data Input/Output. Parallel mode is also provided in this device. It features 8 bit input/output for increasing throughputs. This feature is recommeded to be used for factory production purpose. After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis for Continuously Program mode, and erase command is executes on sector (4K-byte), block (32K-byte/64K-byte), or whole chip basis. To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit. When the device is not in operation and CS# is high, it is put in standby mode and draws less than 100uA DC current. The MX25L12845E utilizes MXIC's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles. **Table 1. Additional Features** | Additional<br>Featu-<br>res<br>Part Name | Protection and Security | | Read<br>Performance | | | | | | | | | |------------------------------------------|--------------------------------------------------------------|-----------------------|---------------------------|--------------------------|--------------------------|---|-----------------------------|---|----------------------------------|--|--| | | Flexible or<br>Individual block<br>(or sector)<br>protection | 4k-bit<br>secured OTP | 1 I/O<br>Read<br>(104MHz) | 2 I/O<br>Read<br>(70MHz) | 4 I/O<br>Read<br>(70MHz) | | 2 I/O<br>DT Read<br>(50MHz) | | 8 I/O<br>Parallel Mode<br>(6MHz) | | | | MX25L12845E | ٧ | ٧ | ٧ | ٧ | ٧ | V | V | ٧ | V | | | | Additional<br>Features<br>Part Name | | Identifier | | | | | | | | | | | |-------------------------------------|------------------------------|-------------------------------|--------------------------------|--------------------------------|---------------------------------|------------------------------|--|--|--|--|--|--| | | RES<br>(command :<br>AB hex) | REMS<br>(command :<br>90 hex) | REMS2<br>(command :<br>EF hex) | REMS4<br>(command :<br>DF hex) | REMS4D<br>(command :<br>CF hex) | RDID<br>(command:<br>9F hex) | | | | | | | | MX25L12845E | 17 (hex) | C2 17 (hex)<br>(if ADD=0) | C2 17 (hex)<br>(if ADD=0) | C2 17 (hex)<br>(if ADD=0) | C2 17 (hex)<br>(if ADD=0) | C2 20 18 (hex) | | | | | | | #### **PIN CONFIGURATION** ## 16-PIN SOP (300mil) ## **PIN DESCRIPTION** | SYMBOL | DESCRIPTION | |-----------------|------------------------------------------------------------------------------------------------------------------| | CS# | Chip Select | | SI/SIO0 | Serial Data Input (for 1xI/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O mode) | | SO/SIO1/<br>PO7 | Serial Data Output (for 1xI/O)/Serial Data Input & Output (for 2xI/O or 4xI/O mode) / Parallel Data Output/Input | | SCLK | Clock Input | | WP#/SIO2 | Write protection: connect to GND or Serial Data Input & Output (for 4xI/O mode) | | NC/SIO3 | NC pin (Not connect) or Serial Data Input & Output (for 4xI/O mode) | | VCC | + 3.3V Power Supply | | GND | Ground | | PO0~PO6 | Parallel data output/input (PO0~PO6 can be connected to NC in Serial Mode) | | NC | No Connection | ## **BLOCK DIAGRAM** #### **DATA PROTECTION** MX25L12845E is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the state machine in the standby mode. In addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from VCC power-up and power-down transition or system noise. - Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary. - Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before other command to change data. The WEL bit will return to reset stage under following situation: - Power-up - Write Disable (WRDI) command completion - Write Status Register (WRSR) command completion - Page Program (PP, 4PP) command completion - Continuously Program mode (CP) instruction completion - Sector Erase (SE) command completion - Block Erase (BE, BE32K) command completion - Chip Erase (CE) command completion - Single Block Lock/Unlock (SBLK/SBULK) instruction completion - Gang Block Lock/Unlock (GBLK/GBULK) instruction completion - Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from Deep Power Down mode command (RDP) and Read Electronic Signature command (RES). #### I. Block lock protection - The Software Protected Mode (SPM) uses (BP3, BP2, BP1, BP0) bits to allow part of memory to be protected as read only. The protected area definition is shown as table of "Protected Area Sizes", the protected areas are more flexible which may protect various area by setting value of BP0-BP3 bits. Please refer to table of "Protected Area Sizes". - The Hardware Protected Mode (HPM) use WP#/SIO2 to protect the (BP3, BP2, BP1, BP0) bits and SRWD bit. If the system goes into four I/O mode, the feature of HPM will be disabled. - MX25L12845E provide individual block (or sector) write protect & unprotect. User may enter the mode with WPSEL command and conduct individual block (or sector) write protect with SBLK instruction, or SBULK for individual block (or sector) unprotect. Under the mode, user may conduct whole chip (all blocks) protect with GBLK instruction and unlock the whole chip with GBULK instruction. **Table 2. Protected Area Sizes** | | Status bit | | | Protection Area | | | | | | |-----|------------|-----|-----|-----------------------------------------------------------|--|--|--|--|--| | BP3 | BP2 | BP1 | BP0 | 128Mb | | | | | | | 1 | 1 | 1 | 1 | All | | | | | | | 1 | 1 | 1 | 0 | All | | | | | | | 1 | 1 | 0 | 1 | All | | | | | | | 1 | 1 | 0 | 0 | All | | | | | | | 1 | 0 | 1 | 1 | All | | | | | | | 1 | 0 | 1 | 0 | All | | | | | | | 1 | 0 | 0 | 1 | All | | | | | | | 1 | 0 | 0 | 0 | All | | | | | | | 0 | 1 | 1 | 1 | Upper half (hundrend and twenty-eight blocks: 128 to 255) | | | | | | | 0 | 1 | 1 | 0 | Upper quarter (sixty-four blocks: 192 to 255) | | | | | | | 0 | 1 | 0 | 1 | Upper eighth (thirty-two blocks: 224 to 255) | | | | | | | 0 | 1 | 0 | 0 | Upper sixteenth (sixteen blocks: 240 to 255) | | | | | | | 0 | 0 | 1 | 1 | Upper 32nd (eight blocks: 248 to 255) | | | | | | | 0 | 0 | 1 | 0 | Upper 64th (four blocks: 252 to 255) | | | | | | | 0 | 0 | 0 | 1 | Upper 128th (two blocks: 254 and 255) | | | | | | | 0 | 0 | 0 | 0 | None | | | | | | Note: The device is ready to accept a Chip Erase instruction if, and only if, all Block Protect (BP3, BP2, BP1, BP0) are 0. - **II.** Additional 4K-bit secured OTP for unique identifier: to provide 4K-bit One-Time Program area for setting device unique serial number Which may be set by factory or system maker. Please refer to Table 3. 4K-bit Secured OTP Definition. - Security register bit 0 indicates whether the chip is locked by factory or not. - To program the 4K-bit secured OTP by entering 4K-bit secured OTP mode (with ENSO command), and going through normal program procedure, and then exiting 4K-bit secured OTP mode by writing EXSO command. - Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to table of "Security Register Definition" for security register bit definition and table of "4K-bit Secured OTP Definition" for address range definition. - Note: Once lock-down whatever by factory or customer, it cannot be changed any more. While in 4K-bit Secured OTP mode, array access is not allowed. Table 3. 4K-bit Secured OTP Definition | Address range Size | | Standard Factory Lock | Customer Lock | |--------------------|----------|--------------------------------|------------------------| | xxx000~xxx00F | 128-bit | ESN (electrical serial number) | Determined by systemer | | xxx010~xxxFFF | 3968-bit | N/A | Determined by customer | ## **Memory Organization** **Table 4. Memory Organization** | | Block(64K-byte) | Block(32K-byte) | Sector | Address | Range | | | |---------------------------|-----------------|-----------------|--------|---------|---------|--------------------------|--| | | | | 4095 | FFF000h | FFFFFFh | | | | | | 511 | : | | | <b>\</b> | | | | 255 | | 4088 | FF8000h | FF8FFFh | individual 16 sectors | | | | 255 | | 4087 | FF7000h | FF7FFFh | lock/unlock unit:4K-byte | | | | | 510 | | | | <b>^</b> | | | | | | 4080 | FF0000h | FF0FFFh | <u> </u> | | | | | | 4079 | FEF000h | FEFFFFh | | | | | 254 | 509 | ÷ | | | | | | | | | 4072 | FE8000h | FE8FFFh | | | | į. | | | | 4071 | FE7000h | FE7FFFh | | | • | | | ÷ | | | | | | individual block | | | 4064 | FE0000h | FE0FFFh | | | | lock/unlock unit:64K-byte | | | 4063 | FDF000h | FDFFFFh | | | | | | 507 | : | | | | | | | 253 | | 4056 | FD8000h | FD8FFFh | | | | | 255 | | 4055 | FD7000h | FD7FFFh | | | | | | 506 | : | | | | | | | | | 4048 | FD0000h | FD0FFFh | | | individual block lock/unlock unit:64K-byte #### **DEVICE OPERATION** - Before a command is issued, status register should be checked to ensure device is ready for the intended operation. - 2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z. - 3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next CS# rising edge. - 4. For standard single data rate serial mode, input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as Figure 1-1. For high performance (Double Transfer Rate Read serial mode), data is latched on both rising and falling edge of clock and data shifts out on both rising and falling edge of clock as Figure 1-2. - 5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST\_READ, 2READ, 4READ,FASTDTRD, 2DTRD, 4DTRD, RDBLOCK, PRLCR, RES, REMS, REMS2, REMS4 and REMS4D the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, Parallel Mode WRSR, SE, BE, BE32K, CE, PP, CP, 4PP, RDP, DP, WPSEL, SBLK, SBULK, GBULK, ENSO, EXSO, and WRSCUR, the CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. - 6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and not affect the current operation of Write Status Register, Program, Erase. Figure 1-1. Serial Modes Supported (for Normal Serial mode) Note: CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported. Figure 1-2. Serial Modes Supported (for Double Transfer Rate serial read mode) P/N: PM1428 REV. 0.06, MAR. 05, 2009 ## **COMMAND DESCRIPTION** **Table 7. Command Sets** | COMMAND (byte) | WREN<br>(write | WRDI (write disable) | RDID (read identification) | l <b>`</b> | ` | , | (Dual I/O | 4DTRD<br>(Quad I/O | |-------------------|------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|---------------------|----------------------------------------------------------|-------------------------------------------------| | 1st byte | enable)<br>06 (hex) | 04 (hex) | 9F (hex) | register)<br>05 (hex) | register)<br>01 (hex) | read)<br>0D (hex) | DT Read) BD (hex) | DT Read)<br>ED (hex) | | 2nd byte | OO (HEX) | 04 (Hex) | 31 (Hex) | US (Hex) | Values | ADD1 | ADD(2) & | ADD(4) & | | 3rd byte | | | | | | ADD(1) & Dummy(1 | 1 1 11 11 11 11 11 1 1 / / / | | | 4th byte | | | | | | Dummy(1 | | _ | | Action | sets the<br>(WEL) write<br>enable<br>latch bit | resets the<br>(WEL) write<br>enable<br>latch bit | outputs JEDEC ID: 1-byte Manufacturer ID & 2-byte Device ID | to read out<br>the values<br>of the status<br>register | to write new<br>values to<br>the status<br>register | <del>• • •</del> | n bytes rea<br>le out (Doubl<br>Transfer<br>il Rate) by | Transfer<br>Rate) by<br>4xI/O until | | COMMAND<br>(byte) | READ (read<br>data) | FAST READ<br>(fast read<br>data) | 2READ (2<br>x I/O read<br>command)<br>Note1 | 4READ (4<br>x I/O read<br>command) | 4PP (quad<br>page<br>program) | SE (secto<br>erase) | , | BE 32K<br>(block erase<br>32KB) | | 1st byte | 03 (hex) | 0B (hex) | BB (hex) | EB (hex) | 38 (hex) | 20 (hex) | D8 (hex) | 52 (hex) | | 2nd byte | AD1<br>(A23-A16) | AD1 | ADD(2) | ADD(4) & Dummy(4) | AD1 | AD1 | AD1 | AD1 | | 3rd byte | AD2<br>(A15-A8) | AD2 | ADD(2) &<br>Dummy(2) | Dummy(4) | | AD2 | AD2 | AD2 | | 4th byte | AD3 (A7-<br>A0) | AD3 | | | | AD3 | AD3 | AD3 | | 5th byte | , | Dummy | | | | | | | | Action | n bytes read<br>out until<br>CS# goes<br>high | n bytes read<br>out until<br>CS# goes<br>high | | out by 4 x I/ | quad input<br>to program<br>the selected<br>page | selected | | to erase the<br>selected<br>k 32KB block | | COMMAND<br>(byte) | CE (chip<br>erase) | PP (Page program) | CP<br>(Continuously<br>program<br>mode) | DP (Deep<br>power<br>down) | l I | electronic<br>ID) | REMS (read<br>electronic<br>manufacturer<br>& device ID) | REMS2 (read<br>ID for 2x I/O<br>mode) | | 1st byte | 60 or C7<br>(hex) | 02 (hex) | AD (hex) | B9 (hex) | AB (hex) | AB (hex) | 90 (hex) | EF (hex) | | 2nd byte | | AD1 | AD1 | | | Х | Х | Х | | 3rd byte | | AD2 | AD2 | | | Х | Х | Х | | 4th byte | | AD3 | AD3 | | | | · · · · · · · · · · · · · · · · · · · | ADD (Note 2) | | Action | to erase<br>whole chip | to program<br>the selected<br>page | continously program whole chip, the address is automatically increase | 1 | | | output the<br>Manufacturer<br>ID & Device<br>ID | output the<br>Manufacturer<br>ID & Device<br>ID | | | REMS4 | REMS4D | ENSO | EXSO (exit | RDSCUR | WRSCUR | ESRY | DSRY | ENPLM | |-----------|------------|------------|------------|------------|-----------|------------|------------|------------|-----------| | COMMAND | (read ID | (read ID | (enter | secured | (read | (write | (enable | (disable | (Enter | | (byte) | for 4x I/O | for 4x I/O | secured | OTP) | security | security | SO to | SO to | Parallel | | (byte) | mode) | DT mode) | OTP) | | register) | register) | output RY/ | output RY/ | Mode) | | | | | | | | | BY#) | BY#) | | | 1st byte | DF (hex) | CF (hex) | B1 (hex) | C1 (hex) | 2B (hex) | 2F (hex) | 70 (hex) | 80 (hex) | 55 (hex) | | 2nd byte | Х | Х | | | | | | | | | 3rd byte | X | X | | | | | | | | | 4th byte | ADD | ADD | | | | | | | | | 4iii byte | (Note 2) | (Note 2) | | | | | | | | | | output the | output the | to enter | to exit | to read | to set the | to enable | to disable | 8xI/O | | | Manufact- | Manufact- | the 4K-bit | the 4K-bit | value of | lock-down | SO to | SO to | parallel | | | urer ID & | urer ID & | Secured | Secured | security | bit as "1" | output | output | program- | | Action | device ID | Device ID | OTP mode | OTP mode | register | (once | RY/BY# | RY/BY# | ming mode | | Action | | | | | | lock-down, | during CP | during CP | | | | | | | | | cannot be | mode | mode | | | | | | | | | updated) | | | | | | | | | | | | | | | | | EXPLM | CLSR | HPM (High | l | SBLK | SBULK | RDBLOCK | GBLK | GBULK | ENCFI | |----------|----------|----------|-----------|------------|-------------|------------|------------|----------|-----------|----------| | COMMAND | (EXIT | (Clear | Perform- | (write | (single | (single | (block | (gang | (gang | (Enter | | (byte) | Faraller | SR Fail | ance | protection | block lock) | block | protect | block | block | CFI) | | (Syto) | Mode) | Flags) | Enable | selection) | *Note 4 | unlock) | read) | lock) | unlock) | | | | | | Mode) | | | | | | | | | 1st byte | 45 (hex) | 30 (hex) | A3 (hex) | 68 (hex) | 36 (hex) | 39 (hex) | 3C (hex) | 7E (hex) | 98 (hex) | A5 (hex) | | 2nd byte | | | Dummy | | AD1 | AD1 | AD1 | | | Х | | 3rd byte | | | Dummy | | AD2 | AD2 | AD2 | | | Х | | 4th byte | | | Dummy | | AD3 | AD3 | AD3 | | | ADD (A7 | | | | | | | | | | | | is don't | | | | | | | | | | | | care) | | 5th byte | | | | | | | | | | Dummy | | Action | to exit | clear | Quad I/ | to enter | individual | individual | read | whole | whole | Enter | | | 8xI/O | security | O high | and | block | block | individual | chip | chip | CFI | | | parallel | register | Perform- | enable | (64K-byte) | (64K- | block or | write | unprotect | mode | | | program- | bit 6 | ance | individal | or sector | byte) or | sector | protect | | and | | | ming | and bit | mode | block | (4K-byte) | sector | write | | | access | | | mode | 5 | | protect | write | (4K-byte) | protect | | | CFI data | | | | | | mode | protect | unprotect | status | | | | Note 1: The count base is 4-bit for ADD(2) and Dummy(2) because of 2 x I/O. And the MSB is on SI/SIO1 which is different from 1 x I/O condition. Note 2: ADD=00h will output the Manufacturer ID first and ADD=01h will output Device ID first. Note 3: It is not recommended to adopt any other code not in the command definition table, which will potentially enter the hidden mode. Note 4: In individual block write protection mode, all blocks/sectors is locked as defualt. #### (1) Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, 4PP, CP, SE, BE, BE32K, CE, WRSR, SBLK, SBULK, GBLK and GBULK, which are intended to change the device content, should be set every time after the WREN instruction setting the WEL bit. The sequence of issuing WREN instruction is: CS# goes low→ sending WREN instruction code→ CS# goes high. (see Figure 11) #### (2) Write Disable (WRDI) The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low→ sending WRDI instruction code→ CS# goes high. (see Figure 12) The WEL bit is reset by following situations: - Power-up - Write Disable (WRDI) instruction completion - Write Status Register (WRSR) instruction completion - Page Program (PP, 4PP) instruction completion - Sector Erase (SE) instruction completion - Block Erase (BE, BE32K) instruction completion - Chip Erase (CE) instruction completion - Continuously Program mode (CP) instruction completion - Single Block Lock/Unlock (SBLK/SBULK) instruction completion - Gang Block Lock/Unlock (GBLK/GBULK) instruction completion #### (3) Read Identification (RDID) The RDID instruction is for reading the Manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC Manufacturer ID is C2(hex), the memory type ID is 20(hex) as the first-byte Device ID, and the individual Device ID of second-byte ID are listed as table of "ID Definitions". (see Table 8) The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$ sending RDID instruction code $\rightarrow$ 24-bits ID data out on SO $\rightarrow$ to end RDID operation can use CS# to high at any time during data out. (see Figure 13 and Figure 14 for parallel mode) While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage. #### (4) Read Status Register (RDSR) The RDSR instruction is for reading Status Register. The Read Status Register can be read at any time (even in program/erase/write status register condition) and continuously. It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress. The sequence of issuing RDSR instruction is: CS# goes low→ sending RDSR instruction code→ Status Register data out on SO (see Figure 15). The definition of the status register bits is as below: **WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status register cycle. **WEL bit.** The Write Enable Latch (WEL) bit, a volatile bit, indicates whether the device is set to internal write enable latch. When WEL bit sets to "1", which means the internal write enable latch is set, the device can accept program/erase/write status register instruction. When WEL bit sets to 0, which means no internal write enable latch; the device will not accept program/erase/write status register instruction. The program/erase command will be ignored and will reset WEL bit if it is applied to a protected memory area. BP3, BP2, BP1, BP0 bits. The Block Protect (BP3, BP2, BP1, BP0) bits, non-volatile bits, indicate the protected area(as defined in Table 2) of the device to against the program/erase instruction without hardware protection mode being set. To write the Block Protect (BP3, BP2, BP1, BP0) bits requires the Write Status Register (WRSR) instruction to be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE), Block Erase (BE) and Chip Erase(CE) instructions (only if all Block Protect bits set to 0, the CE instruction can be executed). **QE bit.** The Quad Enable (QE) bit, non-volatile bit, while it is "0" (factory default), it performs non-Quad and WP# is enable. While QE is "1", it performs Quad I/O mode and WP# is disabled. In the other word, if the system goes into four I/O mode (QE=1), the feature of HPM will be disabled. **SRWD bit.** The Status Register Write Disable (SRWD) bit, non-volatile bit, default value is "0". SRWD bit is operated together with Write Protection (WP#/SIO2) pin for providing hardware protection mode. The hardware protection mode requires SRWD sets to 1 and WP#/SIO2 pin signal is low stage. In the hardware protection mode, the Write Status Register (WRSR) instruction is no longer accepted for execution and the SRWD bit and Block Protect bits (BP3, BP2, BP1, BP0) are read only. #### **Status Register** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |---------------------------------------|-------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------| | SRWD (status register write protect) | QE<br>(Quad<br>Enable) | BP3<br>(level of<br>protected<br>block) | BP2<br>(level of<br>protected<br>block) | BP1<br>(level of<br>protected<br>block) | BP0<br>(level of<br>protected<br>block) | WEL<br>(write enable<br>latch) | WIP<br>(write in<br>progress bit) | | 1=status<br>register write<br>disable | 1= Quad<br>Enable<br>0=not Quad<br>Enable | (note 1) | (note 1) | (note 1) | (note 1) | 1=write<br>enable<br>0=not write<br>enable | 1=write<br>operation<br>0=not in write<br>operation | | Non-volatile bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile bit | Non-volatile bit | Non-volatile bit | volatile bit | volatile bit | Note 1: see the Table 2 "Protected Area Size" in page 11. #### (5) Write Status Register (WRSR) The WRSR instruction is for changing the values of Status Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP3, BP2, BP1, BP0) bits to define the protected area of memory (as shown in Table 2). The WRSR also can set or reset the Quad enable (QE) bit and set or reset the Status Register Write Disable (SRWD) bit in accordance with Write Protection (WP#/SIO2) pin signal, but has no effect on bit1(WEL) and bit0 (WIP) of the statur register. The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered. The sequence of issuing WRSR instruction is: CS# goes low→ sending WRSR instruction code→ Status Register data on SI→ CS# goes high. (see Figure 16) The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Write Status Register cycle is in progress. The WIP sets 1 during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL) bit is reset. #### **Protection Modes** | Mode | Mode Status register condition | | Memory | | |------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|--| | Software protection mode(SPM) Status register can be written in (WEL bit is set to "1") and the SRWD, BP0-BP3 bits can be changed | | WP#=1 and SRWD bit=0, or<br>WP#=0 and SRWD bit=0, or<br>WP#=1 and SRWD=1 | The protected area cannot be program or erase. | | | Hardware protection mode (HPM) | The SRWD, BP0-BP3 of status register bits cannot be changed | WP#=0, SRWD bit=1 | The protected area cannot be program or erase. | | Note: As defined by the values in the Block Protect (BP3, BP2, BP1, BP0) bits of the Status Register, as shown in Table 2. As the above table showing, the summary of the Software Protected Mode (SPM) and Hardware Protected Mode (HPM). #### Software Protected Mode (SPM): - When SRWD bit=0, no matter WP#/SIO2 is low or high, the WREN instruction may set the WEL bit and can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM). - When SRWD bit=1 and WP#/SIO2 is high, the WREN instruction may set the WEL bit can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM) #### Hardware Protected Mode (HPM): - When SRWD bit=1, and then WP#/SIO2 is low (or WP#/SIO2 is low before SRWD bit=1), it enters the hardware protected mode (HPM). The data of the protected area is protected by software protected mode by BP3, BP2, BP1, BP0 and hardware protected mode by the WP#/SIO2 to against data modification. #### Note: To exit the hardware protected mode requires WP#/SIO2 driving high once the hardware protected mode is entered. If the WP#/SIO2 pin is permanently connected to high, the hardware protected mode can never be entered; only can use software protected mode via BP3, BP2, BP1, BP0. If the system goes into four I/O mode, the feature of HPM will be disabled. #### (6) Read Data Bytes (READ) The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing READ instruction is: CS# goes low $\rightarrow$ sending READ instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ data out on SO $\rightarrow$ to end READ operation can use CS# to high at any time during data out. (see Figure 17) #### (7) Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing FAST\_READ instruction is: CS# goes low $\rightarrow$ sending FAST\_READ instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ 1-dummy byte (default) address on SI $\rightarrow$ data out on SO $\rightarrow$ to end FAST\_READ operation can use CS# to high at any time during data out. (see Figure 18) While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (8) 2 x I/O Read Mode (2READ) The 2READ instruction enables Double Transfer Rate of Serial Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits(interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2READ instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit. The sequence of issuing 2READ instruction is: CS# goes low $\rightarrow$ sending 2READ instruction $\rightarrow$ 24-bit address interleave on SIO1 & SIO0 $\rightarrow$ 4-bit dummy cycle on SIO1 & SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out (see Figure 20 for 2 x I/O Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, 2READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (9) 4 x I/O Read Mode (4READ) The 4READ instruction enables quad throughput of Serial Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before seding the 4READ instruction. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing 4READ instruction is: CS# goes low $\rightarrow$ sending 4READ instruction $\rightarrow$ 24-bit address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ 6 dummy cycles $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end 4READ operation can use CS# to high at any time during data out (see Figure 22 for 4 x I/O Read Mode Timing Waveform). Another sequence of issuing 4 READ instruction especially useful in random access is : CS# goes low $\rightarrow$ sending 4 READ instruction $\rightarrow$ 3-bytes address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ performance enhance toggling bit P[7:0] $\rightarrow$ 4 dummy cycles $\rightarrow$ data out still CS# goes high $\rightarrow$ CS# goes low (reduce 4 Read instruction) $\rightarrow$ 24-bit random access address (see Figure 23 for 4x I/O Read Enhance Performance Mode timing waveform). In the performance-enhancing mode (Note of Figure. 23), P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h,5Ah,F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh,00h,AAh or 55h. These commands will reset the performance enhance mode. And afterwards CS# is raised and then lowered, the system then will return to normal operation. While Program/Erase/Write Status Register cycle is in progress, 4READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (10) Fast Double Transfer Rate Read (FASTDTRD) The FASTDTRD instruction is for doubling reading data out, signals are triggered on both rising and falling edge of clock. The address is latched on both rising and falling edge of SCLK, and data of each bit shifts out on both rising and falling edge of SCLK at a maximum frequency fC2. The 2-bit address can be latched-in at one clock, and 2-bit data can be read out at one clock, which means one bit at rising edge of clock, the other bit at falling edge of clock. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FASTDTRD instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing FASTDTRD instruction is: CS# goes low $\rightarrow$ sending FASTDTRD instruction code (1bit per clock) $\rightarrow$ 3-byte address on SI (2-bit per clock) $\rightarrow$ 6-dummy clocks (default) on SI $\rightarrow$ data out on SO (2-bit per clock) $\rightarrow$ to end FASTDTRD operation can use CS# to high at any time during data out. (see Figure 19) While Program/Erase/Write Status Register cycle is in progress, FASTDTRD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (11) 2 x I/O Double Transfer Rate Read Mode (2DTRD) The 2DTRD instruction enables Double Transfer Rate throughput on dual I/O of Serial Flash in read mode. The address (interleave on dual I/O pins) is latched on both rising and falling edge of SCLK, and data (interleave on dual I/O pins) shift out on both rising and falling edge of SCLK at a maximum frequency fT2. The 4-bit address can be latched-in at one clock, and 4-bit data can be read out at one clock, which means two bits at rising edge of clock, the other two bits at falling edge of clock. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2DTRD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2DTRD instruction, the following address/dummy/ data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing 2DTRD instruction is: CS# goes low $\rightarrow$ sending 2DTRD instruction (1-bit per clock) $\rightarrow$ 24-bit address interleave on SIO1 & SIO0 (4-bit per clock) $\rightarrow$ 6-bit dummy clocks on SIO1 & SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 (4-bit per clock) $\rightarrow$ to end 2DTRD operation can use CS# to high at any time during data out (see Figure 21 for 2 x I/O Double Transfer Rate Read Mode Timing Waveform). While Program/Erase/Write Status Register cycle is in progress, 2DTRD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (12) 4 x I/O Double Transfer Rate Read Mode (4DTRD) The 4DTRD instruction enables Double Transfer Rate throughput on quad I/O of Serial Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before sending the 4DTRD instruction. The address(interleave on 4 I/O pins) is latched on both rising and falling edge of SCLK, and data (interleave on 4 I/O pins) shift out on both rising and falling edge of SCLK at a maximum frequency fQ2. The 8-bit address can be latched-in at one clock, and 8-bit data can be read out at one clock, which means four bits at rising edge of clock, the other four bits at falling edge of clock. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4DTRD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4DTRD instruction, the following address/dummy/data out will perform as 8-bit instead of previous 1-bit. The sequence of issuing 4DTRD instruction is: CS# goes low $\rightarrow$ sending 4DTRD instruction (1-bit per clock) $\rightarrow$ 24-bit address interleave on SIO3, SIO2, SIO1 & SIO0 (8-bit per clock) $\rightarrow$ 8 dummy clocks $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 (8-bit per clock) $\rightarrow$ to end 4DTRD operation can use CS# to high at any time during data out (see Figure 24 for 4 x I/O Read Mode Double Transfer Rate Timing Waveform). Another sequence of issuing enhanced mode of 4DTRD instruction especially useful in random access is: CS# goes low $\rightarrow$ sending 4DTRD instruction (1-bit per clock) $\rightarrow$ 3-bytes address interleave on SIO3, SIO2, SIO1 & SIO0 (8-bit per clock) $\rightarrow$ performance enhance toggling bit P[7:0] $\rightarrow$ 7 dummy clocks $\rightarrow$ data out(8-bit per clock) still CS# goes high $\rightarrow$ CS# goes low (eliminate 4 Read instruction) $\rightarrow$ 24-bit random access address (see Figure 25 for 4x I/O Double Transfer Rate read enhance performance mode timing waveform). While Program/Erase/Write Status Register cycle is in progress, 4DTRD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### (13) Sector Erase (SE) The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector Erase (SE). Any address of the sector (see Table 6) is a valid address for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. Address bits [Am-A12] (Am is the most significant address) select the sector address. The sequence of issuing SE instruction is: CS# goes low $\rightarrow$ sending SE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 29) The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tSE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the sector is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset. #### (14) Block Erase (BE) The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 64K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (see table 6) is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The sequence of issuing BE instruction is: CS# goes low $\rightarrow$ sending BE instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. (see Figure 30) The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the block is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset. #### (15) Block Erase (BE32K) The Block Erase (BE32) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 32K-byte block erase operation. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE32). Any address of the block (see table 6) is a valid address for Block Erase (BE32) instruction. The CS# must go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The sequence of issuing BE32 instruction is: CS# goes low $\rightarrow$ sending BE32 instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Sector Erase cycle is in progress. The WIP sets 1 during the tBE timing, and sets 0 when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the block is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit still be reset. #### (16) Chip Erase (CE) The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. The sequence of issuing CE instruction is: CS# goes low $\rightarrow$ sending CE instruction code $\rightarrow$ CS# goes high. (see Figure 31) The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Chip Erase cycle is in progress. The WIP sets 1 during the tCE timing, and sets 0 when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the chip is protected the Chip Erase (CE) instruction will not be executed, but WEL will be reset. #### (17) Page Program (PP) The Page Program (PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). The device programs only the last 256 data bytes sent to the device. If the entire 256 data bytes are going to be programmed, A7-A0 (The eight least significant address bits) should be set to 0. If the eight least significant address bits (A7-A0) are not all 0, all transmitted data going beyond the end of the current page are programmed from the start address of the same page (from the address A7-A0 are all 0). If more than 256 bytes are sent to the device, the data of the last 256-byte is programmed at the request page and previous data will be disregarded. If less than 256 bytes are sent to the device, the data is programmed at the requested address of the page without effect on other address of the same page. The sequence of issuing PP instruction is: CS# goes low $\rightarrow$ sending PP instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ at least 1-byte on data on SI $\rightarrow$ CS# goes high. (see Figure 26) The CS# must be kept to low during the whole Page Program cycle; The CS# must go high exactly at the byte boundary( the latest eighth bit of data being latched in), otherwise, the instruction will be rejected and will not be executed. The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Page Program cycle is in progress. The WIP sets 1 during the tPP timing, and sets 0 when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset. #### (18) 4 x I/O Page Program (4PP) The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit and Quad Enable (QE) bit must be set to "1" before sending the Quad Page Program (4PP). The Quad Page Programming takes four pins: SIO0, SIO1, SIO2, and SIO3, which can raise programer performance and and the effectiveness of application of lower clock less than 20MHz. For system with faster clock, the Quad page program cannot provide more actual favors, because the required internal page program time is far more than the time data flows in. Therefore, we suggest that while executing this command (especially during sending data), user can slow the clock speed down to 20MHz below. The other function descriptions are as same as standard page program. The sequence of issuing 4PP instruction is: CS# goes low $\rightarrow$ sending 4PP instruction code $\rightarrow$ 3-byte address on SIO[3:0] $\rightarrow$ at least 1-byte on data on SIO[3:0] $\rightarrow$ CS# goes high. (see Figure 27) The Program/Erase function instruction function flow is as follows: #### Program/Erase Flow(1) with read array data ### Program/Erase Flow(2) without read array data If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset. #### (19) Continuously program mode (CP mode) The CP mode may enhance program performance by automatically increasing address to the next higher address after each byte data has been programmed. The Continuously program (CP) instruction is for multiple byte program to Flash. A write Enable (WREN) instruction must execute to set the Write Enable Latch(WEL) bit before sending the Continuously program (CP) instruction. CS# requires to go high before CP instruction is executing. After CP instruction and address input, two bytes of data is input sequentially from MSB(bit7) to LSB(bit0). The first byte data will be programmed to the initial address range with A0=0 and second byte data with A0=1. If only one byte data is input, the CP mode will not process. If more than two bytes data are input, the additional data will be ignored and only two byte data are valid. Any byte to be programmed should be in the erase state (FF) first. It will not roll over during the CP mode, once the last unprotected address has been reached, the chip will exit CP mode and reset write Enable Latch bit (WEL) as "0" and CP mode bit as "0". Please check the WIP bit status if it is not in write progress before entering next valid instruction. During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (28 hex). And the WRDI command is valid after completion of a CP programming cycle, which means the WIP bit=0. The sequence of issuing CP instruction is: CS# high to low $\rightarrow$ sending CP instruction code $\rightarrow$ 3-byte address on SI pin -> two data bytes on SI $\rightarrow$ CS# goes high to low $\rightarrow$ sending CP instruction and then continue two data bytes are programmed $\rightarrow$ CS# goes high to low -> till last desired two data bytes are programmed $\rightarrow$ CS# goes high to low $\rightarrow$ sending WRDI (Write Disable) instruction to end CP mode $\rightarrow$ send RDSR instruction to verify if CP mode word program ends, or send RDSCUR to check bit4 to verify if CP mode ends. (see Figure 28 of CP mode timing waveform) Three methods to detect the completion of a program cycle during CP mode: - 1) Software method-I: by checking WIP bit of Status Register to detect the completion of CP mode. - 2) Software method-II: by waiting for a tBP time out to determine if it may load next valid command or not. - 3) Hardware method: by writing ESRY (enable SO to output RY/BY#) instruction to detect the completion of a program cycle during CP mode. The ESRY instruction must be executed before CP mode execution. Once it is enable in CP mode, the CS# goes low will drive out the RY/BY# status on SO, "0" indicates busy stage, "1" indicates ready stage, SO pin outputs tri-state if CS# goes high. DSRY (disable SO to output RY/BY#) instruction to disable the SO to output RY/BY# and return to status register data output during CP mode. Please note that the ESRY/DSRY command are not accepted unless the completion of CP mode. If the page is protected by BP3~0 (WPSEL=0) or by individual lock (WPSEL=1), the array data will be protected (no change) and the WEL bit will still be reset. #### (20) Parallel Mode (Highly recommended for production throughputs increasing) The parallel mode provides 8 bit inputs/outputs for increasing throughputs of factory production purpose. The parallel mode requires 55h command code, after writing the parallel mode command and then CS# going high, after that, the Memory can be available to accept read/program/read status/read ID/RES/REMS command as the normal writing command procedure. - a. Only effective for Read Array for normal read(not FAST\_READ), Read ID, Page Program, RES and REMS write data period. - b. For normal write command (by SI), No effect - c. Under parallel mode, the fastest access clock freq. will be changed to 6MHz(SCLK pin clock freq.) - d. For parallel mode, the tV will be changed to 70ns. #### (21) Deep Power-down (DP) The Deep Power-down (DP) instruction is for setting the device on the minimizing the power consumption (to entering the Deep Power-down mode), the standby current is reduced from ISB1 to ISB2). The Deep Power-down mode requires the Deep Power-down (DP) instruction to enter, during the Deep Power-down mode, the device is not active and all Write/Program/Erase instruction are ignored. When CS# goes high, it's only in standby mode not deep power-down mode. It's different from Standby mode. The sequence of issuing DP instruction is: CS# goes low→ sending DP instruction code→ CS# goes high. (see Figure 32) Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP) and Read Electronic Signature (RES) instruction. (those instructions allow the ID being reading out). When Power-down, the deep power-down mode automatically stops, and when power-up, the device automatically is in standby mode. For RDP instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction code been latched-in); otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay of tDP is required before entering the Deep Power-down mode and reducing the current to ISB2. #### (22) Release from Deep Power-down (RDP), Read Electronic Signature (RES) The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select (CS#) High. When Chip Select (CS#) is driven High, the device is put in the standby Power mode. If the device was not previously in the Deep Power-down mode, the transition to the standby Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the standby Power mode is delayed by tRES2, and Chip Select (CS#) must remain High for at least tRES2(max), as specified in Table 10. Once in the standby mode, the device waits to be selected, so that it can receive, decode and execute instructions. RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as table of ID Definitions. This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycles; there's no effect on the current program/erase/write cycles in progress. The sequence is shown as Figure 33,34. The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected, so it can be receive, decode, and execute instruction. The RDP instruction is for releasing from Deep Power-down Mode. #### (23) Read Electronic Manufacturer ID & Device ID (REMS), (REMS2), (REMS4), (REMS4D) The REMS, REMS2, REMS4 and REMS4D instruction provides both the JEDEC assigned Manufacturer ID and the specific Device ID. The instruction is initiated by driving the CS# pin low and shift the instruction code "90h", "CFh", "DFh" or "EFh" followed by two dummy bytes and one bytes address (A7~A0). After which, the Manufacturer ID for MXIC (C2h) and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in Figure 35. The Device ID values are listed in table of ID Definitions. If the one-byte address is initially set to 01h, then the Device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high. #### **Table 8. ID Definitions** | RDID Command | manufacturer ID | memory type | memory density | | | |-------------------|-----------------|-------------|----------------|--|--| | RDID Command | C2 20 | | 18 | | | | DES Command | electronic ID | | | | | | RES Command | 17 | | | | | | REMS/REMS2/REMS4/ | manufacturer ID | device ID | | | | | REMS4D Command | C2 | 17 | | | | #### (24) Enter Secured OTP (ENSO) The ENSO instruction is for entering the additional 4K-bit Secured OTP mode. The additional 4K-bit Secured OTP is independent from main array, which may use to store unique serial number for system identifier. After entering the Secured OTP mode, and then follow standard read or program, procedure to read out the data or update data. The Secured OTP data cannot be updated again once it is lock-down. The sequence of issuing ENSO instruction is: CS# goes low $\rightarrow$ sending ENSO instruction to enter Secured OTP mode $\rightarrow$ CS# goes high. Please note that WRSR/WRSCUR/WPSEL/SBLK/GBLK/SBULK/GBULK/CE/BE/SE/BE32K commands are not acceptable during the access of secure OTP region, once Security OTP is lock down, only read related commands are valid. #### (25) Exit Secured OTP (EXSO) The EXSO instruction is for exiting the additional 4K-bit Secured OTP mode. The sequence of issuing EXSO instruction is: CS# goes low→ sending EXSO instruction to exit Secured OTP mode→ CS# goes high. #### (26) Read Security Register (RDSCUR) The RDSCUR instruction is for reading the value of Security Register. The Read Security Register can be read at any time (even in program/erase/write status register/write security register condition) and continuously. The sequence of issuing RDSCUR instruction is : CS# goes low $\rightarrow$ send ing RDSCUR instruction $\rightarrow$ Security Register data out on SO $\rightarrow$ CS# goes high. The definition of the Security Register is as below: **Secured OTP Indicator bit.** The Secured OTP indicator bit shows the chip is locked by factory before ex- factory or not. When it is "0", it indicates non- factory lock; "1" indicates factory- lock. **Lock-down Secured OTP (LDSO) bit.** By writing WRSCUR instruction, the LDSO bit may be set to "1" for customer lock-down purpose. However, once the bit is set to "1" (lock-down), the LDSO bit and the 4K-bit Secured OTP area cannot be update any more. While it is in 4K-bit Secured OTP mode, array access is not allowed. **Continuously Program Mode (CP mode) bit.** The Continuously Program Mode bit indicates the status of CP mode, "0" indicates not in CP mode; "1" indicates in CP mode. **Program Fail Flag bit.** While a program failure happened, the Program Fail Flag bit would be set. This bit will also be set when the user attempts to program a protected main memory region or a locked OTP region. This bit can indicate whether one or more of program operations fail, and can be reset by command CLSR (30h) **Erase Fail Flag bit.** While a erase failure happened, the Erase Fail Flag bit would be set. This bit will also be set when the user attempts to erase a protected main memory region or a locked OTP region. This bit can indicate whether one or more of erase operations fail, and can be reset by command CLSR (30h) **Write Protection Select bit.** The Write Protection Select bit indicates that WPSEL has been executed successfully. Once this bit has been set (WPSEL=1), all the blocks or sectors will be write-protected after the power-on every time. Once WPSEL has been set, it cannot be changed again, which means it's only for individual WP mode. Under the individual block protection mode (WPSEL=1), hardware protection is performed by driving WP#=0. Once WP#=0 all array blocks/sectors are protected regardless of the contents of SRAM lock bits. #### **Security Register Definition** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |---------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|--------------|--------------|----------------------------------------------------------------------------------|--------------------------------------------------| | WPSEL | E_FAIL | P_FAIL | Continuously<br>Program<br>mode<br>(CP mode) | x | x | LDSO<br>(indicate if<br>lock-down | Secrured<br>OTP<br>indicator bit | | 0=normal<br>WP mode<br>1=individual<br>WP mode<br>(default=0) | 0=normal Erase succeed 1=indicate Erase failed (default=0) | 0=normal<br>Program<br>succeed<br>1=indicate<br>Program<br>failed<br>(default=0) | 0=normal<br>Program<br>mode<br>1=CP mode<br>(default=0) | reserved | reserved | 0 = not<br>lockdown<br>1 = lock-<br>down<br>(cannot<br>program/<br>erase<br>OTP) | 0 =<br>nonfactory<br>lock<br>1 = factory<br>lock | | non-volatile<br>bit | volatile bit | volatile bit | volatile bit | volatile bit | volatile bit | non-volatile<br>bit | non-volatile<br>bit | ## (27) Write Security Register (WRSCUR) The WRSCUR instruction is for changing the values of Security Register Bits. Unlike write status register, the WREN instruction is not required before sending WRSCUR instruction. The WRSCUR instruction may change the values of bit1 (LDSO bit) for customer to lock-down the 4K-bit Secured OTP area. Once the LDSO bit is set to "1", the Secured OTP area cannot be updated any more. The sequence of issuing WRSCUR instruction is :CS# goes low $\rightarrow$ sending WRSCUR instruction $\rightarrow$ CS# goes high. The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed. #### (28) Write Protection Selection (WPSEL) When the system accepts and executes WPSEL instruction, the bit 7 in security register will be set. It will activate SBLK, SBULK, RDBLOCK, GBLK, GBULK etc instructions to conduct block lock protection and replace the original Software Protect Mode (SPM) use (BP3~BP0) indicated block methods. The sequence of issuing WPSEL instruction is: CS# goes low $\rightarrow$ sending WPSEL instruction to enter the individual block protect mode $\rightarrow$ CS# goes high. Every time after the system is powered-on, and the Security Register bit 7 is checked to be WPSEL=1, all the blocks or sectors will be write protected by default. User may only unlock the blocks or sectors via SBULK and GBULK instruction. Program or erase functions can only be operated after the Unlock instruction is conducted. Under the individual block protection mode (WPSEL=1), hardware protection is performed by driving WP#=0. Once WP#=0 all array blocks/sectors are protected regardless of the contents of SRAM lock bits. WPSEL instruction function flow is as follows: #### **WPSEL Flow** #### (29) Single Block Lock/Unlock Protection (SBLK/SBULK) These instructions are only effective after WPSEL was executed. The SBLK instruction is for write protection a specified block(or sector) of memory, using A23-A16 or (A23-A12) address bits to assign a 64Kbyte block (or 4K bytes sector) to be protected as read only. The SBULK instruction will cancel the block (or sector) write protection state. This feature allows user to stop protecting the entire block (or sector) through the chip unprotect command (GBULK). The WREN (Write Enable) instruction is required before issuing SBLK/SBULK instruction. The sequence of issuing SBLK/SBULK instruction is: CS# goes low $\rightarrow$ send SBLK/SBULK (36h/39h) instruction $\rightarrow$ send 3 address bytes assign one block (or sector) to be protected on SI pin $\rightarrow$ CS# goes high. (see Figure 41) The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not be executed. SBLK/SBULK instruction function flow is as follows: #### **Block Lock Flow** #### **Block Unlock Flow** #### (30) Read Block Lock Status (RDBLOCK) This instruction is only effective after WPSEL was executed. The RDBLOCK instruction is for reading the status of protection lock of a specified block(or sector), using A23-A16 (or A23-A12) address bits to assign a 64K bytes block (4K bytes sector) and read protection lock status bit which the first byte of Read-out cycle. The status bit is "1" to indicate that this block has be protected, that user can read only but cannot write/program /erase this block. The status bit is "0" to indicate that this block hasn't be protected, and user can read and write this block. The sequence of issuing RDBLOCK instruction is: CS# goes low $\rightarrow$ send RDBLOCK (3Ch) instruction $\rightarrow$ send 3 address bytes to assign one block on SI pin $\rightarrow$ read block's protection lock status bit on SO pin $\rightarrow$ CS# goes high. (see Figure 42) #### (31) Gang Block Lock/Unlock (GBLK/GBULK) These instructions are only effective after WPSEL was executed. The GBLK/GBULK instruction is for enable/disable the lock protection block of the whole chip. The WREN (Write Enable) instruction is required before issuing GBLK/GBULK instruction. The sequence of issuing GBLK/GBULK instruction is: CS# goes low $\rightarrow$ send GBLK/GBULK (7Eh/98h) instruction $\rightarrow$ CS# goes high. (see Figure 43) The CS# must go high exactly at the byte boundary, otherwise, the instruction will be rejected and not be executed. #### (32) Clear SR Fail Flags (CLSR) The CLSR instruction is for resetting the Program/Erase Fail Flag bit of Security Register. It should be executed before program/erase another block during programing/erasing flow without read array data. The sequence of issuing CLSR instruction is: CS# goes low $\rightarrow$ send CLSR instruction code $\rightarrow$ CS# goes high. The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. #### (33) Enable SO to Output RY/BY# (ESRY) The ESRY instruction is for outputing the ready/busy status to SO during CP mode. The sequence of issuing ESRY instruction is: CS# goes low $\rightarrow$ sending ESRY instruction code $\rightarrow$ CS# goes high. The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. #### (34) Disable SO to Output RY/BY# (DSRY) The DSRY instruction is for resetting ESRY during CP mode. The ready/busy status will not output to SO after DSRY issued. The sequence of issuing DSRY instruction is: CS# goes low $\rightarrow$ send DSRY instruction code $\rightarrow$ CS# goes high. The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. #### (34) Enter CFI mode (ENCFI) **TBD** #### **POWER-ON STATE** The device is at below states when power-up: - Standby mode ( please note it is not Deep Power-down mode) - Write Enable Latch (WEL) bit is reset The device must not be selected during power-up and power-down stage unless the VCC achieves below correct level: - VCC minimum at power-up stage and then after a delay of tVSL - GND at power-down Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level. An internal Power-on Reset (POR) circuit may protect the device from data corruption and inadvertent data change during power up state. For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not guaranteed. The read, write, erase, and program command should be sent after the time delay: - tVSL after VCC reached VCC minimum level The device can accept read command after VCC reached VCC minimum and a time delay of tVSL. Please refer to the figure of "Power-up Timing". #### Note: - To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended. (generally around 0.1uF) #### **ELECTRICAL SPECIFICATIONS** #### **ABSOLUTE MAXIMUM RATINGS** | RATING | VALUE | | | |-------------------------------|------------------|----------------|--| | Ambient Operating Temperature | Industrial grade | -40°C to 85°C | | | Storage Temperature | | -55°C to 125°C | | | Applied Input Voltage | -0.5V to 4.6V | | | | Applied Output Voltage | | -0.5V to 4.6V | | | VCC to Ground Potential | | -0.5V to 4.6V | | #### NOTICE: - 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability. - 2. Specifications contained within the following tables are subject to change. - 3. During voltage transitions, all pins may overshoot Vss to -2.0V and Vcc to +2.0V for periods up to 20ns, see Figure 2, 3. Figure 2. Maximum Negative Overshoot Waveform **Figure 3. Maximum Positive Overshoot Waveform** ## CAPACITANCE TA = 25°C, f = 1.0 MHz | SYMBOL | PARAMETER | MIN. | TYP | MAX. | UNIT | CONDITIONS | |--------|--------------------|------|-----|------|------|------------| | CIN | Input Capacitance | | | 6 | pF | VIN = 0V | | COUT | Output Capacitance | | | 8 | pF | VOUT = 0V | # Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL # Figure 5. OUTPUT LOADING # Table 9. DC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | SYMBOL | PARAMETER | NOTES | MIN. | MAX. | UNITS | TEST CONDITIONS | |--------|---------------------------------------------|-------|---------|---------|-------|------------------------------------------------------------------| | ILI | Input Load Current | 1 | | ± 2 | uA | VCC = VCC Max, VIN = VCC or GND | | ILO | Output Leakage Current | 1 | | ± 2 | uA | VCC = VCC Max, VIN = VCC or GND | | ISB1 | VCC Standby Current | 1 | | 100 | uA | VIN = VCC or GND, CS# = VCC | | ISB2 | Deep Power-down<br>Current | | | 40 | uA | VIN = VCC or GND, CS# = VCC | | | | | | 45 | mA | f=104MHz, fQ=75MHz (2 x I/O read)<br>SCLK=0.1VCC/0.9VCC, SO=Open | | ICC1 | VCC Read | 1 | | 40 | mA | f=66MHz, fT=75MHz (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC, SO=Open | | | | | | 30 | mA | f=33MHz, SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC2 | VCC Program Current (PP) | 1 | | 25 | mA | Program in Progress, CS# = VCC | | ICC3 | VCC Write Status<br>Register (WRSR) Current | | | 20 | mA | Program status register in progress, CS#=VCC | | ICC4 | VCC Sector Erase<br>Current (SE) | 1 | | 25 | mA | Erase in Progress, CS#=VCC | | ICC5 | VCC Chip Erase Current (CE) | 1 | | 20 | mA | Erase in Progress, CS#=VCC | | VIL | Input Low Voltage | | -0.5 | 0.8 | V | | | VIH | Input High Voltage | | 0.7VCC | VCC+0.4 | V | | | VOL | Output Low Voltage | | | 0.4 | V | IOL = 1.6mA;<br>IOL = 140uA for parallel mode | | VOH | Output High Voltage | | VCC-0.2 | | V | IOH = -100uA;<br>IOH = 65uA for parallel mode | - 1. Typical values at VCC = 3.3V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. # Table 10. AC CHARACTERISTICS (Temperature = -40°C to 85°C for Industrial grade, VCC = 2.7V ~ 3.6V) | Symbol | Alt. | Parameter | | | Min. | Max. | Unit | |------------|-------------------------------------|------------------------------------------|---------------------------------------------|---------------------------|------|------------------|---------| | | | Clock Frequency for the fo | llowing | | D.C. | 104 | MHz | | | instructions: | | | Serial | D.O. | (Condition:15pF) | 1411 12 | | fSCLK | fC | FAST_READ, PP, SE, BE, | CE, DP, | 001101 | D.C. | 66 | MHz | | | | RES,RDP | | - I | | (Condition:30pF) | N 41 1 | | (D0011) | " | WREN, WRDI, RDID, RDS | | Parallel | | 6 | MHz | | fRSCLK | fR | Clock Frequency for REAL | | | | 50 | MHz | | | fT | Clock Frequency for 2REA | ID Instructions | | | 70<br>70 | MHz | | fTSCLK | fQ | Clock Frequency for 4REA | | | | (Condition:15pF) | MHz | | 110021 | fC2 | Clock Frequency for FAST | | | | 50 | MHz | | | fT2 | Clock Frequency for 2DTR | | | | 50 | MHz | | | fQ2 | Clock Frequency for 4DTR | | | | 50 | MHz | | f4PP | | Clock Frequency for 4 program) | PP (Quad page | | | 20 | MHz | | tCH(1) | +CI H | Clock High Time | | Serial | 5.5 | | ns | | 1011(1) | IOLII | Clock Flight Time | | Parallel | 30 | | ns | | tCL(1) | tCLL | Clock Low Time | | Serial | 5.5 | | ns | | LOL(1) | ICLL | Clock Low Time | | Parallel | 30 | | ns | | tCLCH(2) | | Clock Rise Time (3) (neak | to neak) | Serial | 0.1 | | V/ns | | tolor ((2) | | Clock Rise Time (3) (peak to peak) | | Parallel | 0.25 | | V/ns | | tCHCL(2) | CHCL (2) Clock Fall Time (2) (neels | | o neak) | Serial | 0.1 | | V/ns | | ` ′ | | Clock Fall Time (3) (peak to peak) | | Parallel | 0.25 | | V/ns | | tSLCH | tCSS | CS# Active Setup Time (relative to SCLK) | | | 8 | | ns | | tCHSL | | CS# Not Active Hold Time | CS# Not Active Hold Time (relative to SCLK) | | 5 | | ns | | tDVCH | +DSII | SU Data In Setup Time | | Serial | 2 | | ns | | LDVCII | 1030 | Data in Setup Time | | Parallel | 10 | | ns | | tCHDX | tDH | Data In Hold Time | | Serial | 5 | | ns | | LOTIDA | ווטו | Data III Floid Fillie | | Parallel | 10 | | ns | | tCHSH | | CS# Active Hold Time (rela | ative to SCLK) | Serial | 5 | | ns | | | | · · | · | Parallel | 30 | | ns | | tSHCH | | CS# Not Active Setup SCLK) | Time (relative to | | 8 | | ns | | | | | | Read | 15 | | ns | | tSHSL(3) | tCSH | CS# Deselect Time | | Write/Erase/ | 50 | | ns | | | | | | Program | | | 113 | | | | | | 2.7V-3.6V | | 10 | ns | | | | | | Serial | | | 110 | | tSHQZ(2) | tDIS | Output Disable Time | | 3.0V-3.6V | | 8 | ns | | | | | | Serial | | | | | | | | | Parallel | | 20 | ns | | | | | Loading: 15pF | 1 I/O | | 9 | ns | | tCLQV | tV | Clock Low to Output Valid | | 2 I/O & 4 I/O | | 9.5 | ns | | I IOLQV | | VCC=2.7V~3.6V | Loading: 30nF | 2 I/O & 4 I/O<br>Parallel | | 12 | ns | | | | | Loading: 30pF | | | 70 | ns | | tCLQV2 | tV2 | Clock Low to Output Valid | | 1 I/O, 2 I/O & | | 9.5 | ns | | 101 511 | 41.75 | VCC=2.7V~3.6V, Loading: | 15pF | 4 I/O | | 2.0 | | | tCLQX | tHO | Output Hold Time | | | 2 | | ns | | tWHSL(4) | | Write Protect Setup Time | | | 20 | | ns | | tSHWL(4) | | Write Protect Hold Time | | | 100 | | ns | # MX25L12845E | Symbol | Alt. | Parameter | Min. | Тур. | Max. | Unit | |----------|------|---------------------------------------------|------|------|------|------| | tDP(2) | | CS# High to Deep Power-down Mode | | | 10 | us | | tRES1(2) | | CS# High to Standby Mode without Electronic | | | 100 | us | | INEST(2) | | Signature Read | | | | | | tRES2(2) | | CS# High to Standby Mode with Electronic | | | 100 | us | | INESZ(Z) | | Signature Read | | | | | | tW | | Write Status Register Cycle Time | | 40 | 100 | ms | | tBP | | Byte-Program | | 9 | 300 | us | | tPP | | Page Program Cycle Time | | 1.4 | 5 | ms | | tSE | | Sector Erase Cycle Time (4KB) | | 90 | 300 | ms | | tBE | | Block Erase Cycle Time (32KB) | | 0.5 | 2 | s | | tBE | | Block Erase Cycle Time (64KB) | | 0.7 | 2 | s | | tCE | | Chip Erase Cycle Time | | 80 | 512 | s | | tWPS | | Write Protection Selection Time | | | 1 | ms | | tWSR | | Write Security Register Time | | | 1 | ms | - 1. tCH + tCL must be greater than or equal to 1/ fC. - 2. Value guaranteed by characterization, not 100% tested in production. - 3. tSHSL=15ns from read instruction, tSHSL=50ns from Write/Erase/Program instruction. - 4. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1. - 5. Test condition is shown as Figure 4, 5. - 6. Only valid in output phase delay configuration "00". # **Timing Analysis** Figure 6. Serial Input Timing Figure 7. Output Timing Figure 8. Serial Input Timing for Double Transfer Rate Mode Figure 9. Serial Output Timing for Double Transfer Rate Mode P/N: PM1428 REV. 0.06, MAR. 05, 2009 Figure 10. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 Figure 11. Write Enable (WREN) Sequence (Command 06) Figure 12. Write Disable (WRDI) Sequence (Command 04) Figure 13. Read Identification (RDID) Sequence (Command 9F) Figure 14. Read Identification (RDID) Sequence (Parallel) - 1. Under parallel mode, the fastest access clock freg. will be changed to 6MHz(SCLK pin clock freg.) To read identification in parallel mode, which requires a parallel mode command (55h) before the read identification command. To exit parallel mode, it requires a (45h) command or power-off/on sequence. - 2. There are 3 data bytes which would be output sequentially for Manufacturer and Device ID 1'st byte (Memory Type) and Device ID 2'nd byte (Memory Density). P/N: PM1428 REV. 0.06, MAR. 05, 2009 Figure 15. Read Status Register (RDSR) Sequence (Command 05) Figure 16. Write Status Register (WRSR) Sequence (Command 01) P/N: PM1428 REV. 0.06, MAR. 05, 2009 45 Figure 17. Read Data Bytes (READ) Sequence (Command 03) Figure 18. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) Figure 19. Fast DT Read (FASTDTRD) Sequence (Command 0D) Figure 20. 2 x I/O Read Mode Sequence (Command BB) Figure 21. Fast Dual I/O DT Read (2DTRD) Sequence (Command BD) Figure 22. 4 x I/O Read Mode Sequence (Command EB) - 1. Hi-impedance is inhibited for the two clock cycles. - 2. P7≠P3, P6≠P2, P5≠P1 & P4≠P0 (Toggling) will result in entering the performance enhance mode. Figure 23. 4 x I/O Read Enhance Performance Mode Sequence (Command EB) Figure 24. Fast Quad I/O DT Read (4DTRD) Sequence (Command ED) - 1. Hi-impedance is inhibited for this clock cycle. - 2. P7≠P3, P6≠P2, P5≠P1 & P4≠P0 (Toggling) will result in entering the performance enhance mode. Figure 25. Fast Quad I/O DT Read (4DTRD) Enhance Performance Sequence (Command ED) Figure 26. Page Program (PP) Sequence (Command 02) Figure 27. 4 x I/O Page Program (4PP) Sequence (Command 38) Figure 28. Continously Program (CP) Mode Sequence with Hardware Detection (Command AD) Note: (1) During CP mode, the valid commands are CP command (AD hex), WRDI command (04 hex), RDSR command (05 hex), and RDSCUR command (2B hex). - (2) Once an internal programming operation begins, CS# goes low will drive the status on the SO pin and CS# goes high will return the SO pin to tri-state. - (3) To end the CP mode, either reaching the highest unprotected address or sending Write Disable (WRDI) command (04 hex) may achieve it and then it is recommended to send RDSR command (05 hex) to verify if CP mode is ended. Figure 29. Sector Erase (SE) Sequence (Command 20) Note: SE command is 20(hex). Figure 30. Block Erase (BE) Sequence (Command D8) Note: BE command is D8(hex). Figure 31. Chip Erase (CE) Sequence (Command 60 or C7) Note: CE command is 60(hex) or C7(hex). Figure 32. Deep Power-down (DP) Sequence (Command B9) Figure 33. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Command AB) Figure 34. Release from Deep Power-down (RDP) Sequence (Command AB) Figure 35. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90 or EF or DF or CF) - (1) ADD=00h will output the Manufacturer ID first and ADD=01h will output Device ID first - (2) Instruction is either 90(hex) or EF(hex) or DF(hex) or CF(hex). Figure 36. READ ARRAY SEQUENCE (Parallel) - 1. 1st Byte='03h' - 2. 2nd Byte=Address 1(AD1), AD23=bit7, AD22=bit6, AD21=bit5, AD20=bit4,....AD16=bit0. - 3. 3rd Byte=Address 2(AD2), AD15=bit7, AD14=bit6, AD13=bit5, AD12=bit4,....AD8=bit0. - 4. 4th Byte=Address 3(AD3), AD7=bit7, AD6=bit6, ....AD0=bit0. - 5. From Byte 5, PO7-0 Would Output Array Data. - 6. Under parallel mode, the fastest access clock freq. will be changed to 6MHz(SCLK pin clock freq.). - 7. To read array in parallel mode requires a parallel mode command (55h) before the read command. To exit parallel mode, it requires a (45h) command or power-off/on sequence. Figure 37. AUTO PAGE PROGRAM TIMING SEQUENCE (Parallel) - 1. 1st Byte='02h' - 2. 2nd Byte=Address 1(AD1), AD23=bit7, AD22=bit6, AD21=bit5, AD20=bit4,....AD16=bit0. - 3. 3rd Byte=Address 2(AD2), AD15=bit7, AD14=bit6, AD13=bit5, AD12=bit4,....AD8=bit0. - 4. 4th Byte=Address 3(AD3), AD7=bit7, AD6=bit6, ....AD0=bit0. - 5. 5th byte: 1st write data byte. - 6. Under parallel mode, the fastest access clock freq. will be changed to 6MHz(SCLK pin clock freq.). - 7. To program in parallel mode requires a parallel mode command (55h) before the program command. To exit parallel mode, it requires a (45h) command or power-off/on sequence. Figure 38. Release from Deep Power-down and Read Electronic Signature (RES) Sequence (Parallel) Under parallel mode, the fastest access clock freg. will be changed to 6MHz(SCLK pin clock freg.) To release from Deep Power-down mode and read ID in parallel mode, which requires a parallel mode command (55h) before the read status register command. To exit parallel mode, it requires a (45h) command or power-off/on sequence. Figure 39. Read Electronic Manufacturer & Device ID (REMS) Sequence (Parallel) - 1. ADD=00h will output the Manufacturer ID first and ADD=01h will output Device ID first. - 2. Under parallel mode, the fastest access clock freg. will be changed to 6MHz(SCLK pin clock freg.) To read ID in parallel mode, which requires a parallel mode command (55h) before the read ID command. To exit Parallel mode, it requires a (45h) command or power-off/on sequence. Figure 40. Write Protection Selection (WPSEL) Sequence (Command 68) Figure 41. Single Block Lock/Unlock Protection (SBLK/SBULK) Sequence (Command 36/39) Figure 42. Read Block Protection Lock Status (RDBLOCK) Sequence (Command 3C) Figure 43. Gang Block Lock/Unlock (GBLK/GBULK) Sequence (Command 7E/98) Figure 44. Power-up Timing Note: VCC (max.) is 3.6V and VCC (min.) is 2.7V. **Table 11. Power-Up Timing** | Symbol | Parameter | Min. | Max. | Unit | |---------|---------------------|------|------|------| | tVSL(1) | VCC(min) to CS# low | 300 | | us | Note: 1. The parameter is characterized only. ## **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0). #### RECOMMENDED OPERATING CONDITIONS ## At Device Power-Up AC timing illustrated in Figure A is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. Figure A. AC Timing at Device Power-Up | Symbol | Parameter | Notes | Min. | Max. | Unit | |--------|---------------|-------|------|--------|------| | tVR | VCC Rise Time | 1 | 20 | 500000 | us/V | - 1. Sampled, not 100% tested. - 2. For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to "AC CHARACTERISTICS" table. # MX25L12845E ## **ERASE AND PROGRAMMING PERFORMANCE** | PARAMETER | Min. | TYP. (1) | Max. (2) | UNIT | |----------------------------------------------|------|----------|----------|--------| | Write Status Register Cycle Time | | 40 | 100 | ms | | Sector Erase Time (4KB) | | 90 | 300 | ms | | Block Erase Time (64KB) | | 0.7 | 2 | S | | Block Erase Time (32KB) | | 0.5 | 2 | S | | Chip Erase Time (128Mb) | | 80 | 512 | S | | Byte Program Time (via page program command) | | 9 | 300 | us | | Page Program Time | | 1.4 | 5 | ms | | Erase/Program Cycle | | 100,000 | | cycles | #### Note: - 1. Typical program and erase time assumes the following conditions: 25°C, 3.3V, and checker board pattern. - 2. Under worst conditions of 85°C and 2.7V. - 3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command - 4. The maximum chip programming time is evaluated under the worst conditions of 0°C, VCC=3.0V, and 100K cycle with 90% confidence level. ## **LATCH-UP CHARACTERISTICS** | | MIN. | MAX. | |-------------------------------------------------------------------------------|--------|------------| | Input Voltage with respect to GND on all power pins, SI, CS# | -1.0V | 2 VCCmax | | Input Voltage with respect to GND on SO | -1.0V | VCC + 1.0V | | Current | -100mA | +100mA | | Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time. | | | # MX25L12845E # **ORDERING INFORMATION** | PART NO. | CLOCK<br>(MHz) | OPERATING<br>CURRENT<br>MAX. (mA) | STANDBY<br>CURRENT<br>MAX. (uA) | TEMPERATURE | PACKAGE | Remark | |-------------------|----------------|-----------------------------------|---------------------------------|-------------|---------|---------| | MX25L12845EMI-10G | 104 | 45 | 100 | -40°C~85°C | 16-SOP | Pb-free | ## PART NAME DESCRIPTION # **PACKAGE INFORMATION** Title: Package Outline for SOP 16L (300MIL) Dimensions (inch dimensions are derived from the original mm dimensions) | UNIT | MBOL | Α | <b>A</b> 1 | A2 | b | С | D | Ш | E1 | е | L | L1 | s | Ф | |------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | Min. | | 0.10 | 2.25 | 0.36 | 0.20 | 10.10 | 10.10 | 7.42 | | 0.40 | 1.31 | 0.51 | 0 | | mm | Nom. | | 0.20 | 2.31 | 0.41 | 0.25 | 10.30 | 10.30 | 7.52 | 1.27 | 0.84 | 1.44 | 0.64 | 5 | | | Max. | 2.65 | 0.30 | 2.40 | 0.51 | 0.30 | 10.50 | 10.50 | 7.60 | | 1.27 | 1.57 | 0.77 | 8 | | | Min. | 1 | 0.004 | 0.089 | 0.014 | 0.008 | 0.397 | 0.397 | 0.292 | | 0.016 | 0.052 | 0.020 | 0 | | Inch | Nom. | | 0.008 | 0.091 | 0.016 | 0.010 | 0.405 | 0.405 | 0.296 | 0.050 | 0.033 | 0.057 | 0.025 | 5 | | | Max. | 0.104 | 0.012 | 0.094 | 0.020 | 0.012 | 0.413 | 0.413 | 0.299 | | 0.050 | 0.062 | 0.030 | 8 | | DWG.NO. | REVISION | | REFERENCE | ISSUE DATE | |-----------|----------|------------|-----------|------------| | DWG.NO. | REVISION | JEDEC EIAJ | | 1330E DATE | | 6110-1402 | 8 | MS-013 | | 03-07-'06 | # **REVISION HISTORY** | Revision No. 0.01 | 1. Added VIO function | Page<br>P5,33~35 | <b>Date</b><br>JAN/25/2008 | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------| | 0.02 | Added GPIO Expander Added Enter Parallel Mode & Exit Parallel Mode | P28,50<br>P16,25,35<br>P36,52~56 | APR/21/2008 | | 0.03<br>0.04<br>0.05 | <ol> <li>Modified the performance enhance mode reset function description</li> <li>Changed 1 I/O Read from 100MHz to 104MHz</li> <li>Removed MX25L6445E</li> <li>Removed VIO function</li> <li>Modified Status Register QE definition</li> <li>Modified Read Security Register (RDSCUR)</li> <li>Changed Double Date Rate into Double Transfer Rate</li> <li>Added Block Erase Time (32KB)</li> <li>Added Note for 4xI/O Read Mode Sequence, Fast Quad I/O DT Read sequence and 4xI/O Read Enhance Mode Sequence</li> <li>Electrical Specifications: notice/overshoot waveform figure</li> <li>Table 9. DC Characteristics</li> <li>Table 10. AC Characteristics/notes</li> </ol> | P21,47 | JUN/27/2008<br>AUG/15/2008<br>DEC/15/2008 | | | 11. Table 10. AC Characteristics/holes 11. Table 11. Change Write Inhibit Voltage into Command Inhibit Voltage 12. Modified the figure description of performance enhance mode 13. Revised Status Register 14. Revised QE bit description 15. Reversed Figure 23 and 23 (4 x I/O mode) 16. Resised Table 1. (ID code) | | DEC/16/2008<br>DEC/30/2008<br>JAN/05/2009<br>JAN/17/2009 | | 0.06 | <ol> <li>Modified Program Fail Flag bit and Erase Fail Flag bit description</li> <li>Revised low active erase current/deep power down current</li> <li>Removed VWI description</li> <li>Revised DEVICE OPERATION: Removed WRLCR</li> <li>Revised ENCFI COMMAND description: added 5th cycle Dummy and added "A7 is don't care"</li> <li>Deleted Software Protected Mode Note (SRWD, WP#/SIO2, WEL)</li> <li>Revised Write Protection Select bit description</li> </ol> | P29<br>P5<br>P10,35,62<br>P13<br>P15<br>P18<br>P29 | JAN/20/2009<br>MAR/05/2009 | | | and deleted Permanent lock bits 7. Revised Write Protection Selection (WPSEL) description and deleted Permanent lock bits 8. Revised Table 9.DC Characteristics:ISB2/ICC2/ICC4/VIL/VOL/VOH 9. Revised Table 10. AC Characteristics: tCLQV/tCLQV2/tWPS/tWSR revised tCH/tCL Min. Parallel value/tCLQX, and added parallel in tCLQV | | | | | 10. Added trademark MXSMIO <sup>™</sup> (Serial Multi I/O) flash memory 11. Modified Figure 4. 12. Revised the tV of parallel mode 13. Revised RDSLOCK into RDBLOCK and added BE32K and 4PP | P5,7<br>P37<br>P26<br>P13,16,<br>24,25 | | | | 14. Added CFh<br>15. Changed "ADVANCED INFORMATION" into "Preliminary" | P1,5 | | Macronix's products are not designed, manufactured, or intended for use for any high risk applications in which the failure of a single component could cause death, personal injury, severe physical damage, or other substantial harm to persons or property, such as life-support systems, high temperature automotive, medical, aircraft and military application. Macronix and its suppliers will not be liable to you and/or any third party for any claims, injuries or damages that may be incurred due to use of Macronix's products in the prohibited applications. Copyright© Macronix International Co. Ltd. 2008~2009. All Rights Reserved. Macronix, MXIC, MXIC Logo, MX Logo, are trademarks or registered trademarks of Macronix International Co., Ltd.. The names and brands of other companies are for identification purposes only and may be claimed as the property of the respective companies. # MACRONIX INTERNATIONAL CO., LTD. #### **Macronix Offices: Taiwan** Headquarters, FAB2 Macronix, International Co., Ltd. 16, Li-Hsin Road, Science Park, Hsinchu, Taiwan, R.O.C. Tel: +886-3-5786688 Fax: +886-3-5632888 #### Taipei Office ### Macronix, International Co., Ltd. 19F, 4, Min-Chuan E. Road, Sec. 3, Taipei, Taiwan, R.O.C. Tel: +886-2-2509-3300 Fax: +886-2-2509-2200 #### **Macronix Offices: China** Macronix (Hong Kong) Co., Limited. 702-703, 7/F, Building 9, Hong Kong Science Park, 5 Science Park West Avenue, Sha Tin, Tel: +86-852-2607-4289 Fax: +86-852-2607-4229 #### Macronix (Hong Kong) Co., Limited, SuZhou Office No.5, XingHai Rd, SuZhou Industrial Park, SuZhou China 215021 Tel: +86-512-62580888 Ext: 3300 Fax: +86-512-62586799 #### Macronix (Hong Kong) Co., Limited, **Shenzhen Office** Room 1401 & 1404, Blcok A, TianAN Hi-Tech PLAZA Tower, Che Gong Miao, FutianDistrict, Shenzhen PRC 518040 Tel: +86-755-83433579 Fax: +86-755-83438078 #### **Macronix Offices: Japan** Macronix Asia Limited. NKF Bldg. 5F, 1-2 Higashida-cho, Kawasaki-ku Kawasaki-shi, Kanagawa Pref. 210-0005, Japan Tel: +81-44-246-9100 Fax: +81-44-246-9105 #### **Macronix Offices: Korea** Macronix Asia Limited. #906, 9F, Kangnam Bldg., 1321-4, Seocho-Dong, Seocho-Ku, 135-070, Seoul, Korea Tel: +82-02-588-6887 Fax: +82-02-588-6828 ## **Macronix Offices: Singapore** Macronix Pte. Ltd. 1 Marine Parade Central, #11-03 Parkway Centre, Singapore 449408 Tel: +65-6346-5505 Fax: +65-6348-8096 #### **Macronix Offices: Europe** Macronix Europe N.V. Koningin Astridlaan 59, Bus 1 1780 Wemmel Belgium Tel: +32-2-456-8020 Fax: +32-2-456-8021 #### Macronix Offices: USA ## Macronix America, Inc. 680 North McCarthy Blvd. Milpitas, CA 95035, U.S.A. Tel: +1-408-262-8887 Fax: +1-408-262-8810 http://www.macronix.com