

HA1630S08

Single CMOS High Drive Operational Amplifier

REJ03D0908-0100 Rev.1.00 Feb 22, 2008

#### Description

HA1630S08 is a low power single CMOS operational amplifier featuring high output current with typical current supply of 170  $\mu$ A (2.7 - 5.5 V). This IC designed to operate from a single power supply and have full swing outputs. Available in CMPAK-5 and MPAK-5 package, the miniature size of this IC not only allows compact integration in portable devices but also minimizes distance of signal sources (sensors), thus reducing external noise pick up prior to amplification. This IC exhibit excellent current drive-power ratio capable of 600  $\Omega$  load driving and yet resistant to oscillation for capacitive loads up to 400 pF.

#### Features

- - $I_{OSINK} = 30 \text{ mA Typ} (V_{DD} = 3.0 \text{ V}, V_{OL} = 0.5 \text{ V})$
- Input common voltage range includes ground

### **Ordering Information**

| Part No.    | Package Name | Package Code |  |
|-------------|--------------|--------------|--|
| HA1630S08CM | CMPAK-5      | PTSP0005ZC-A |  |
| HA1630S08LP | MPAK-5       | PLSP0005ZB-A |  |

# **Pin Arrangement**



# **Equivalent Circuit**



## **Absolute Maximum Ratings**

|                            |                       |                          |      | $(Ta = 25^{\circ}C)$ |
|----------------------------|-----------------------|--------------------------|------|----------------------|
| Item                       | Symbol                | Ratings                  | Unit | Note                 |
| Supply voltage             | V <sub>DD</sub>       | 7.0                      | V    |                      |
| Differential input voltage | V <sub>IN(diff)</sub> | $-V_{DD}$ to $+V_{DD}$   | V    | 1                    |
| Input voltage              | V <sub>IN</sub>       | -0.1 to +V <sub>DD</sub> | V    |                      |
| Output current             | Ι <sub>ΟUT</sub>      | 70                       | mA   |                      |
| Power dissipation          | PT                    | 80 (CMPAK-5)             | mW   | 2                    |
|                            |                       | 120 (MPAK-5)             |      |                      |
| Operating temperature      | Topr                  | -40 to +85               | °C   |                      |
| Storage temperature        | Tstg                  | -55 to +125              | ٦°   |                      |

Note: 1. Do not apply input voltage exceeding  $V_{DD}$  or 7 V.

2. If Ta > 25°C,

CMPAK-5: -0.8 mW/°C MPAK-5: -1.2 mW/°C

## **Electrical Characteristics**

#### **DC Characteristics**

 $(Ta = 25^{\circ}C, V_{DD} = 3.0 V, V_{SS} = 0 V)$ Item Symbol Min Тур Max Unit **Test Conditions** m٧ Input offset voltage  $V_{\text{IO}}$ 6  $V_{IN} = 1.5 \text{ V}, \text{ R}_L = 1 \text{ M}\Omega$ \_\_\_\_ \_\_\_\_  $V_{IN} = 1.5 V$ Input bias current  $I_{IB}$ \_\_\_\_\_ (1) \_ pА  $V_{IN} = 1.5 V$ Input offset current  $I_{10}$ \_\_\_\_ (1) \_ pА Common mode input voltage range -0.1 1.8 V  $V_{\text{CM}}$ Supply current 170 500 μΑ  $V_{IN(+)} = 1.0 \text{ V}, \text{ R}_L = \infty$  $I_{DD}$ Vout = 2.5 V Output source current 15 30 \_ mΑ IOSOURCE Output sink current 30 mΑ Vout = 0.5 V IOSINK 15 \_\_\_\_\_  $R_L = 100 \text{ k}\Omega$ 55 80 dB Open loop voltage gain  $A_{V}$ \_  $V_{IN1} = 0 V, V_{IN2} = 1.8 V$ Common mode rejection ratio CMRR 50 80 dB Power supply rejection ratio PSRR 55 80 dB  $V_{DD1} = 2.7 \text{ V}, V_{DD2} = 5.5 \text{ V}$ Output high voltage  $V_{OH}$ 2.9 \_ \_ V  $\textrm{R}_{\textrm{L}}$  = 600  $\Omega$  to  $\textrm{V}_{\textrm{SS}}$ Output low voltage 0.1 V  $R_L = 600 \Omega$  to  $V_{DD}$  $V_{OL}$ \_\_\_\_ \_\_\_

Note: (): Design specification

#### **AC Characteristics**

 $(Ta = 25^{\circ}C, V_{DD} = 3.0 V, V_{SS} = 0 V)$ 

|                        |        |     |       |     | $(1a - 23 C, V_{DD} - 3.0 V, V_{SS} - 0 V)$ |                                                      |  |  |
|------------------------|--------|-----|-------|-----|---------------------------------------------|------------------------------------------------------|--|--|
| Item                   | Symbol | Min | Тур   | Max | Unit                                        | Test Conditions                                      |  |  |
| Slew rate              | SRr    | _   | (1.5) | —   | V/µs                                        | $V_{IN} = 1.5 V, C_L = 15 pF$                        |  |  |
|                        | SRf    | —   | (1.5) | —   |                                             | $(V_{INL} = 0.2 \text{ V}, V_{INH} = 1.7 \text{ V})$ |  |  |
| Gain bandwidth product | GBW    | —   | (2.0) | —   | MHz                                         | $V_{IN} = 1.5 V, C_L = 15 pF$                        |  |  |

Note: (): Design specification

# Table of Graphs

| Electrical Cl                   | Characteristic<br>Curves | Test<br>Circuit No.     |        |        |
|---------------------------------|--------------------------|-------------------------|--------|--------|
| Supply current                  | I <sub>DD</sub>          | vs. Supply voltage      | 1      | 1      |
|                                 |                          | vs. Temperature         | 2      | 1      |
| Output high voltage             | V <sub>OH</sub>          | vs. Rload               | 3      | 2      |
| Output low voltage              | V <sub>OL</sub>          | vs. Rload               | 4      | 3      |
| Output source current           | IOSOURCE                 | vs. Output high voltage | 5      | 4      |
|                                 |                          | vs. Temperature         | 6      | 4      |
| Output sink current             | I <sub>OSINK</sub>       | vs. Output low voltage  | 7      | 5      |
|                                 |                          | vs. Temperature         | 8      | 5      |
| Input offset voltage            | V <sub>IO</sub>          | vs. Supply voltage      | 9      | 6      |
|                                 |                          | vs. Input voltage       | 10     | 6      |
|                                 |                          | vs. Temperature         | 11     | 7      |
| Common mode input voltage range | V <sub>CM</sub>          | vs. Supply voltage      | 12     | 8      |
|                                 |                          | vs. Temperature         | 13     | 8      |
| Common mode rejection ratio     | CMRR                     | vs. Input voltage       | 14     | 9      |
| Power supply rejection ratio    | PSRR                     | vs. Supply voltage      | 15     | 10     |
| Input bias current              | I <sub>IB</sub>          | vs. Input voltage       | 16     | 11, 12 |
|                                 |                          | vs. Temperature         | 17     | 11, 12 |
| Slew rate (rising)              | SRr                      | vs. Cload               | 18     | 13     |
|                                 |                          | vs. Temperature         | 19     | 13     |
|                                 |                          | Time waveform           | 20     | 13     |
| Slew rate (falling)             | SRf                      | vs. Cload               | 21     | 13     |
|                                 |                          | vs. Temperature         | 22     | 13     |
|                                 |                          | Time waveform           | 23     | 13     |
| Open loop gain                  | Av                       | vs. Rload               | 24     | 14     |
|                                 |                          | vs. Frequency           | 25, 26 | 14     |
| Phase margin                    | PM                       | vs. Cload               | 27     | 14     |
| Noise input voltage             | VNI                      | vs. Frequency           | 28     | 15     |

# **Test Circuits**



# Test Circuits (cont.)

(Unless otherwise noted,  $V_{DD} = 3 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ ,  $Ta = 25^{\circ}\text{C}$ )



# Test Circuits (cont.)

(Unless otherwise noted,  $V_{DD} = 3 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ ,  $Ta = 25^{\circ}\text{C}$ )



#### **Characteristic Curves**











### **Package Dimensions**





# **Taping & Reel Specification**



## **Mark Indication**



### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product data. diagrams, charts, programs, algorithms, and application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information in this document, included in this document for the purpose of military application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulations.
  All information included in this document such as product data, diagrams, charts, programs, algorithms, and application carcuit examples, is current as of the date this document, when exporting the products or the technology described herein, you should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whattowere for any damages incurred as a fast used in this document, but Renesas assumes no liability whattowere of neitary application states are the explorability of the total system before deciding about the applicability or otherwise in systems the failue on malfunction of which may cause a direct threads for the purpose, leave and mediation in the date this document. Jou should evaluate the information in link document to use and regulations.
  When using or otherwise regulations in the information in this document. Dut Renesas as subletion data and applications and regulations and regulations and regulations.
  When using or otherwise regulation the



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com