### **Freescale Semiconductor** Data Sheet: Advance Information Rev. 5, 3/2010 # MCF53017 Document Number: MCF53017 ## MCF5301x Data Sheet #### Features - Version 3 ColdFire® core with EMAC - Up to 211 Dhrystone 2.1 MIPS @ 240 MHz - 16 KBytes unified instruction/data cache - 128 KBytes internal SRAM with standby power supply support - Crossbar switch technology (XBS) for concurrent access to peripherals or RAM from multiple bus masters - Enhanced Secure Digital Host Controller (eSDHC) - Supports CE-ATA, SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMC plus, MMC 4x, and MMC RS cards - Two ISO7816 smart card interfaces - · IC identification module - Voice-band audio codec with integrated speaker, microphone, headphone, and handset amplifiers - 16- or 32-bit SDR, 16-bit DDR/mobile-DDR SDRAM controller - USB 2.0 On-the-Go controller - USB host controller - 2 10/100 Ethernet MACs - Coprocessor for acceleration of the DES, 3DES, AES, MD5, and SHA-1 algorithms - Random number generator - · 16-channel DMA controller - · Synchronous serial interface - 4 periodic interrupt timers - 4 32-bit timers with DMA support - Real-time clock (RTC) module with standby support - DMA-supported serial peripheral interface (DSPI) - 3 UARTs - I<sup>2</sup>C bus interface This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2010. All rights reserved. # **Table of Contents** 6 7 8 | 1 | | 5301x Family Comparison | |---|--------|------------------------------------------------| | 2 | | ring Information5 | | 3 | Hard | ware Design Considerations5 | | | 3.1 | PLL Power Filtering5 | | | 3.2 | USB Power Filtering | | | 3.3 | Supply Voltage Sequencing 6 | | | | 3.3.1 Power Up Sequence | | | | 3.3.2 Power Down Sequence | | | 3.4 | Power Consumption Specifications8 | | 4 | Pin A | ssignments and Reset States9 | | | 4.1 | Signal Multiplexing | | | 4.2 | Pinout—208 LQFP | | | 4.3 | Pinout–256 MAPBGA | | 5 | Prelir | minary Electrical Characteristics | | | 5.1 | Maximum Ratings | | | 5.2 | Thermal Characteristics | | | 5.3 | ESD Protection | | | 5.4 | DC Electrical Specifications | | | | 5.4.1 PLL Power Filtering | | | | 5.4.2 USB Power Filtering | | | | 5.4.3 Supply Voltage Sequencing and Separation | | | | Cautions | | | 5.5 | Oscillator and PLL Electrical Characteristics | | | 5.6 | External Interface Timing Characteristics | | | | 5.6.1 FlexBus | | | 5.7 | SDRAM Bus | | | | 5.7.1 SDR SDRAM AC Timing Characteristics 27 | | | | 5.7.2 DDR SDRAM AC Timing Characteristics 30 | | | 5.8 | General Purpose I/O Timing | | | 5.9 | Reset and Configuration Override Timing | | | 5.10 | USB On-The-Go | | 5.11 | SSI Timing Specifications | 34 | |------|------------------------------------------------------|----| | 5.12 | | | | 5.13 | | | | | 5.13.1 Receive Signal Timing Specifications | | | | 5.13.2 Transmit Signal Timing Specifications | | | | 5.13.3 Asynchronous Input Signal Timing Specificatio | | | | 5.13.4 MII Serial Management Timing Specifications. | | | 5.14 | | | | 5.15 | <u> </u> | | | 5.16 | • . | | | | 5.16.1 eSDHC Timing | | | | 5.16.2 eSDHC Electrical DC Characterisics | 42 | | 5.17 | | | | | 5.17.1 General Timing Requirements | | | | 5.17.2 Reset Sequence | | | | 5.17.3 Power Down Sequence | | | 5.18 | | | | 5.19 | | | | | 5.19.1 Voice Codec ADC Specifications | 47 | | | 5.19.2 Voice Codec DAC Specifications | | | 5.20 | | | | | 5.20.1 Speaker Amplifier | 55 | | | 5.20.2 Handset Amplifier | | | | 5.20.3 Headphone Amplifier | | | | 5.20.4 Microphone Amplifier | 57 | | 5.21 | | | | 5.22 | | | | Pack | kage Information | | | | duct Documentation | | | Revi | sion History | 62 | | | | | #### **LEGEND** | BDM | <ul> <li>Background debug module</li> </ul> | IIM | <ul> <li>IC identification module</li> </ul> | |------------------|---------------------------------------------------------|---------|-------------------------------------------------------| | CAU | <ul> <li>Cryptography acceleration unit</li> </ul> | INTC | <ul> <li>Interrupt controller</li> </ul> | | DSPI | <ul> <li>DMA serial peripheral interface</li> </ul> | JTAG | <ul> <li>Joint Test Action Group interface</li> </ul> | | eDMA | - Enhanced direct memory access module | PCI | - Peripheral Component Interconnect | | eSDHC | - Enhanced Secure Digital host controller | PIT | <ul> <li>Programmable interrupt timers</li> </ul> | | <b>EMAC</b> | - Enchanced multiply-accumulate unit | PLL | - Phase locked loop module | | <b>EPORT</b> | <ul> <li>Edge port module</li> </ul> | RNG | <ul> <li>Random number generator</li> </ul> | | FEC | - Fast Ethernet Controller | RTC | - Real time clock | | GPIO | <ul> <li>General purpose input/output module</li> </ul> | SSI | <ul> <li>Synchronous serial interface</li> </ul> | | I <sup>2</sup> C | - Inter-Integrated Circuit | USB OTG | - Universal Serial Bus On-the-Go controller | # 1 MCF5301*x* Family Comparison The following table compares the various device derivatives available within the MCF5301x family. Table 1. MCF5301x Family Configurations | Module | MCF53010 | MCF53011 | MCF53012 | MCF53013 | MCF53014 | MCF53015 | MCF53016 | MCF53017 | |-----------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------| | Version 3 ColdFire Core with EMAC (enhanced multiply-accumulate unit) | • | • | • | • | • | • | • | • | | Core (system) clock | | | | up to 2 | 40 MHz | | | | | Peripheral and external bus clock (Core clock ÷ 3) | | | | up to 8 | 80 MHz | | | | | Performance (Dhrystone/2.1 MIPS) | | | | up to | 211 | | | | | Unified data/instruction cache | | | | 16 K | bytes | | | | | Static RAM (SRAM) | | | | 128 k | Sbytes | | | | | Voice-over-IP software | _ | _ | • | • | _ | _ | • | • | | Cryptography acceleration unit (CAU) | _ | • | _ | • | _ | • | _ | • | | Random number generator | _ | • | _ | • | _ | • | _ | • | | Smart card interface (SIM) | | 1 p | ort | • | | 2 p | orts | | | Voice-band audio codec | • | • | • | • | • | • | • | • | | Integrated audio amplifiers | _ | _ | _ | _ | • | • | • | • | | IC identification module (IIM) | | | • | 2 K | bits | | | | | Enhanced Secure Digital host controller (eSDHC) | • | • | • | • | • | • | • | • | | SDR/DDR SDRAM controller | • | • | • | • | • | • | • | • | | FlexBus external interface | • | • | • | • | • | • | • | • | | USB 2.0 On-the-Go | • | • | • | • | • | • | • | • | | USB 2.0 Host | _ | _ | _ | _ | • | • | • | • | | Synchronous serial interface (SSI) | • | • | • | • | • | • | • | • | | Fast Ethernet controller (FEC) | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | UARTs | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | I <sup>2</sup> C | • | • | • | • | • | • | • | • | | DSPI | • | • | • | • | • | • | • | • | | Real-time clock | • | • | • | • | • | • | • | • | | 32-bit DMA timers | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | Watchdog timer (WDT) | • | • | • | • | • | • | • | • | | Periodic interrupt timers (PIT) | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | Edge port module (EPORT) | • | • | • | • | • | • | • | • | | Interrupt controllers (INTC) | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | Table 1. MCF5301x Family Configurations (continued) | Module | MCF53010 | MCF53011 | MCF53012 | MCF53013 | MCF53014 | MCF53015 | MCF53016 | MCF53017 | |---------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------| | 16-channel direct memory access (DMA) | • | • | • | • | • | • | • | • | | General purpose I/O Module (GPIO) | • | • | • | • | • | • | • | • | | JTAG - IEEE® 1149.1 Test Access Port | • | • | • | • | • | • | • | • | | Package | | 208 l | _QFP | | | 256 M | APBGA | | # 2 Ordering Information **Table 2. Orderable Part Numbers** | Freescale Part Number | Description | Package | Speed | Temperature | |--------------------------|-----------------------------------|-------------------|--------------------|----------------------| | MCF53010CQT240 | MCF53010 Microprocessor | | | | | MCF53011CQT240 | MCF53011 Microprocessor | 208 LQFP | | | | MCF53012CQT240 | MCF53012 Microprocessor | 200 LQ11 | | | | MCF53013CQT240 | MCF53013 Microprocessor | | 240 MHz | −40° to +85° C | | MCF53014CMJ240J | MCF53014 Microprocessor | | 240 MHZ | -40 to 403 C | | MCF53015CMJ240J | MCF53015 Microprocessor | 256 MAPBGA | | | | MCF53016CMJ240J | MCF53016 Microprocessor | 230 WAI DOA | | | | MCF53017CMJ240J | MCF53017 Microprocessor | | | | | The following are not av | ailable from Freescale for import | or sale in the Ur | nited States price | or to September 2010 | | MCF53014CMJ240 | MCF53014 Microprocessor | | | | | MCF53015CMJ240 | MCF53015 Microprocessor | 256 MAPBGA | 240 MHz | _40° to 185° C | | MCF53016CMJ240 | MCF53016 Microprocessor | ZJU WAFDGA | Z+O IVII IZ | 1Hz | | MCF53017CMJ240 | MCF53017 Microprocessor | | | | # 3 Hardware Design Considerations ## 3.1 PLL Power Filtering To further enhance noise isolation, an external filter is strongly recommended for PLL analog $V_{DD}$ pins. The filter shown in Figure 1 should be connected between the board $IV_{DD}$ and the $PLLV_{DD}$ pins. The resistor and capacitors should be placed as close to the dedicated $PV_{DD}$ pin as possible. The 10-ohm resistor in the given filter is required, do not implement the filter circuit using only capacitors. The $PV_{DD}$ pins draw very little current, so concerns regarding voltage loss across the 10-ohm resistor are not valid. #### **Hardware Design Considerations** Figure 1. System PLL V<sub>DD</sub> Power Filter ### 3.2 USB Power Filtering To minimize noise, external filters are required for each of the USB power pins. The filter shown in Figure 2 should be connected between the board $EV_{DD}$ and each of the $USBV_{DD}$ pins. The resistor and capacitors should be placed as close to the dedicated $USBV_{DD}$ pin as possible. Figure 2. USB V<sub>DD</sub> Power Filter ### **NOTE** In addition to the above filter circuitry, a $0.01\ F$ capacitor is also recommended in parallel with those shown. ## 3.3 Supply Voltage Sequencing Figure 3 shows situations in sequencing the I/O $V_{DD}$ (EV $_{DD}$ ), SDRAM $V_{DD}$ (SDV $_{DD}$ ), PLL $V_{DD}$ (PV $_{DD}$ ), and internal logic / core $V_{DD}$ (IV $_{DD}$ ). The relationship between SDV $_{DD}$ and EV $_{DD}$ is non-critical during power-up and power-down sequences. Both SDV $_{DD}$ (2.5V or 1.8V) and EV $_{DD}$ are specified relative to IV $_{DD}$ . #### Notes: - $^{1}$ IV $_{ m DD}$ should not exceed EV $_{ m DD}$ , SDV $_{ m DD}$ or PV $_{ m DD}$ by more than 0.4V at any time, including power-up. - <sup>2</sup> Recommended that IV<sub>DD</sub>/PV<sub>DD</sub> should track EV<sub>DD</sub>/SDV<sub>DD</sub> up to 0.9V then separate for completion of ramps - Input voltage must not be greater than the supply voltage (EV<sub>DD</sub>, SDV<sub>DD</sub>, IV<sub>DD</sub>, or PV<sub>DD</sub>) by more than 0.5V at any time, including during power-up. - <sup>4</sup> Use 1 microsecond or slower rise time for all supplies. Figure 3. Supply Voltage Sequencing and Separation Cautions ### 3.3.1 Power Up Sequence If $EV_{DD}/SDV_{DD}$ are powered up with the $IV_{DD}$ at 0V, then the sense circuits in the I/O pads will cause all pad output drivers connected to the $EV_{DD}/SDV_{DD}$ to be in a high impedance state. There is no limit on how long after $EV_{DD}/SDV_{DD}$ powers up before $IV_{DD}$ must power up. $IV_{DD}$ should not lead the $EV_{DD}$ , $SDV_{DD}$ or $PV_{DD}$ by more than 0.4V during power ramp up or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 1 microsecond to avoid turning on the internal ESD protection clamp diodes. The recommended power up sequence is as follows: - 1. Use 1 microsecond or slower rise time for all supplies. - IV<sub>DD</sub>/PV<sub>DD</sub> and EV<sub>DD</sub>/SDV<sub>DD</sub> should track up to 0.9V and then separate for the completion of ramps with EV<sub>DD</sub>/SDV<sub>DD</sub> going to the higher external voltages. One way to accomplish this is to use a low drop-out voltage regulator. ### 3.3.2 Power Down Sequence If $IV_{DD}/PV_{DD}$ are powered down first, then sense circuits in the I/O pads will cause all output drivers to be in a high impedance state. There is no limit on how long after $IV_{DD}$ and $PV_{DD}$ power down before $EV_{DD}$ or $SDV_{DD}$ must power down. $IV_{DD}$ should not lag $EV_{DD}$ , $SDV_{DD}$ , or $PV_{DD}$ going low by more than 0.4V during power down or there will be undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies. The recommended power down sequence is as follows: - 1. Drop $IV_{DD}/PV_{DD}$ to 0V. - 2. Drop EVDD/SDVDD supplies. ## 3.4 Power Consumption Specifications Estimated maximum RUN mode power consumption measurements are shown in the below figure. Figure 4. Estimated Maximum RUN Mode Power Consumption Table 3 lists estimated maximum power and current consumption for the device in various operating modes. **Table 3. Estimated Maximum Power Consumption Specifications** | Characteristic | Symbol | Typical | Max | Unit | |-----------------------------------------------------|------------------|---------|------|------| | Run Mode — Total Power Dissipation | | _ | TBD | mW | | Static | | | TBD | mW | | Dynamic | | _ | TBD | mW | | Core Operating Supply Current <sup>1</sup> Run Mode | I <sub>DD</sub> | _ | 82.9 | mA | | Pad Operating Supply Current | EI <sub>DD</sub> | | | | | Run Mode (application dependent) | | | TBD | mA | | Wait Mode | | | TBD | mA | | Stop Mode | | _ | TBD | mA | Current measured at maximum system clock frequency, all modules active, and default drive strength with matching load. 0.65mA | Stop Mode | 480VCO, 240MHz<br>core | 240VCO, 120MHz<br>core | 480VCO, 120MHz<br>core | 480VCO, 48MHz<br>core | Limp Mode, 20HMHz<br>crystal | |-----------|------------------------|------------------------|------------------------|-----------------------|------------------------------| | Executing | 55.3mA | 28.36mA | 30.00mA | 13.6mA | 5.90mA | | Run | 39.5mA | 20.3mA | 22.02mA | 10.29mA | 4.42mA | | Wait | 16.28mA | 8.53mA | 10.23mA | 5.53mA | 2.43mA | | Doze | 16.19mA | 8.53mA | 10.18mA | 5.55mA | 2.41mA | | Stop(0) | 8.41mA | 4.60mA | 6.29mA | 3.90mA | 1.78mA | | Stop(1) | 8.13mA | 4.48mA | 6.15mA | 3.88mA | 1.77mA | | Stop(2) | 1.83mA | 1.86mA | 1.87mA | 1.82mA | 1.76mA | 0.67mA 0.67mA Table 4. Current Measurementas at Different VCO vs. Core Frequencies # 4 Pin Assignments and Reset States 0.66mA ## 4.1 Signal Multiplexing 0.65mA Stop(3) The following table lists all the MCF5301x pins grouped by function. The "Dir" column is the direction for the primary function of the pin only. Refer to Section 4.2, "Pinout—208 LQFP," and Section 4.3, "Pinout—256 MAPBGA," for package diagrams. For a more detailed discussion of the MCF3xxx signals, consult the MCF5301x Reference Manual (MCF53017RM). #### NOTE In this table and throughout this document a single signal within a group is designated without square brackets (i.e., FB\_A23), while designations for multiple signals within a group use brackets (i.e., FB\_A[23:21]) and is meant to include all signals within the two bracketed numbers when these numbers are separated by a colon. #### NOTE The primary functionality of a pin is not necessarily its default functionality. Most pins that are muxed with GPIO will default to their GPIO functionality. See Table 5 for a list of the exceptions. Table 5. Special-Case Default Signal Functionality | Pin | Default Signal | |----------------|----------------| | FB_BE/BWE[3:0] | FB_BE/BWE[3:0] | | FB_CS[3:0] | FB_CS[3:0] | | FB_OE | FB_OE | | FB_TA | FB_TA | | FB_R/W | FB_R/W | | FB_TS | FB_TS | Table 6. MCF5301x Signal Information and Muxing | Signal Name | GPIO | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017<br>MCF53017 | |----------------|----------|-------------|-----------------|-------------------------------------------|------------------------|----------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u></u> | | | Reset | | 1 | | | ច | | RESET | _ | _ | _ | U | I | EVDD | 41 | M3 5 | | RSTOUT | | _ | _ | _ | 0 | EVDD | 42 | N1 Cafe | | | | | Clock | • | | • | | puis | | EXTAL | _ | _ | _ | _ | I | EVDD | 49 | T2 qu | | XTAL | _ | _ | _ | U <sup>3</sup> | 0 | EVDD | 50 | T3 | | <u>.</u> | | N | Mode Selection | • | | • | | M3 N1 Signature | | BOOTMOD[1:0] | _ | _ | _ | _ | I | EVDD | 55, 17 | J5, G5 0 | | 1 | | | FlexBus | | | | | t line | | FB_A[23:22] | | FB_CS[3:2] | _ | Τ_ | 0 | SDVDD | 115, 114 | P16, N16 | | FB_A[21:16] | | _ | _ | _ | 0 | SDVDD | 113–108 | R16, N14, N15, P15-13 | | FB_A[15:14] | _ | SD_BA[1:0] | _ | <b>†</b> – | 0 | SDVDD | 107, 106 | R15, R14 | | FB_A[13:11] | _ | SD_A[13:11] | _ | _ | 0 | SDVDD | 105–103 | N13, R12, R13 | | FB_A10 | _ | _ | _ | T — | 0 | SDVDD | 100 | N12 O | | FB_A[9:0] | _ | SD_A[9:0] | _ | _ | 0 | SDVDD | 99–97<br>95–89 | P12, T14, T15, R11, P11, N11, T13, R10, T11, T1 | | FB_D[31:16] | _ | SD_D[31:16] | _ | _ | I/O | SDVDD | 208–198, 57–62,<br>64, 65 | B3, A2, D6, C5, B4, A3<br>B5, C6, D12, C14, B14<br>C13, D11, B13, A14, A15 | | FB_D[15:0] | _ | FB_D[31:16] | _ | _ | I/O | SDVDD | 182–189, 177–170 | B9, A9, A8, D7, B8, C80<br>D8, B7, C10, A10, B10<br>D10, C11, A11, B11, A12 | | FB_CLK | _ | _ | _ | _ | 0 | SDVDD | 153 | D13 C | | FB_BE/BWE[3:0] | PBE[3:0] | SD_DQM[3:0] | _ | _ | 0 | SDVDD | 197, 166, 179, 178 | A4, B12, C9, D9 | | FB_CS[5:4] | PCS[5:4] | _ | _ | _ | 0 | SDVDD | | B6, C7 | | FB_CS1 | PCS1 | SD_CS1 | _ | _ | 0 | SDVDD | 5 | D2 D2 | | FB_CS0 | PCS0 | FB_CS4 | _ | | 0 | SDVDD | 6 | C2 G | | FB_OE | PFBCTL3 | _ | _ | | 0 | SDVDD | 1 | D4 HU | | FB_TA | PFBCTL2 | _ | _ | U | I | SDVDD | 3 | B2 eq. | | FB_R/W | PFBCTL1 | | _ | _ | 0 | SDVDD | 2 | СЗ | | FB_TS | PFBCTL0 | DACK0 | _ | | 0 | SDVDD | 4 | D13 A4, B12, C9, D9 B6, C7 D2 C2 D4 D4 B2 C3 D3 D3 C4 C4 C4 C4 C4 C4 C4 C4 C5 C6 C6 C6 C6 C6 C7 C7 C7 C7 C8 C8 C9 C9 C9 C9 C9 C9 C9 C9 | | | | SI | DRAM Controller | | | | | n org | | SD_A10 | _ | _ | _ | _ | 0 | SDVDD | 206 | C4 Jo | Table 6. MCF5301x Signal Information and Muxing (continued) | Signal Name | GPIO | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017 | |----------------|---------------------|----------------|---------------------|-------------------------------------------|------------------------|----------------|----------------------------------------------|----------------------------------------------| | SD_CAS | _ | | _ | _ | 0 | SDVDD | 154 | D15 | | SD_CKE | _ | _ | _ | _ | 0 | SDVDD | 151 | B15 | | SD_CLK | _ | _ | _ | _ | 0 | SDVDD | 190 | | | SD_CLK | _ | <u> </u> | _ | _ | 0 | SDVDD | 191 | A7 | | SD_CS0 | _ | _ | _ | _ | 0 | SDVDD | 155 | A15 | | SD_DQS[1:0] | _ | <u> </u> | _ | _ | 0 | SDVDD | 196, 167 | A15<br>C12, A5 | | SD_RAS | _ | _ | _ | _ | 0 | SDVDD | 152 | C15 - | | SD_SDR_DQS | _ | _ | _ | _ | I | SDVDD | 207 | D5 - | | SD_WE | _ | _ | _ | _ | 0 | SDVDD | 150 | D14 | | | | Extern | al Interrupts Port | 1 <sup>4,5</sup> | l | 1 | | | | ĪRQ1DEBUG[7:4] | PIRQ1DEBUG<br>[7:4] | DDATA[3:0] | _ | _ | I | EVDD | _ | H1, H4-2 | | ĪRQ1DEBUG[3:0] | PIRQ1DEBUG<br>[3:0] | PST[3:0] | _ | _ | I | EVDD | _ | K14, H14, K15, J13<br>J1<br>J2 | | IRQ1FEC7 | PIRQ1FEC7 | RMII1_CRS_DV | MII0_CRS | _ | ı | EVDD | 29 | J1 | | ĪRQ1FEC6 | PIRQ1FEC6 | RMII1_RXER | MII0_RXCLK | _ | I | EVDD | 30 | | | IRQ1FEC5 | PIRQ1FEC5 | RMII1_TXEN | MII0_TXCLK | _ | I | EVDD | 31 | K4 J3 J4, K1 | | ĪRQ1FEC4 | PIRQ1FEC4 | RMII1_REF_CLK | _ | D | I | EVDD | 32 | J3 | | ĪRQ1FEC[3:2] | PIRQ1FEC[3:2] | RMII1_RXD[1:0] | MII0_RXD[3:2] | _ | I | EVDD | 33, 34 | J4, K1 | | ĪRQ1FEC[1:0] | PIRQ1FEC[1:0] | RMII1_TXD[1:0] | MII0_TXD[3:2] | _ | I | EVDD | 35, 36 | K2, L1 | | | | Exter | nal Interrupts Port | 0 <sup>5</sup> | | | | | | ĪRQ07 | PIRQ07 | _ | _ | U | I | EVDD | 10 | E4 : | | ĪRQ06 | PIRQ06 | _ | USB_CLKIN | U | I | EVDD | _ | L13 | | ĪRQ04 | PIRQ04 | DREQ0 | _ | U | I | EVDD | 19 | D1 . | | IRQ01 | PIRQ01 | DREQ1 | _ | U | I | EVDD | 11 | F4 ( | | | • | Enhanced Se | cure Digital Host ( | Controll | er | | | : | | SDHC_DAT3 | PSDHC5 | _ | _ | UD | I/O | EVDD | 60 | N4 | | SDHC_DAT[2:0] | PSDHC[4:2] | _ | _ | U | I/O | EVDD | 61–63 | E4 : L13 | | SDHC_CMD | PSDHC1 | _ | _ | U | I/O | EVDD | 59 | R4 | | SDHC_CLK | PSDHC0 | _ | _ | <u> </u> | 0 | EVDD | 58 | R3 | Table 6. MCF5301x Signal Information and Muxing (continued) | Signal Name | GPIO | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017 | |---------------|--------|-------------|--------------------|--------------------------------------------------|------------------------|------------------------------------------------|----------------------------------------------|----------------------------------------------| | | | | Codec | I | | | | | | CODEC_ADCN | _ | AMP_MICN | _ | _ | ı | | 85 | P10 : | | CODEC_ADCP | _ | AMP_MICP | _ | _ | ı | | 84 | P9 · | | CODEC_BGRVREF | _ | _ | _ | _ | ı | | 86 | | | CODEC_DACN | _ | AMP_HSN | _ | _ | 0 | | 75 | R7 | | CODEC_DACP | _ | AMP_HSP | _ | _ | 0 | | 67 | R6 | | CODEC_REGBYP | _ | _ | _ | _ | I | | 81 | P6 | | CODEC_REFN | _ | _ | _ | _ | I | | 79 | R7<br>R6<br>P6 | | CODEC_REFP | _ | _ | _ | _ | I | | 78 | P7 | | CODEC_VAG | _ | _ | _ | _ | I | | 82 | N7 : | | | | • | Amplifiers | • | • | . " | | P6 P8 P7 N7 | | AMP_HPDUMMY | _ | _ | _ | _ | 0 | | _ | R9 | | AMP_HPOUT | _ | _ | _ | _ | 0 | | _ | R8 - | | AMP_SPKRN | _ | _ | _ | _ | 0 | | _ | Т9 | | AMP_SPKRP | _ | _ | _ | _ | 0 | | _ | T7 ( | | 1 | | Sm | art Card interface | 1 | | | | R9 R8 T9 T7 E14 D16 | | SIM1_DATA | PSIM14 | SSI_TXD | U1TXD | UD | I/O | EVDD | 141 | E14 | | SIM1_VEN | PSIM13 | SSI_RXD | U1RXD | UD | 0 | EVDD | 142 | E14 | | SIM1_RST | PSIM12 | SSI_FS | Ū1RTS | _ | 0 | EVDD | 144 | E13 | | SIM1_PD | PSIM11 | SSI_BCLK | U1CTS | | 0 | EVDD | 145 | E15 - | | SIM1_CLK | PSIM10 | SSI_MCLK | _ | | 0 | EVDD | 143 | F13 : | | 1 | | Sm | art Card interface | 0 | | I I | l | | | SIM0_DATA | PSIM04 | _ | _ | _ | I/O | EVDD | _ | L3 | | SIM0_VEN | PSIM03 | _ | _ | _ | 0 | EVDD | _ | M2 ( | | SIM0_RST | PSIM02 | _ | _ | _ | 0 | EVDD | _ | F16 | | SIM0_PD | PSIM01 | _ | _ | _ | 0 | EVDD | _ | L14 | | SIM0_CLK | PSIM00 | _ | _ | _ | 0 | EVDD | _ | M16 | | L | | I | USB On-the-Go | L | 1 | <u> </u> | | | | USBO_DM | _ | _ | _ | T - | 0 | USB<br>VDD | 148 | E13 E15 F13 L3 M2 F16 L14 M16 C16 B16 | | USBO_DP | _ | _ | _ | <del> </del> | 0 | USB<br>VDD | 149 | B16 | able Table 6. MCF5301x Signal Information and Muxing (continued) | Signal Name | GPIO | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017 | |----------------|------------|--------------|--------------------|-------------------------------------------|------------------------|----------------|----------------------------------------------|----------------------------------------------| | | | | USB Host | | | | 200 24.1 | 7 | | USBH_DM | _ | _ | _ | _ | 0 | USB<br>VDD | _ | B1 £ | | USBH_DP | _ | _ | _ | _ | 0 | USB<br>VDD | _ | B1 4<br>6<br>7<br>7<br>7<br>7 | | | | | FEC 1 | | | VDD | | <u></u> | | RMII1_MDC | PFECI2C5 | _ | MII0_TXER | _ | | EVDD | 22 | E1 5 | | RMII1_MDIO | PFECI2C4 | _ | MII0_COL | _ | | EVDD | 23 | F1 t | | | | .11 | FEC 0 | | | | | G16 G16 G16 G16 G17 G17 G17 G17 | | RMII0_CRS_DV | PFEC06 | | MII0_RXDV | _ | | EVDD | 131 | G16 9 | | RMII0_RXD[1:0] | PFEC0[5:4] | _ | MII0_RXD[1:0] | _ | | EVDD | 130, 129 | H15, H16 | | RMII0_RXER | PFEC03 | _ | MII0_RXER | _ | | EVDD | 127 | J16 § | | RMII0_TXD[1:0] | PFEC0[2:1] | _ | MII0_TXD[1:0] | _ | | EVDD | 125, 124 | J15, J14 | | RMII0_TXEN | PFEC00 | _ | MII0_TXEN | D | | EVDD | 123 | K16 | | RMII0_MDC | PFECI2C3 | _ | MII0_MDC | _ | | EVDD | 133 | G14 | | RMII0_MDIO | PFECI2C2 | _ | MII0_MDIO | _ | | EVDD | 132 | G15 C | | | | F | Real Time Clock | | | | | | | RTC_EXTAL | _ | | _ | _ | I | EVDD | - | P1 8 | | RTC_XTAL | _ | _ | _ | _ | 0 | EVDD | _ | R1 C | | | | Synchro | onous Serial Inter | face | • | 1 | | 70 | | SSI_RXD | PSSI4 | | U1RXD | UD | I | EVDD | _ | N3 G | | SSI_TXD | PSSI3 | _ | U1TXD | UD | 0 | EVDD | _ | P3 5 | | SSI_FS | PSSI2 | _ | U1RTS | _ | I/O | EVDD | _ | R2 9 | | SSI_MCLK | PSSI1 | _ | SSI_CLKIN | _ | 0 | EVDD | _ | P4 9 | | SSI_BCLK | PSSI0 | _ | U1CTS | _ | I/O | EVDD | _ | P5 $\overset{\circ}{U}$ | | | | | I <sup>2</sup> C | | | | | ojio<br>Ogio | | I2C_SCL | PFECI2C1 | U2RXD | RMII1_MDC | U | I/O | EVDD | 37 | M1 g | | I2C_SDA | PFECI2C0 | U2TXD | RMII1_MDIO | U | I/O | EVDD | 38 | K3 8 | | | - | <del>.</del> | DSPI | • | • | | | P3 | | DSPI_PCS3 | PDSPI6 | USBH_VBUS_EN | _ | _ | I/O | EVDD | _ | P2 C | | DSPI_PCS2 | PDSPI5 | USBH_VBUS_OC | _ | _ | I/O | EVDD | _ | N2 7 | Table 6. MCF5301x Signal Information and Muxing (continued) | Signal Name | GPIO | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017<br>256 MAPBGA | |--------------|---------|--------------|-----------------------|-------------------------------------------|------------------------|----------------|----------------------------------------------|------------------------------------------------------------| | DSPI_PCS1 | PDSPI4 | _ | _ | _ | I/O | EVDD | 140 | F14 | | DSPI_PCS0/SS | PDSPI3 | U2RTS | _ | U | I/O | EVDD | 137 | G13 | | DSPI_SCK | PDSPI2 | U2CTS | _ | _ | I/O | EVDD | 134 | H13 | | DSPI_SIN | PDSPI1 | U2RXD | _ | _ | ı | EVDD | 136 | E16 | | DSPI_SOUT | PDSPI0 | U2TXD | _ | _ | 0 | EVDD | 135 | F15 | | | | | UARTs | | | | | | | U2RXD | PUART5 | _ | _ | | I | EVDD | 14 | E2 | | U2TXD | PUART4 | _ | _ | _ | 0 | EVDD | 18 | F2 | | U0CTS | PUART3 | USBO_VBUS_EN | USB_PULLUP | _ | ı | EVDD | 20 | G4 | | U0RTS | PUART2 | USBO_VBUS_OC | _ | _ | 0 | EVDD | 21 | G3 | | U0RXD | PUART1 | _ | _ | _ | I | EVDD | 27 | G2 | | U0TXD | PUART0 | _ | _ | _ | 0 | EVDD | 28 | G1 | | | | | DMA Timers | | | | | | | T3IN | PTIMER3 | T3OUT | IRQ03 | _ | I | EVDD | 13 | F3 | | T2IN | PTIMER2 | T2OUT | IRQ02 | _ | ı | EVDD | 12 | E3 | | T1IN | PTIMER1 | T10UT | DACK1 | _ | ı | EVDD | 122 | K13 | | TOIN | PTIMER0 | TOOUT | CODEC_ALTCLK | _ | ı | EVDD | 121 | L16 | | | | | BDM/JTAG <sup>6</sup> | | | | | | | ALLPST | PDEBUG | _ | _ | _ | 0 | EVDD | 43 | _ | | JTAG_EN | _ | _ | _ | D | ı | EVDD | 64 | M8 | | PSTCLK | _ | TCLK | _ | _ | ı | EVDD | 65 | T5 | | DSI | _ | TDI | _ | U | ı | EVDD | 66 | T4 | | DSO | _ | TDO | _ | _ | 0 | EVDD | 120 | M15 | | BKPT | _ | TMS | _ | U | ı | EVDD | 119 | M14 | | DSCLK | _ | TRST | _ | U | I | EVDD | 118 | L15 | Because of an order from the United States International Trade Corhmission, BGA-packaged product innes and partInur from Freescale for import or sale in the United States prior to September 2010: MCF5301x in 240 MAPBGA packages Table 6. MCF5301x Signal Information and Muxing (continued) | | Table ( | 6. MCF5301 <i>x</i> Sign | al Information ar | nd Muxi | ng (c | ontinu | ed) | equipment | | | | |------------------|--------------|--------------------------|-------------------|-------------------------------------------|------------------------|----------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--| | Signal Name GPIO | | Alternate 1 | Alternate 2 | Pull-up (U) <sup>1</sup><br>Pull-down (D) | Direction <sup>2</sup> | Voltage Domain | MCF53010<br>MCF53011<br>MCF53012<br>MCF53013 | MCF53014<br>MCF53015<br>MCF53016<br>MCF53017<br>MCF53017 | | | | | | | | Test | | | | | ire curri | | | | | TEST | _ | _ | _ | D | I | EVDD | 146 | F12 4 | | | | | Test | | | | | | | | | | | | | IVDD | _ | _ | _ | _ | _ | _ | 16, 44, 69, 77, 128,<br>169, 193 | E9, F8, F9, H5, H6, H1‡<br>H12, J6, J11, L8, L9 20 | | | | | EVDD | _ | _ | _ | _ | _ | _ | 9, 24, 26, 40, 47,<br>51, 54, 57, 74, 126,<br>139, 195 | F5, G6, G11, G12,<br>J12, K6, K11, K12,<br>L5-7, L10-12, M5-7, M1 | | | | | SD_VDD | _ | _ | _ | _ | _ | _ | 7, 102, 116, 156,<br>163, 181, 208 | E5, E6, E10-12, F6, F70, F10, F11 | | | | | VDD_OSC_A_PLL | _ | _ | _ | _ | _ | _ | 46 | I <sup>IVI4</sup> S | | | | | VDD_USBO | _ | _ | _ | _ | _ | _ | 147 | E7 | | | | | VDD_USBH | <del>-</del> | _ | _ | _ | _ | _ | _ | BGA-packkaged product | | | | | VDD_RTC | _ | _ | _ | _ | _ | _ | _ | id pe | | | | | AVDD_CODEC | _ | _ | _ | _ | _ | _ | 80 | 8N<br>kage | | | | | AVDD_SPKR | _ | _ | _ | _ | _ | _ | _ | -pac | | | | | VDD_EPM | | _ | _ | _ | _ | _ | 96 | ™<br>8GA | | | | | VSTBY_SRAM | | _ | _ | _ | _ | _ | _ | T2<br>On, F | | | | | VSTBY_RTC | | _ | _ | _ | _ | _ | _ | T4<br>Issir | | | | | VSS | | _ | _ | _ | | _ | 8, 15, 25, 39, 45,<br>48, 52, 53, 56, 68,<br>73, 76, 101, 117,<br>138, 168, 180, 192,<br>194 | L2<br>L4<br>SSI<br>A1, A16, G7-10, H7-10E<br>J7-10, K7-10, T1, T16O<br>O epe | | | | | VSS_CODEC | _ | _ | _ | | | _ | 83 | | | | | | AVSS_SPKR_HDST | _ | _ | | | | _ | _ | nte ott ott ott ott ott ott ott ott ott o | | | | | AVSS_SPKR_HP | | | | | _ | _ | _ | L10<br>nteri | | | | Pull-ups are generally only enabled on pins with their primary function, except as noted. Refers to pin's primary function. Enabled only in oscillator bypass mode (internal crystal oscillator is disabled). The edge port 1 signals are the primary functions on two sets of pins (IRQ1FECn and IRQ1DEBUGn). If an IRQ1 function is configured of both pins, the IRQ1FECn pin takes priority. The corresponding IRQ1DEBUGn pin is disconnected internally from the edge port 1 module. GPIO functionality is determined by the edge port module. The CRIO module is extracted. both pins, the IRQ1FECn pin takes priority. The corresponding IRQ1DEBUGn pin is disconnected internally from the edge port 1 module. GPIO functionality is determined by the edge port module. The GPIO module is only responsible for assigning the alternate functions. If JTAG\_EN is asserted, these pins default to alternate 1 (JTAG) functionality. The GPIO module is not responsible for assigning these pins by the edge port 1 module. MCF5301x Data Sheet, Rev. 5 ### 4.2 Pinout—208 LQFP The pinout for the 208 LQFP devices is shown in Figure 5 and Figure 6. Figure 5. MCF53010, MCF53011, MCF53012, and MCF53013 Pinout Top View, Left (208 QFP) MCF5301x Data Sheet, Rev. 5 Figure 6. MCF53010, MCF53011, MCF53012, and MCF53013 Pinout Top View, Right (208 QFP) ### 4.3 Pinout-256 MAPBGA The pinout for the MCF53014, MCF53015, MCF53016, and MCF53017 packages are shown below. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |----|----------------|----------------|----------------|-----------------------|----------------|------------------------|----------------|-------------------|-----------------------|----------------------|------------|----------------|----------------|----------------|----------------|-----------------|---| | A | VSS | FB_D<br>30 | FB_D<br>26 | FB_BE/<br>BWE3 | SD_<br>DQS1 | SD_<br>CLK | SD_<br>CLK | FB_D<br>13 | FB_D<br>14 | FB_D<br>6 | FB_D<br>2 | FB_D<br>0 | FB_D<br>16 | FB_D<br>17 | SD_CS | VSS | А | | В | USBH_<br>DM | FB_TA | FB_D<br>31 | FB_D<br>27 | FB_D<br>25 | FB_CS5 | FB_D<br>8 | FB_D<br>11 | FB_D<br>15 | FB_D<br>5 | FB_D<br>1 | FB_BE/<br>BWE2 | FB_D<br>18 | FB_D<br>21 | SD_<br>CKE | USBO_<br>DP | В | | С | USBH_<br>DP | FB_CS0 | FB_R/W | SD_A10 | FB_D<br>28 | FB_D<br>24 | FB_CS4 | FB_D<br>10 | FB_BE/<br>BWE1 | FB_D<br>7 | FB_D<br>3 | SD_<br>DQS2 | FB_D<br>20 | FB_D<br>22 | SD_<br>RAS | USBO_<br>DM | С | | D | ĪRQ04 | FB_CS1 | FB_TS | FB_OE | SD_SDR<br>_DQS | FB_D<br>29 | FB_D<br>12 | FB_D<br>9 | FB_BE/<br>BWE0 | FB_D<br>4 | FB_D<br>19 | FB_D<br>23 | FB_CLK | SD_<br>WE | SD_<br>CAS | SIM1_<br>VEN | D | | E | RMII1_<br>MDC | U2RXD | T2IN | ĪRQ07 | SDVDD | SDVDD | VDD_<br>USBO | VDD_<br>USBH | IVDD | SDVDD | SDVDD | SDVDD | SIM1_<br>RST | SIM1_<br>DATA | SIM1_<br>PD | DSPI_<br>SIN | E | | F | RMII1_<br>MDIO | U2TXD | T3IN | ĪRQ01 | EVDD | SDVDD | SDVDD | IVDD | IVDD | SDVDD | SDVDD | TEST | SIM1_<br>CLK | DSPI_<br>PCS1 | DSPI_<br>SOUT | SIM0_<br>RST | F | | G | U0TXD | U0RXD | U0RTS | U0CTS | BOOT<br>MOD0 | EVDD | VSS | VSS | VSS | VSS | EVDD | EVDD | DSPI_<br>PCS0 | RMII0_<br>MDC | RMII0_<br>MDIO | RMII0_<br>CRSDV | G | | Н | IRQ1<br>DEBUG7 | IRQ1<br>DEBUG4 | IRQ1<br>DEBUG5 | IRQ1<br>DEBUG6 | IVDD | IVDD | VSS | VSS | VSS | VSS | IVDD | IVDD | DSPI_<br>SCK | IRQ1<br>DEBUG2 | RMII0_<br>RXD1 | RMII0_<br>RXD0 | н | | J | IRQ1<br>FEC7 | IRQ1<br>FEC6 | IRQ1<br>FEC4 | IRQ1<br>FEC3 | BOOT<br>MOD1 | IVDD | VSS | VSS | VSS | VSS | IVDD | EVDD | IRQ1<br>DEBUG0 | RMII0_<br>TXD0 | RMII0_<br>TXD1 | RMII0_<br>RXER | J | | Κ | IRQ1<br>FEC2 | IRQ1<br>FEC1 | I2C_<br>SDA | IRQ1<br>FEC5 | NC | EVDD | VSS | VSS | VSS | VSS | EVDD | EVDD | T1IN | IRQ1<br>DEBUG3 | IRQ1<br>DEBUG1 | RMII0_<br>TXEN | κ | | L | IRQ1<br>FEC0 | VSTBY_<br>SRAM | SIM0_<br>DATA | VSTBY_<br>RTC | EVDD | EVDD | EVDD | IVDD | IVDD | EVDD | EVDD | EVDD | ĪRQ06 | SIM0_<br>PD | TRST | TOIN | L | | М | I2C_<br>SCL | SIM0_<br>VEN | RESET | VDD_<br>OSC_A_<br>PLL | EVDD | EVDD | EVDD | JTAG_<br>EN | VDD_<br>EPM | NC | NC | EVDD | NC | TMS | TDO | SIM0_<br>CLK | М | | N | RST<br>OUT | DSPI_<br>PCS2 | SSI_<br>RXD | SDHC_<br>DAT3 | SDHC_<br>DAT0 | SDHC_<br>DAT1 | CODEC<br>_VAG | AVDD_<br>CODEC | CODEC<br>_BGR<br>VREF | VSS_<br>CODEC | FB_A4 | FB_A10 | FB_A13 | FB_A20 | FB_A19 | FB_A22 | N | | P | RTC_<br>EXTAL | DSPI_<br>PCS3 | SSI_<br>TXD | SSI_<br>MCLK | SSI_<br>BCLK | CODEC<br>_REG<br>BYP | CODEC<br>_REFP | CODEC<br>_REFN | CODEC<br>_ADCP | CODEC<br>_ADCN | FB_A5 | FB_A9 | FB_A16 | FB_A17 | FB_A18 | FB_A23 | Р | | R | RTC_<br>XTAL | SSI_FS | SDHC_<br>CLK | SDHC_<br>CMD | SDHC_<br>DAT2 | CODEC _DACP | CODEC _DACN | AMP_<br>HP<br>OUT | AMP_<br>HP<br>DUMMY | FB_A2 | FB_A6 | FB_A12 | FB_A11 | FB_A14 | FB_A15 | FB_A21 | R | | Т | VSS | EXTAL | XTAL | TDI | TCLK | AVSS_<br>SPKR_<br>HDST | AMP_<br>SPKRP | AVDD_<br>SPKR | AMP_<br>SPKRN | AVSS_<br>SPKR_<br>HP | FB_A1 | FB_A0 | FB_A3 | FB_A8 | FB_A7 | VSS | т | | Į. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | • | Figure 7. MCF53014, MCF53015, MCF53016, and MCF53017 Pinout (256 MAPBGA) MCF5301x Data Sheet, Rev. 5 This document contains electrical specification tables and reference timing diagrams for the MCF5301x microprocessor. This section contains detailed information on DC/AC electrical characteristics and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle, however for production silicon these specifications will be met. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this MCU document supersede any values found in the module specifications. ## 5.1 Maximum Ratings Table 7. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------|------------------------------------------------------|--------------|------| | Core Supply Voltage | IV <sub>DD</sub> | -0.5 to +2.0 | V | | CMOS Pad Supply Voltage | EV <sub>DD</sub> | -0.3 to +4.0 | V | | DDR/Memory Pad Supply Voltage | SDV <sub>DD</sub> | -0.3 to +4.0 | V | | PLL Supply Voltage | PLLV <sub>DD</sub> | -0.3 to +2.0 | V | | Digital Input Voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +3.6 | V | | Instantaneous Maximum Current<br>Single pin limit (applies to all pins) 3, 4, 5 | I <sub>D</sub> | 25 | mA | | Operating Temperature Range (Packaged) | T <sub>A</sub><br>(T <sub>L</sub> – T <sub>H</sub> ) | -40 to +85 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | <sup>1</sup> Functional operating conditions are given in Section 5.4, "DC Electrical Specifications." Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Continued operation at these levels may affect device reliability or cause permanent damage to the device. - <sup>2</sup> This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or EV<sub>DD</sub>). - Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. - <sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and EV<sub>DD</sub>. - Power supply must maintain regulation within operating EV<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > EV<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of EV<sub>DD</sub> and could result in external power supply going out of regulation. Insure external EV<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power (ex; no clock). Power supply must maintain regulation within operating EV<sub>DD</sub> range during instantaneous and operating maximum current conditions. ### 5.2 Thermal Characteristics **Table 8. Thermal Characteristics** | Characteristic | | Symbol | 256<br>MAPBGA | 208<br>LQFP | Unit | |-----------------------------------------|-------------------------|-------------------|-------------------|-------------------|------| | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JMA}$ | 36 <sup>1,2</sup> | 38 <sup>1,2</sup> | °C/W | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 32 <sup>1,2</sup> | 33 <sup>1,2</sup> | °C/W | | Junction to board | | $\theta_{\sf JB}$ | 25 <sup>3</sup> | 29 <sup>3</sup> | °C/W | | Junction to case | | $\theta_{\sf JC}$ | 14 <sup>4</sup> | 11 <sup>4</sup> | °C/W | | Junction to top of package | | $\Psi_{jt}$ | 2 <sup>1,5</sup> | 3 <sup>1,5</sup> | °C/W | | Maximum operating junction temperature | | Тј | 105 | 105 | °C | $<sup>\</sup>theta_{JMA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $\theta_{JmA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $\Psi_{jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. - <sup>2</sup> Per JEDEC JESD51-6 with the board horizontal. - Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$T_{\perp} = T_{\Delta} + (P_{D} \times \Theta_{\perp MA})$$ Eqn. 1 Where: $T_{A}$ = Ambient Temperature, °C $Q_{\rm JMA}$ = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_{\rm D}$ = $P_{\rm INT}$ + $P_{\rm I/O}$ = $I_{\rm DD}$ × $IV_{\rm DD}$ , Watts - Chip Internal Power $P_{\rm I/O}$ = Power Dissipation on Input and Output Pins - User Determined For most applications $P_{I/O} \le P_{INT}$ and can be ignored. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_{\rm D} = \frac{K}{(T_{\rm L} + 273^{\circ}C)}$$ Eqn. 2 Solving equations 1 and 2 for K gives: $$K = P_D \times (T_A \times 273 \,^{\circ}C) + Q_{IMA} \times P_D^2$$ Eqn. 3 where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving Equation 1 and Equation 2 iteratively for any value of $T_A$ . ### 5.3 ESD Protection Table 9. ESD Protection Characteristics 1, 2 | Characteristics | Symbol | Value | Units | |---------------------------------|--------|-------|-------| | ESD Target for Human Body Model | HBM | 2000 | V | All ESD testing is in conformity with JEDEC JESD22-A114 specification. ## 5.4 DC Electrical Specifications **Table 10. DC Electrical Specifications** | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------|-----------------------------------------------------------------------------|------| | Core Supply Voltage | IV <sub>DD</sub> | 1.08 | 1.32 | V | | SRAM Standby Voltage | $SRAMV_{STBY}$ | 1.08 | 1.32 | V | | RTC Standby Voltage | RTCV <sub>STBY</sub> | 3.0 | 3.6 | V | | PLL Supply Voltage | PLLV <sub>DD</sub> | 3.0 | 3.6 | V | | CMOS Pad Supply Voltage | EV <sub>DD</sub> | 3.0 | 3.6 | V | | SDRAM and FlexBus Supply Voltage Mobile DDR/Bus Pad Supply Voltage (nominal 1.8V) DDR/Bus Pad Supply Voltage (nominal 2.5V) SDR/Bus Pad Supply Voltage (nominal 3.3V) | SDV <sub>DD</sub> | 1.70<br>2.25<br>3.0 | 1.95<br>2.75<br>3.6 | V | | USB Supply Voltage | USBV <sub>DD</sub> | 3.0 | 3.6 | V | | CMOS Input High Voltage | EV <sub>IH</sub> | $0.51 \times \text{EV}_{\text{DD}}$ | EV <sub>DD</sub> + 0.3 | V | | CMOS Input Low Voltage | EV <sub>IL</sub> | V <sub>SS</sub> - 0.3 | $0.42 \times \text{EV}_{\text{DD}}$ | V | | CMOS Output High Voltage I <sub>OH</sub> = -2.0 mA | EV <sub>OH</sub> | $0.8 \times \text{EV}_{\text{DD}}$ | _ | V | | CMOS Output Low Voltage I <sub>OL</sub> = 2.0 mA | EV <sub>OL</sub> | _ | $0.2 \times \text{EV}_{\text{DD}}$ | V | | SDRAM and FlexBus Input High Voltage Mobile DDR/Bus Input High Voltage (nominal 1.8V) DDR/Bus Pad Supply Voltage (nominal 2.5V) SDR/Bus Pad Supply Voltage (nominal 3.3V) | SDV <sub>IH</sub> | SDV <sub>DD</sub> × 0.7<br>Vref+0.15 | SDV <sub>DD</sub> +0.3<br>SDV <sub>DD</sub> +0.3<br>SDV <sub>DD</sub> + 0.3 | V | | SDRAM and FlexBus Input Low Voltage Mobile DDR/Bus Input High Voltage (nominal 1.8V) DDR/Bus Pad Supply Voltage (nominal 2.5V) SDR/Bus Pad Supply Voltage (nominal 3.3V) | SDV <sub>IL</sub> | -0.3<br>-0.3<br>V <sub>SS</sub> - 0.3 | SDV <sub>DD</sub> × 0.3<br>Vref+0.15<br>0.8 | V | A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table 10. DC Electrical Specifications (continued) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------|----------------------------------------|------| | SDRAM and FlexBus Output High Voltage Mobile DDR/Bus Input High Voltage (nominal 1.8V) DDR/Bus Pad Supply Voltage (nominal 2.5V) SDR/Bus Pad Supply Voltage (nominal 3.3V) I <sub>OH</sub> = -5.0 mA for all modes | SDV <sub>OH</sub> | SDVDD × 0.9<br>SDV <sub>DD</sub> – 0.35<br>2.9 | _<br>_<br>_ | V | | SDRAM and FlexBus Output Low Voltage Mobile DDR/Bus Input High Voltage (nominal 1.8V) DDR/Bus Pad Supply Voltage (nominal 2.5V) SDR/Bus Pad Supply Voltage (nominal 3.3V) I <sub>OL</sub> = 5.0 mA for all modes | SDV <sub>OL</sub> | _<br>_<br>_ | SDV <sub>DD</sub> × 0.1<br>0.35<br>0.4 | V | | Input Leakage Current $V_{in} = V_{DD}$ or $V_{SS}$ , Input-only pins | I <sub>in</sub> | -2.5 | 2.5 | μΑ | | Weak Internal Pull-Up/Pull-down Device Current <sup>1</sup> | I <sub>APU</sub> | 10 | 315 | μΑ | | Selectable Weak Internal Pull-Up/Pull-down Device Current <sup>2</sup> | I <sub>APU</sub> | 25 | 150 | μΑ | | Input Capacitance <sup>3</sup> All input-only pins All input/output (three-state) pins | C <sub>in</sub> | | 7<br>7 | pF | Refer to the signals section for pins having weak internal pull-up devices. ### 5.4.1 PLL Power Filtering To further enhance noise isolation, an external filter is strongly recommended for PLL analog $V_{DD}$ pins. The filter shown in Figure 8 should be connected between the board $V_{DD}$ and the PLLV<sub>DD</sub> pins. The resistor and capacitors should be placed as close to the dedicated PLLV<sub>DD</sub> pin as possible. Figure 8. System PLL V<sub>DD</sub> Power Filter ## 5.4.2 USB Power Filtering To minimize noise, external filters are required for each of the USB power pins. The filter shown in Figure 2 should be connected between the board $\mathrm{EV}_{DD}$ or $\mathrm{IV}_{DD}$ and each of the $\mathrm{USBV}_{DD}$ pins. The resistor and capacitors should be placed as close to the dedicated $\mathrm{USBV}_{DD}$ pin as possible. Refer to the signals section for pins having weak internal pull-up devices. This parameter is characterized before qualification rather than 100% tested. Figure 9. USB V<sub>DD</sub> Power Filter #### NOTE In addition to the above filter circuitry, a 0.01 F capacitor is also recommended in parallel with those shown. ### 5.4.3 Supply Voltage Sequencing and Separation Cautions The relationship between $SDV_{DD}$ and $EV_{DD}$ is non-critical during power-up and power-down sequences. Both $SDV_{DD}$ (2.5V or 3.3V) and $EV_{DD}$ are specified relative to $IV_{DD}$ . ### 5.4.3.1 Power Up Sequence If $EV_{DD}/SDV_{DD}$ are powered up with $IV_{DD}$ at 0 V, then the sense circuits in the I/O pads will cause all pad output drivers connected to the $EV_{DD}/SDV_{DD}$ to be in a high impedance state. There is no limit on how long after $EV_{DD}/SDV_{DD}$ powers up before $IV_{DD}$ must powered up. $IV_{DD}$ should not lead the $EV_{DD}$ , $SDV_{DD}$ or $PLLV_{DD}$ by more than 0.4 V during power ramp-up, or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 500 us to avoid turning on the internal ESD protection clamp diodes. ### 5.4.3.2 Power Down Sequence If $IV_{DD}/PLLV_{DD}$ are powered down first, then sense circuits in the I/O pads will cause all output drivers to be in a high impedance state. There is no limit on how long after $IV_{DD}$ and $PLLV_{DD}$ power down before $EV_{DD}$ or $SDV_{DD}$ must power down. $IV_{DD}$ should not lag $EV_{DD}$ , $SDV_{DD}$ , or $PLLV_{DD}$ going low by more than 0.4 V during power down or there will be undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies. The recommended power down sequence is as follows: - 1. Drop IV<sub>DD</sub>/PLLV<sub>DD</sub> to 0 V. - 2. Drop EV<sub>DD</sub>/SDV<sub>DD</sub> supplies. ## 5.5 Oscillator and PLL Electrical Characteristics **Table 11. PLL Electrical Characteristics** | Num | Characteristic | Symbol | Min.<br>Value | Max.<br>Value | Unit | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------| | 1 | PLL Reference Frequency Range Crystal reference External reference | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 14<br>14 | 25 <sup>1</sup><br>48 <sup>1</sup> | MHz<br>MHz | | 2 | Core frequency<br>CLKOUT Frequency <sup>2</sup> | f <sub>sys</sub><br>f <sub>sys/3</sub> | 488 x 10 <sup>-6</sup><br>163 x 10 <sup>-6</sup> | 240<br>80 | MHz<br>MHz | | 3 | Crystal Start-up Time <sup>3, 4</sup> | t <sub>cst</sub> | _ | 10 | ms | | 4 | EXTAL Input High Voltage<br>Crystal Mode <sup>5</sup><br>All other modes (External, Limp) | V <sub>IHEXT</sub><br>V <sub>IHEXT</sub> | V <sub>XTAL</sub> + 0.4<br>E <sub>VDD</sub> /2 + 0.4 | _ | V<br>V | | 5 | EXTAL Input Low Voltage<br>Crystal Mode <sup>5</sup><br>All other modes (External, Limp) | V <sub>ILEXT</sub><br>V <sub>ILEXT</sub> | | V <sub>XTAL</sub> – 0.4<br>E <sub>VDD</sub> /2 – 0.4 | V<br>V | | 7 | PLL Lock Time <sup>3, 6</sup> | t <sub>lpll</sub> | _ | 750 | us | | 8 | Duty Cycle of reference <sup>3</sup> | t <sub>dc</sub> | 40 | 60 | % | | 9 | XTAL Current | I <sub>XTAL</sub> | 1 | 3 | mA | | 10 | Total on-chip stray capacitance on XTAL | C <sub>S_XTAL</sub> | _ | 1.5 | pF | | 11 | Total on-chip stray capacitance on EXTAL | C <sub>S_EXTAL</sub> | _ | 1.5 | pF | | 12 | Crystal capacitive load | C <sub>L</sub> | _ | See crystal spec | | | 13 | Discrete load capacitance for XTAL | C <sub>L_XTAL</sub> | _ | $\begin{array}{c} 2 \times C_L - \\ C_{S\_XTAL} - \\ C_{PCB\_XTAL}^{7} \end{array}$ | pF | | 14 | Discrete load capacitance for EXTAL | C <sub>L_EXTAL</sub> | _ | $\begin{array}{c} 2 \times C_L - \\ C_{S\_EXTAL} - \\ C_{PCB\_EXTAL}^7 \end{array}$ | pF | | 17 | CLKOUT Period Jitter, <sup>3, 4, 7, 8, 9</sup> Measured at f <sub>SYS</sub> Max<br>Peak-to-peak Jitter (Clock edge to clock edge)<br>Long Term Jitter | C <sub>jitter</sub> | | TBD<br>TBD | % f <sub>sys/3</sub><br>% f <sub>sys/3</sub> | | 18 | Frequency Modulation Range Limit <sup>3, 10, 11</sup> (f <sub>sys</sub> Max must not be exceeded) | C <sub>mod</sub> | 0.8 | 2.2 | %f <sub>sys/3</sub> | | 19 | VCO Frequency. $f_{vco} = (f_{ref} \times PFD)/4$ | f <sub>vco</sub> | 200 | 667 | MHz | The maximum allowable input clock frequency when booting with the PLL enabled is 24MHz. For higher input clock frequencies the processor must boot in LIMP mode to avoid violating the maximum allowable CPU frequency. <sup>&</sup>lt;sup>2</sup> All internal registers retain data at 0 Hz. <sup>&</sup>lt;sup>3</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested. <sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications. <sup>&</sup>lt;sup>5</sup> This parameter is guaranteed by design rather than 100% tested. <sup>&</sup>lt;sup>6</sup> This specification is the PLL lock time only and does not include oscillator start-up time.. <sup>&</sup>lt;sup>7</sup> C<sub>PCB\_EXTAL</sub> and C<sub>PCB\_XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively. - Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via PLL V<sub>DD</sub>, EV<sub>DD</sub>, and V<sub>SS</sub> and variation in crystal oscillator frequency increase the Cjitter percentage for a given interval. - Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of Cjitter+Cmod. - $^{10}$ Modulation percentage applies over an interval of $10\mu s$ , or equivalently the modulation rate is 100 kHz. - 11 Modulation range determined by hardware design. ## 5.6 External Interface Timing Characteristics Table 12 lists processor bus input timings. #### NOTE All processor bus timings are synchronous; that is, input setup/hold and output delay with respect to the rising edge of a reference clock. The reference clock is the FB\_CLK output. All other timing relationships can be derived from these values. Timings listed in Table 12 are shown in Figure 11 and Figure 12. \* The timings are also valid for inputs sampled on the negative clock edge. Figure 10. General Input Timing Requirements ### 5.6.1 FlexBus A multi-function external bus interface called FlexBus is provided with basic functionality to interface to slave-only devices up to a maximum bus frequency of 80MHz. It can be directly connected to asynchronous or synchronous devices such as external boot ROMs, flash memories, gate-array logic, or other simple target (slave) devices with little or no additional circuitry. For asynchronous devices a simple chip-select based interface can be used. The FlexBus interface has six general purpose chip-selects (FB CS[5:0]) which can be configured to be distributed between the FlexBus or SDRAM memory interfaces. Chip-select, FB\_CSO can be dedicated to boot ROM access and can be programmed to be byte (8 bits), word (16 bits), or longword (32 bits) wide. Control signal timing is 1'compatible with common ROM/flash memories. ### 5.6.1.1 FlexBus AC Timing Characteristics The following timing numbers indicate when data will be latched or driven onto the external bus, relative to the system clock. **Table 12. FlexBus AC Timing Specifications** | Num | Characteristic | Symbol | Min | Max | Unit | Notes | |-----|-----------------------------------------------------------------------------------------------------|----------------------|------|-----|------|--------------------| | | Frequency of Operation | | _ | 80 | Mhz | f <sub>sys/3</sub> | | FB1 | Clock Period (FB_CLK) | t <sub>FBCK</sub> | 12.5 | _ | ns | t <sub>cyc</sub> | | FB2 | Address, Data, and Control Output Valid (A[23:0], D[31:0], FB_CS[5:0], R/W, TS, BE/BWE[3:0] and OE) | t <sub>FBCHDCV</sub> | _ | 7.0 | ns | 1 | | FB3 | Address, Data, and Control Output Hold (A[23:0], D[31:0], FB_CS[5:0], R/W, TS, BE/BWE[3:0], and OE) | t <sub>FBCHDCI</sub> | 1 | _ | ns | 1, 2 | | FB4 | Data Input Setup | t <sub>DVFBCH</sub> | 3.5 | _ | ns | | | FB5 | Data Input Hold | t <sub>DIFBCH</sub> | 0 | _ | ns | | | FB6 | Transfer Acknowledge (TA) Input Setup | t <sub>CVFBCH</sub> | 4 | | ns | | | FB7 | Transfer Acknowledge (TA) Input Hold | t <sub>CIFBCH</sub> | 0 | | ns | | Timing for chip selects only applies to the FB\_CS[5:0] signals. Please see Section 5.7.2, "DDR SDRAM AC Timing Characteristics" for SD\_CS[3:0] timing. #### NOTE The processor drives the data lines during the first clock cycle of the transfer with the full 32-bit address. This may be ignored by standard connected devices using non-multiplexed address and data buses. However, some applications may find this feature beneficial. The address and data busses are muxed between the FlexBus and SDRAM controller. At the end of the read and write bus cycles the address signals are indeterminate. <sup>&</sup>lt;sup>2</sup> The FlexBus supports programming an extension of the address hold. Please consult the *MCF5301x Reference Manual* for more information. Figure 11. FlexBus Read Timing Figure 12. Flexbus Write Timing ## 5.7 SDRAM Bus The SDRAM controller supports accesses to main SDRAM memory from any internal master. It supports either standard SDRAM or double data rate (DDR) SDRAM, but it does not support both at the same time. ## 5.7.1 SDR SDRAM AC Timing Characteristics The following timing numbers indicate when data will be latched or driven onto the external bus, relative to the memory bus clock, when operating in SDR mode on write cycles and relative to SD\_DQS on read cycles. The device's SDRAM controller is a DDR controller that has an SDR mode. Because it is designed to support DDR, a DQS pulse must still be supplied to the device for each data beat of an SDR read. The processor accomplishes this by asserting a signal named SD\_SDR\_DQS during read cycles. Care must be taken during board design to adhere to the following guidelines and specs with regard to the SD SDR DQS signal and its usage. **Table 13. SDR Timing Specifications** | Symbol | Characteristic | Symbol | Min | Max | Unit | Notes | |--------|------------------------------------------------------------------------|----------------------|------------------|---------------------------|----------|-------| | | Frequency of operation | | 50 | 80 | Mhz | 1 | | SD1 | Clock period | t <sub>SDCK</sub> | 12.5 | 20 | ns | 2 | | SD2 | Pulse width high | t <sub>SDCKH</sub> | 0.45 | 0.55 | SD_CLK | 3 | | SD3 | Pulse width low | t <sub>SDCKH</sub> | 0.45 | 0.55 | SD_CLK | 4 | | SD4 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_BA, SD_CS[1:0] output valid | t <sub>SDCHACV</sub> | _ | 0.5 × SD_CLK<br>+ 1.0 | ns | | | SD5 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_BA, SD_CS[1:0] output hold | <sup>t</sup> SDCHACI | 2.0 | _ | ns | | | SD6 | SD_SDR_DQS output valid | t <sub>DQSOV</sub> | _ | Self timed | ns | 5 | | SD7 | SD_DQS[3:0] input setup relative to SD_CLK | t <sub>DQVSDCH</sub> | 0.25 ×<br>SD_CLK | 0.40 × SD_CLK | ns | 6 | | SD8 | SD_DQS[3:2] input hold relative to SD_CLK | t <sub>DQISDCH</sub> | Does not | apply. 0.5×SD_C<br>width. | LK fixed | 7 | | SD9 | Data (D[31:0]) input setup relative to SD_CLK (reference only) | t <sub>DVSDCH</sub> | 0.25 ×<br>SD_CLK | _ | ns | 8 | | SD10 | Data input hold relative to SD_CLK (reference only) | t <sub>DISDCH</sub> | 1.0 | _ | ns | | | SD11 | Data (D[31:0]) and data mask (SD_DQM[3:0]) output valid | t <sub>SDCHDMV</sub> | _ | 0.75 × SD_CLK<br>+ 0.5 | ns | | | SD12 | Data (D[31:0]) and data mask (SD_DQM[3:0]) output hold | t <sub>SDCHDMI</sub> | 1.5 | _ | ns | | The device supports same frequency of operation for both FlexBus and SDRAM clock operates as that of the internal bus clock. Please see the PLL chapter of the MCF5301x Reference Manual for more information on setting the SDRAM clock rate. SD CLK is one SDRAM clock in (ns). <sup>&</sup>lt;sup>3</sup> Pulse width high plus pulse width low cannot exceed min and max clock period. Pulse width high plus pulse width low cannot exceed min and max clock period. <sup>&</sup>lt;sup>5</sup> SD\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This is a guideline only. Subtle variation from this guideline is expected. SD\_DQS will only pulse during a read cycle and one pulse will occur for each data beat. <sup>6</sup> SDR\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This spec is a guideline only. Subtle variation from this guideline is expected. SDR\_DQS will only pulse during a read cycle and one pulse will occur for each data beat. The SDR\_DQS pulse is designed to be 0.5 clock in width. The timing of the rising edge is most important. The falling edge does not affect the memory controller. Since a read cycle in SDR mode still uses the DQS circuit within the device, it is most critical that the data valid window be centered 1/4 clk after the rising edge of DQS. Ensuring that this happens will result in successful SDR reads. The input setup spec is just provided as guidance. Figure 13. SDR Write Timing Figure 14. SDR Read Timing ### 5.7.2 DDR SDRAM AC Timing Characteristics When the SDRAM controller is configured for DDR SDRAM, the following timing numbers must be followed to properly latch or drive data onto the memory bus. All timing numbers are relative to the four DQS byte lanes. The following timing numbers are subject to change at anytime, and are only provided to aid in early board design. **Table 14. DDR Timing Specifications** | Num | Characteristic | Symbol | Min | Max | Unit | Notes | |------|---------------------------------------------------------------------------|----------------------|--------------------------|-----------------------|--------|--------| | | Frequency of Operation | t <sub>DDCK</sub> | 50 | 80 | Mhz | 1 | | DD1 | Clock Period | t <sub>DDSK</sub> | 12.5 | 20 | ns | 2 | | DD2 | Pulse Width High | t <sub>DDCKH</sub> | 0.45 | 0.55 | SD_CLK | 3 | | DD3 | Pulse Width Low | t <sub>DDCKL</sub> | 0.45 | 0.55 | SD_CLK | 3 | | DD4 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_CS[1:0] Output Valid | t <sub>SDCHACV</sub> | _ | 0.5 × SD_CLK<br>+ 1.0 | ns | 4 | | DD5 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_CS[1:0] Output Hold | t <sub>SDCHACI</sub> | 2.0 | _ | ns | | | DD6 | Write Command to first DQS Latching Transition | t <sub>CMDVDQ</sub> | _ | 1.25 | SD_CLK | | | DD7 | Data and Data Mask Output Setup (DQ>DQS) Relative to DQS (DDR Write Mode) | t <sub>DQDMV</sub> | 1.5 | _ | ns | 5<br>6 | | DD8 | Data and Data Mask Output Hold (DQS>DQ) Relative to DQS (DDR Write Mode) | t <sub>DQDMI</sub> | 1.0 | _ | ns | 7 | | DD9 | Input Data Skew Relative to DQS (Input Setup) | t <sub>DVDQ</sub> | _ | 1 | ns | 8 | | DD10 | Input Data Hold Relative to DQS. | t <sub>DIDQ</sub> | 0.25 × SD_CLK<br>+ 0.5ns | _ | ns | 9 | | DD11 | DQS falling edge from SDCLK rising (output hold time) | t <sub>DQLSDCH</sub> | 0.5 | _ | ns | | | DD12 | DQS input read preamble width | t <sub>DQRPRE</sub> | 0.9 | 1.1 | SD_CLK | | | DD13 | DQS input read postamble width | t <sub>DQRPST</sub> | 0.4 | 0.6 | SD_CLK | | | DD14 | DQS output write preamble width | t <sub>DQWPRE</sub> | 0.25 | _ | SD_CLK | | | DD15 | DQS output write postamble width | t <sub>DQWPST</sub> | 0.4 | 0.6 | SD_CLK | | <sup>&</sup>lt;sup>1</sup> The frequency of operation is either 2x or 4x the FB\_CLK frequency of operation. FlexBus and SDRAM clock operate at the same frequency as the internal bus clock. <sup>&</sup>lt;sup>2</sup> SD\_CLK is one SDRAM clock in (ns). <sup>&</sup>lt;sup>3</sup> Pulse width high plus pulse width low cannot exceed min and max clock period. Command output valid should be 1/2 the memory bus clock (SD\_CLK) plus some minor adjustments for process, temperature, and voltage variations. This specification relates to the required input setup time of today's DDR memories. The device's output setup should be larger than the input setup of the DDR memories. If it is not larger, then the input setup on the memory will be in violation. SD\_D[31:24] is relative to SD\_DQS3, SD\_D[23:16] is relative to SD\_DQS2, SD\_D[15:8] is relative to SD\_DQS1, and SD\_D[7:0] is relative SD\_DQS0. The first data beat will be valid before the first rising edge of DQS and after the DQS write preamble. The remaining data beats will be valid for each subsequent DQS edge. This specification relates to the required hold time of today's DDR memories. SD\_D[31:24] is relative to SD\_DQS3, SD\_D[23:16] is relative to SD\_DQS2, SD\_D[15:8] is relative to SD\_DQS1, and SD\_D[7:0] is relative SD\_DQS0. - Data input skew is derived from each DQS clock edge. It begins with a DQS transition and ends when the last data line becomes valid. This input skew must include DDR memory output skew and system level board skew (due to routing or other factors). - 9 Data input hold is derived from each DQS clock edge. It begins with a DQS transition and ends when the first data line becomes invalid. Figure 15. SD\_CLK and SD\_CLK Crossover Timing Figure 16. DDR Write Timing Figure 17. DDR Read Timing ## 5.8 General Purpose I/O Timing Table 15. GPIO Timing<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | FB_CLK High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | FB_CLK High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to FB_CLK High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | FB_CLK High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | GPIO pins include: $\overline{IRQn}$ , PWM, UART, and Timer pins. Figure 18. GPIO Timing ## 5.9 Reset and Configuration Override Timing **Table 16. Reset and Configuration Override Timing** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|---------------------------------------------------------|--------------------|-----|-----|------------------| | R1 | RESET Input valid to FB_CLK High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | FB_CLK High to RESET Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RESET Input valid Time <sup>1</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | FB_CLK High to RSTOUT Valid | t <sub>CHROV</sub> | _ | 10 | ns | | R5 | RSTOUT valid to Config. Overrides valid | t <sub>ROVCV</sub> | 0 | _ | ns | | R6 | Configuration Override Setup Time to RSTOUT invalid | t <sub>cos</sub> | 20 | _ | t <sub>CYC</sub> | | R7 | Configuration Override Hold Time after RSTOUT invalid | t <sub>COH</sub> | 0 | _ | ns | | R8 | RSTOUT invalid to Configuration Override High Impedance | t <sub>ROICZ</sub> | _ | 1 | t <sub>CYC</sub> | During low power STOP, the synchronizers for the RESET input are bypassed and RESET is asserted asynchronously to the system. Thus, RESET must be held a minimum of 100 ns. Figure 19. RESET and Configuration Override Timing ### **NOTE** Refer to the CCM chapter of the MCF5301x Reference Manual for more information. ### 5.10 USB On-The-Go The MCF53017 device is compliant with industry standard USB 2.0 specification. ## 5.11 SSI Timing Specifications This section provides the AC timings for the SSI in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (SSI\_TCR[TSCKP] = 0, SSI\_RCR[RSCKP] = 0) and a non-inverted frame sync (SSI\_TCR[TFSI] = 0, SSI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SSI\_BCLK) and/or the frame sync (SSI\_FS) shown in the figures below. Table 17. SSI Timing - Master Modes<sup>1</sup> | Num | Description | Symbol | Min | Max | Units | Notes | |-----|----------------------------------------------|-------------------|--------------------|-----|-------------------|-------| | S1 | SSI_MCLK cycle time | t <sub>MCLK</sub> | $8 \times t_{SYS}$ | _ | ns | 2 | | S2 | SSI_MCLK pulse width high / low | | 45% | 55% | t <sub>MCLK</sub> | | | S3 | SSI_BCLK cycle time | t <sub>BCLK</sub> | $8 \times t_{SYS}$ | _ | ns | 3 | | S4 | SSI_BCLK pulse width | | 45% | 55% | t <sub>BCLK</sub> | | | S5 | SSI_BCLK to SSI_FS output valid | | _ | 15 | ns | | | S6 | SSI_BCLK to SSI_FS output invalid | | 0 | _ | ns | | | S7 | SSI_BCLK to SSI_TXD valid | | _ | 15 | ns | | | S8 | SSI_BCLK to SSI_TXD invalid / high impedence | | -2 | _ | ns | | | S9 | SSI_RXD / SSI_FS input setup before SSI_BCLK | | 10 | _ | ns | | | S10 | SSI_RXD / SSI_FS input hold after SSI_BCLK | | 0 | _ | ns | | <sup>&</sup>lt;sup>1</sup> All timings specified with a capactive load of 25pF. Table 18. SSI Timing — Slave Modes<sup>1</sup> | Num | Description | Symbol | Min | Max | Units | Notes | |-----|--------------------------------------------------------------|-------------------|--------------------|-----|-------------------|-------| | S11 | SSI_BCLK cycle time | t <sub>BCLK</sub> | $8 \times t_{SYS}$ | _ | ns | | | S12 | SSI_BCLK pulse width high / low | | 45% | 55% | t <sub>BCLK</sub> | | | S13 | SSI_FS input setup before SSI_BCLK | | 10 | _ | ns | | | S14 | SSI_FS input hold after SSI_BCLK | | 2 | _ | ns | | | S15 | SSI_BCLK to SSI_TXD / SSI_FS output valid | | _ | 15 | ns | | | S16 | SSI_BCLK to SSI_TXD / SSI_FS output invalid / high impedence | | 0 | | ns | | | S17 | SSI_RXD setup before SSI_BCLK | | 10 | _ | ns | | | S18 | SSI_RXD hold after SSI_BCLK | | 2 | _ | ns | | All timings specified with a capactive load of 25pF. SSI\_MCLK can be generated from SSI\_CLKIN or a divided version of the internal system clock (SYSCLK). SSI\_BCLK can be derived from SSI\_CLKIN or a divided version of SYSCLK. If the SYSCLK is used, the minimum divider is 6. If the SSI\_CLKIN input is used, the programmable dividers must be set to ensure that SSI\_BCLK does not exceed 4 x f<sub>SYS</sub>. Figure 20. SSI Timing — Master Modes Figure 21. SSI Timing — Slave Modes # 5.12 I<sup>2</sup>C Input/Output Timing Specifications Table 19 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 22. Table 19. I<sup>2</sup>C Input Timing Specifications between SCL and SDA | Num | Characteristic | Min | Max | Units | |-----|--------------------------------------------------------------------------------|-----|-----|------------------| | l1 | Start condition hold time | 2 | _ | t <sub>cyc</sub> | | 12 | Clock low period | 8 | _ | t <sub>cyc</sub> | | 13 | I2C_SCL/I2C_SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | Table 19. I<sup>2</sup>C Input Timing Specifications between SCL and SDA (continued) | Num | Characteristic | Min | Max | Units | |-----|--------------------------------------------------------------------------------|-----|-----|------------------| | 15 | I2C_SCL/I2C_SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | | 1 | ms | | 16 | Clock high time | 4 | _ | t <sub>cyc</sub> | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 | _ | t <sub>cyc</sub> | | 19 | Stop condition setup time | 2 | _ | t <sub>cyc</sub> | Table 20 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 22. Table 20. I<sup>2</sup>C Output Timing Specifications between SCL and SDA | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------------------------------------------------------|-----|-----|------------------| | I1 <sup>1</sup> | Start condition hold time | 6 | _ | t <sub>cyc</sub> | | I2 <sup>1</sup> | Clock low period | 10 | _ | t <sub>cyc</sub> | | I3 <sup>2</sup> | I2C_SCL/I2C_SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ ) | _ | _ | μs | | I4 <sup>1</sup> | Data hold time | 7 | _ | t <sub>cyc</sub> | | I5 <sup>3</sup> | I2C_SCL/I2C_SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 3 | ns | | I6 <sup>1</sup> | Clock high time | 10 | _ | t <sub>cyc</sub> | | I7 <sup>1</sup> | Data setup time | 2 | _ | t <sub>cyc</sub> | | I8 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 | _ | t <sub>cyc</sub> | | I9 <sup>1</sup> | Stop condition setup time | 10 | _ | t <sub>cyc</sub> | Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 20. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 20 are minimum values. Figure 22 shows timing for the values in Table 20 and Table 19. Figure 22. I<sup>2</sup>C Input/Output Timings Because I2C\_SCL and I2C\_SDA are open-collector-type outputs, which the processor can only actively drive low, the time I2C\_SCL or I2C\_SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. ### 5.13 Fast Ethernet AC Timing Specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. ### 5.13.1 Receive Signal Timing Specifications The following timing specs meet the requirements for both MII and 7-Wire style interfaces for a range of transceiver devices. **Table 21. Receive Signal Timing** | Num | Characteristic | MII Mode | | RMII Mode | | Unit | |-------|--------------------------------------------------|----------|-----|-----------|-----|--------------| | Nulli | Characteristic | Min | Max | Min | Max | Oille | | E1 | RXD[n:0], RXDV, RXER to RXCLK setup <sup>1</sup> | 5 | _ | 4 | _ | ns | | E2 | RXCLK to RXD[n:0], RXDV, RXER hold <sup>1</sup> | 5 | _ | 2 | _ | ns | | E3 | RXCLK pulse width high | 35% | 65% | 35% | 65% | RXCLK period | | E4 | RXCLK pulse width low | 35% | 65% | 35% | 65% | RXCLK period | In MII mode, n = 3; In RMII mode, n = 1 Figure 23. MII Receive Signal Timing Diagram ## **5.13.2 Transmit Signal Timing Specifications** **Table 22. Transmit Signal Timing** | Num | Characteristic | MII Mode | | RMII Mode | | Unit | | |-------|----------------------------------------------------|----------|-----|-----------|-----|--------------------|--| | Nulli | Characteristic | Min | Max | Min | Max | Oille | | | E5 | TXCLK to TXD[n:0], TXEN, TXER invalid <sup>1</sup> | 5 | _ | 5 | _ | ns | | | E6 | TXCLK to TXD[n:0], TXEN, TXER valid <sup>1</sup> | _ | 25 | _ | 10 | ns | | | E7 | TXCLK pulse width high | 35% | 65% | 35% | 65% | t <sub>TXCLK</sub> | | | E8 | TXCLK pulse width low | 35% | 65% | 35% | 65% | t <sub>TXCLK</sub> | | In MII mode, n = 3; In RMII mode, n = 1 Figure 24. MII Transmit Signal Timing Diagram # 5.13.3 Asynchronous Input Signal Timing Specifications **Table 23. MII Transmit Signal Timing** | Num | Characteristic | | Max | Unit | |-----|------------------------------|-----|-----|--------------| | E9 | CRS, COL minimum pulse width | 1.5 | _ | TXCLK period | Figure 25. MII Async Inputs Timing Diagram ### 5.13.4 MII Serial Management Timing Specifications **Table 24. MII Serial Management Channel Signal Timing** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------|------------------|-----|-----|--------------------| | E10 | MDC cycle time | t <sub>MDC</sub> | 400 | _ | ns | | E11 | MDC pulse width | | 40 | 60 | % t <sub>MDC</sub> | | E12 | MDC to MDIO output valid | | _ | 375 | ns | | E13 | MDC to MDIO output invalid | | 25 | _ | ns | | E14 | MDIO input to MDC setup | | 10 | _ | ns | | E15 | MDIO input to MDC hold | | 0 | _ | ns | Figure 26. MII Serial Management Channel Timing Diagram ## 5.14 32-Bit Timer Module Timing Specifications Table 25 lists timer module AC timings. **Table 25. Timer Module AC Timing Specifications** | Name | Characteristic | Min | Max | Unit | |------|-------------------------------------------|-----|-----|------------------| | T1 | DT0IN / DT1IN / DT2IN / DT3IN cycle time | 3 | _ | t <sub>CYC</sub> | | T2 | DT0IN / DT1IN / DT2IN / DT3IN pulse width | 1 | _ | t <sub>CYC</sub> | ## 5.15 DSPI Timing Specifications The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with both master and slave operations. Many of the transfer attributes are programmable. Table 26 provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the *MCF5301x Reference Manual* for information on the modified transfer formats used for communicating with slower peripheral devices. Table 26. DSPI Module AC Timing Specifications<sup>1</sup> | Name | Characteristic | Symbol | Min | Max | Unit | Notes | |----------|----------------------------------|------------------|-------------------------------|------------------|------|-------| | DS1 | DSPI_SCK Cycle Time | t <sub>SCK</sub> | 4 x t <sub>SYS</sub> | _ | ns | 2 | | DS2 | DSPI_SCK Duty Cycle | _ | (tsck ÷ 2) - 2.0 | (tsck ÷ 2) + 2.0 | ns | 3 | | Master M | ode | | | | | • | | DS3 | DSPI_PCSn to DSPI_SCK delay | t <sub>CSC</sub> | (2 × t <sub>SYS</sub> ) - 1.5 | _ | ns | 4 | | DS4 | DSPI_SCK to DSPI_PCSn delay | t <sub>ASC</sub> | $(2 \times t_{SYS}) - 3.0$ | _ | ns | 5 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | _ | 5 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | _ | <b>-</b> 5 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | _ | 9 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | _ | 0 | _ | ns | | | Slave Mo | de | • | | | | • | | DS9 | DSPI_SCK to DSPI_SOUT valid | _ | _ | 4 | ns | | Table 26. DSPI Module AC Timing Specifications<sup>1</sup> (continued) | Name | Characteristic | Symbol | Min | Max | Unit | Notes | |------|------------------------------------------|--------|-----|-----|------|-------| | DS10 | DSPI_SCK to DSPI_SOUT invalid | _ | 0 | _ | ns | | | DS11 | DSPI_SIN to DSPI_SCK input setup | _ | 2 | _ | ns | | | DS12 | DSPI_SCK to DSPI_SIN input hold | _ | 7 | _ | ns | | | DS13 | DSPI_SS active to DSPI_SOUT driven | _ | _ | 20 | ns | | | DS14 | DSPI_SS inactive to DSPI_SOUT not driven | _ | _ | 18 | ns | | <sup>&</sup>lt;sup>1</sup> Timings shown are for DMCR[MTFE] = 0 (classic SPI) and DCTAR*n*[CPHA] = 0. Data is sampled on the DSPI\_SIN pin on the odd-numbered DSPI\_SCK edges and driven on the DSPI\_SOUT pin on even-numbered DSPI edges. <sup>&</sup>lt;sup>5</sup> The DSPI\_SCK to DSPI\_PCS*n* delay is programmable in DCTAR*n*[PASC] and DCTAR*n*[ASC]. Figure 27. DSPI Classic SPI Timing — Master Mode When in master mode, the baud rate is programmable in DCTARn[DBR], DCTARn[PBR], and DCTARn[BR]. <sup>&</sup>lt;sup>3</sup> This specification assumes a 50/50 duty cycle setting. The duty cycle is programmable in DCTAR*n*[DBR], DCTAR*n*[CPHA], and DCTAR*n*[PBR]. <sup>&</sup>lt;sup>4</sup> The DSPI\_PCSn to DSPI\_SCK delay is programmable in DCTARn[PCSSCK] and DCTARn[CSSCK]. Figure 28. DSPI Classic SPI Timing — Slave Mode ## 5.16 eSDHC Electrical Specifications This section describes the electrical information of the eSDHC. ### 5.16.1 eSDHC Timing Figure 29 depicts the timing of eSDHC, and Table 29 lists the eSDHC timing characteristics. **Table 27. eSDHC Interfacde Timing Specifications** | ID | Parameter | Symbols | Min | Max | Unit | |---------|--------------------------------------------------|------------------------------|------------|-----|------| | Card In | put Clock | | | | I | | SD1 | Clock Frequency (Low Speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | Clock Frequency (SD/SDIO Full Speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25 | MHz | | | Clock Frequency (MMC Full Speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20 | MHz | | | Clock Frequency (Identification Mode) | f <sub>OD</sub> <sup>4</sup> | 100 | 400 | kHz | | SD2 | Clock Low Time | t <sub>WL</sub> | 7 | _ | ns | | SD3 | Clock High Time | t <sub>WH</sub> | 7 | _ | ns | | SD4 | Clock Rise Time | t <sub>TLH</sub> | _ | 3 | ns | | SD5 | Clock Fall Time | t <sub>THL</sub> | _ | 3 | ns | | eSDHC | Output / Card Inputs SDHC_CMD, SDHC_DAT (Referen | nce to SDHC_C | LK) | | | | SD6 | eSDHC Output Delay | t <sub>OD</sub> | <b>-</b> 5 | 5 | ns | | eSDHC | Input / Card Outputs SDHC_CMD, SDHC_DAT (Referen | nce to SDHC_C | LK) | | | | SD7 | eSDHC Input Setup Time | t <sub>ISU</sub> | 4 | _ | ns | | SD8 | eSDHC Input Hold Time | t <sub>IH</sub> | 0 | _ | ns | <sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. ### 5.16.2 eSDHC Electrical DC Characterisics Table 28 lists the eSDHC electrical DC characteristics. Table 28. MMC/SD Interface Electrical Specifications | Num | Parameter | Design<br>Value | Min | Max | Unit | Condition/Remark | |-----------|---------------------------|-----------------|------|-----------------------|------|---------------------------------------------------------------------------------| | General | , | • | | <u> </u> | I. | | | 1 | Peak Voltage on All Lines | _ | -0.3 | V <sub>DD</sub> + 0.3 | V | | | All Input | s | • | | | • | | | 2 | Input Leakage Current | _ | -10 | 10 | uA | | | All Outp | uts | | | | | | | 3 | Output Leakage Current | _ | -10 | 10 | uA | | | Power S | upply | | | | | | | 4 | Supply Voltage (HV card) | 3.1 | 2.7 | 3.6 | V | for high voltage cards, must<br>provide this voltage for card<br>initialization | | 5 | Supply Voltage (LV card) | 1.8 | 1.65 | 1.95 | V | for low voltage cards | MCF5301x Data Sheet, Rev. 5 <sup>&</sup>lt;sup>2</sup> In normal data transfer mode for SD/SDIO card, clock frequency can be any value from 0 to 25 MHz. <sup>&</sup>lt;sup>3</sup> In normal data transfer mode for MMC card, clock frequency can be any value from 0 to 20 MHz. <sup>&</sup>lt;sup>4</sup> In card identification mode, card clock must be 100 kHz – 400 kHz, voltage ranges from 2.7 to 3.6 V. | Num | Parameter | Design | Min | Max | Unit | Condition/Remark | |----------|-----------------------|--------|-------------------------|-------------------------|------------|------------------------------------------------| | 110 | | Value | | | <b>C</b> 1 | | | 5 | Power Up Time | _ | _ | 250 | ms | | | 6 | Supply Current | _ | 100 | 200 | mA | | | Bus Sigi | nal Line Load | | | | | | | 7 | Pull-up Resistance | 47 | 10 | 100 | kohm | Internal PU | | 8 | Open Drain Resistance | NA | NA | NA | kohm | For MMC cards only | | Open Dr | ain Signal Level | | | | | For MMC cards only | | 9 | Output High Voltage | _ | V <sub>DD</sub> – 0.2 | _ | ٧ | I <sub>OH</sub> = -100 μA | | 10 | Output Low Voltage | _ | _ | 0.3 | V | I <sub>OL</sub> = 2 mA | | Bus Sigi | nal Levels | | | | | | | 11 | Output HIGH Voltage | _ | 0.75 x V <sub>DD</sub> | _ | V | I <sub>OH</sub> = -100 μA @V <sub>DD</sub> min | | 12 | Output LOW Voltage | _ | _ | 0.125 x V <sub>DD</sub> | V | I <sub>OL</sub> = 100 μA @V <sub>DD</sub> min | | 13 | Input HIGH Voltage | _ | 0.625 x V <sub>DD</sub> | V <sub>DD</sub> + 3 | ٧ | | | 14 | Input LOW Voltage | _ | V <sub>SS</sub> - 0.3 | 0.25 x V <sub>DD</sub> | ٧ | | Table 28. MMC/SD Interface Electrical Specifications (continued) ## 5.17 SIM Electrical Specifications Each SIM card interface consist of a total of 12 pins (two separate ports of six pins each. Mostly one port with 5 pins is used). The interface is meant to be used with synchronous SIM cards. This means that the SIM module provides a clock for the SIM card to use. The frequency of this clock is normally 372 times the data rate on the TX/RX pins, however SIM module can work with CLK equal to 16 times the data rate on TX/RX pins. There is no timing relationship between the clock and the data. The clock that the SIM module provides to the SIM card is used by the SIM card to recover the clock from the data, like a standard UART. All six (or five when a bidirectional TXRX is used) of the pins for each half of the SIM module are asynchronous to each other. There are no required timing relationships between the signals in normal mode. However, there are some in reset and power down sequences. ### 5.17.1 General Timing Requirements Figure 30 shows the timing of the SIM module, and Table 29 lists the timing parameters. Figure 30. SIM Clock Timing Diagram Table 29. SIM Timing Specification—High Drive Strength | Num | Description | Symbol | Min | Max | Unit | |-----|--------------------------------------------|--------------------|------|------------------------------------|------| | 1 | SIM Clock Frequency (SIM_CLK) <sup>1</sup> | S <sub>freq</sub> | 0.01 | 5 (Some new cards<br>may reach 10) | MHz | | 2 | SIM_CLK Rise Time <sup>2</sup> | S <sub>rise</sub> | _ | 20 | ns | | 3 | SIM_CLK Fall Time <sup>3</sup> | S <sub>fall</sub> | _ | 20 | ns | | 4 | SIM Input Transition Time (RX, SIM_PD) | S <sub>trans</sub> | _ | 25 | ns | <sup>&</sup>lt;sup>1</sup> 50% duty cycle clock ### 5.17.2 Reset Sequence ### 5.17.2.1 Cards with Internal Reset The reset sequence for this kind of SIM card is as follows (see Figure 31): - After powerup, the clock signal is enabled on SIM\_CLK (time T0) - After 200 clock cycles, RX must be high. - The card must send a response on RX acknowledging the reset between 400 and 40,000 clock cycles after T0. Figure 31. Internal-Reset Card Reset Sequence #### 5.17.2.2 Cards with Active-Low Reset The sequence of reset for this kind of card is as follows (see Figure 32): - 1. After powerup, the clock signal is enabled on SIM CLK (time T0) - 2. After 200 clock cycles, RX must be high. - 3. SIM\_RST must remain low for at least 40,000 clock cycles after T0 (no response is to be received on RX during those 40,000 clock cycles) - 4. SIM\_RST is set high (time T1) - 5. SIM\_RST must remain high for at least 40,000 clock cycles after T1 and a response must be received on RX between 400 and 40,000 clock cycles after T1. $<sup>^2</sup>$ With C = 50pF $<sup>^3</sup>$ With C = 50pF Figure 32. Active-Low-Reset Card Reset Sequence ### 5.17.3 Power Down Sequence Power down sequence for SIM interface is as follows: - 1. SIM PD port detects the removal of the SIM card - SIM RST goes low - 3. SIM\_CLK goes low - 4. SIM TX goes low - 5. SIM VEN goes low Each of these steps is completed in one CKIL period (usually 32 kHz). Power-down may be started in response to a card-removal detection or launched by the processor. Figure 33 and Table 30 show the usual timing requirements for this sequence, with Fckil = CKIL frequency value. **Table 30. Timing Requirements for Power Down Sequence** | Num | Description | Symbol | Min | Max | Unit | |-----|--------------------------------------|----------------------|--------------------------------|-----|------| | 1 | SIM reset to SIM clock stop | S <sub>rst2clk</sub> | 0.9 ÷ f <sub>CKIL</sub> | 0.8 | μs | | 2 | SIM reset to SIM TX data low | S <sub>rst2dat</sub> | 1.8 ÷ <i>f</i> <sub>CKIL</sub> | 1.2 | μs | | 3 | SIM reset to SIM Voltage Enable Low | S <sub>rst2ven</sub> | 2.7 ÷ f <sub>CKIL</sub> | 1.8 | μs | | 4 | SIM Presence Detect to SIM reset Low | S <sub>pd2rst</sub> | 0.9 ÷ f <sub>CKIL</sub> | 25 | ns | Figure 33. SmartCard Interface Power-Down AC Timing ### 5.18 IIM/Fusebox Electrical Specifications **Table 31. IIM/Fusebox Timing Characteristics** | Num | Description | Symbol | Min | Max | Unit | |-----|-------------------------------------|----------------------|-----|-----|------| | 1 | Program time for eFuse <sup>1</sup> | t <sub>program</sub> | 125 | _ | μs | The program length is defined by the value defined in IIM\_FCR[PRG\_LENGTH] of the IIM module. The value to program is based on a 32 kHz clock source $(4 \div 32 \text{ kHz} = 125 \mu\text{s})$ ### 5.19 Voice Codec The voice codec function is analog-to-digital and digital-to-analog conversion of the voice signal. The following section contains detailed electrical specifications for the analog and digital parts' performance. The voice codec is powered down when not enabled for power consumption. Table 32 shows the voice codec general specifications. **Table 32. Voice Codec General Specifications** | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------------------------|-------------------------------------------|-------|--------------|-------|------------| | CODEC Input clock CODEC_CLK | VCLK[2:0]=0 | _ | 16.8 | _ | MHz | | | VCLK[2:0]=1,2 | _ | 19.44 | _ | MHz | | | VCLK[2:0]=3 | _ | 20.0 | _ | MHz | | | VCLK[2:0]=4 | _ | 24.0 | _ | MHz | | | VCLK[2:0]=5<br>VCLK[2:0]=6 | | 26.0<br>28.0 | | MHz<br>MHz | | | VCLK[2:0]=0<br>VCLK[2:0]=7 | _ | 30.0 | _ | MHz | | VAG input Voltage | No Load,<br>AVDD (CODEC_REGBYP) =<br>2.5V | 1.225 | 1.325 | 1.425 | V | | Ref_Codec_p | | TBD | 1.665 | TBD | V | | Ref_Codec_n | | TBD | 0.985 | TBD | V | | VAG External Cap | | _ | 0.1 | _ | μF | | avoco_ref_codec_p External Cap | | _ | 0.1 | _ | μF | | avoco_ref_codec_n External Cap | | _ | 0.1 | _ | μF | | avoco_vagout_codec External Cap | | _ | 0.1 | _ | μF | | Codec Analog Supply Current (includes Rx and Tx paths) | AVDD (CODEC_REGBYP) = 2.5V, operational | _ | 5 | 6 | mA | | | Power-down mode | _ | _ | 5 | μА | | Codec Digital Supply Current <sup>1</sup> | Operational mode | _ | _ | 1 | mA | | Response to input ON/OFF (settling time at turn on) | | _ | _ | 1 | ms | More accurate estimation will be given after some progress in design. ### 5.19.1 Voice Codec ADC Specifications Voice coding function includes a 50 kHz second-order, low-pass anti-aliasing filter, an analog-to-digital converter, digital filters for decimation, band-passing, frequency ripple compensation, and DSP interface logic. The audio input A/D converter converts the incoming signal to 13-bit two's-compliment linear PCM words at an 8 or 8.1 kHz rate. Following the A/D converter, the signal is digitally filtered, low-pass, and selectable high-pass. Table 33 shows the voice coding specifications. Table 33. Voice Codec ADC Specifications<sup>1</sup> | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|-----|----------|-------| | Power Supply Rejection Ratio with respect to AVDD (CODEC_REGBYP) <sup>2</sup> | 20Hz to 100kHz,<br>with 100 mV <sub>pp</sub> noise applied to AVDD,<br>with an external VAG cap | 50 | 60 | _ | dB | | Peak Input | (+3dBm0) <sup>3</sup> on an individual differential pin (ADC_P or ADC_M) | VAG-0.34 | | VAG+0.34 | V | | Tx AC Input Impedance | f=1.02kHz | 100 | _ | _ | kΩ | | Absolute Gain | 0dBm0@1.02kHz | -1.0 | _ | 1.0 | dB | Table 33. Voice Codec ADC Specifications<sup>1</sup> (continued) | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------|--------------------------------------------------|----------------------------------------------| | Gain vs. Signal | Relative to -10dBm0 @1.02kHz<br>+3 to -40dBm0<br>-40 to -50dBm0<br>-50 to -55dBm0 | -0.25<br>-1.2<br>-1.3 | _<br>_<br>_ | 0.25<br>1.2<br>1.3 | dB<br>dB<br>dB | | Total Distortion | 1.02kHz tone (linear) | | | | | | (noise and harmonic)<br>(300Hz – 20kHz Noise BW in<br>300Hz – 4kHz measured BW<br>out) | +2dBm0 <sup>4</sup> 0dBm0 -6dBm0 -10dBm0 -20dBm0 -30dBm0 -40dBm0 -45dBm0 -55dBm0 | 57<br>60<br>60<br>55<br>45<br>35<br>25<br>20 | 60<br>64<br>70<br>65<br>55<br>45<br>35<br>30<br>20 | | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Idle Channel Noise <sup>5</sup> | Psophometric Weighting at the output | _ | _ | -72 | dBm0p | | Digital Offset <sup>6</sup> | | _ | _ | 5 | %Full<br>Scale | | Frequency Response | Relative to 0dBm0@1.02kHz | | | | | | VCIHPF = logic high | 50Hz<br>60Hz <sup>7</sup><br>200Hz<br>300 to 3000Hz<br>3400Hz <sup>8</sup><br>4000Hz<br>4600Hz | -8<br>-0.5<br>-1.0<br><br> | _<br>_<br>_<br>_<br>_<br>_ | -25<br>-23<br>-0.5<br>+0.5<br>+0.1<br>-14<br>-35 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Frequency Response | Relative to 0dBm0@1.02kHz | | | | | | VCIHPF=logic low | 50Hz<br>200Hz<br>300 to 3000Hz<br>3400Hz <sup>9</sup><br>4000Hz<br>4600Hz | -0.5<br>-0.5<br>-0.5<br>-1.0<br> | _<br>_<br>_<br>_<br>_ | +0.5<br>+0.5<br>+0.5<br>+0.1<br>-14<br>-35 | dB<br>dB<br>dB<br>dB<br>dB | | Inband Spurious | 1.02kHz @ 0dBm0,<br>300 to 3kHz | _ | _ | -48 | dB | | Crosstalk D/A to A/D | D/A = 0 dBm0 @1.02kHz<br>Measured while stimulated w/ 2667Hz<br>@-50dBm0 | _ | _ | <del>-</del> 75 | dB | | Intermodulation Distortion | Two frequencies of amplitudes –4 to –21 dBm0 from the range 300 to 3400Hz | _ | _ | -41 | dB | Table 33. Voice Codec ADC Specifications<sup>1</sup> (continued) | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------------------|-------------------------------------------------|-----|-----|-----|-------| | Filter Group Delay | 500Hz < f < 600Hz | _ | _ | 260 | μS | | VCIHPF=logic high | 600Hz < f < 800Hz | | — | 155 | μS | | CODEC_CLK=26MHz | 800Hz < f < 1kHz | | — | 57 | μS | | (Relative to 1.6kHz) | 1kHz < f < 1.6kHz | | — | 15 | μS | | | 1.6kHz < f < 2.6kHz | _ | _ | 95 | μS | | | 2.6kHz < f < 2.8kHz | | — | 135 | μS | | | 2.8kHz < f < 3.0kHz | _ | _ | 190 | μS | | Filter Group Delay | f < 1.6kHz | -40 | _ | 0 | μS | | VCIHPF=logic low | 1.6kHz < f < 2.6kHz | 0 | — | 100 | μS | | CODEC_CLK=26MHz | 2.6kHz < f < 2.8kHz | _ | _ | 150 | μS | | (Relative to 1.6kHz) | 2.8kHz < f < 3.0kHz | _ | _ | 200 | μS | | Filter Absolute Group Delay<br>VCIHPF=logic high | f=1.6kHz | _ | _ | 300 | μS | | Filter Absolute Group Delay<br>VCIHPF=logic low | f=1.6kHz | _ | _ | 235 | μS | | Out of Band input fold-in spurious | with 0dBm0 input signal from 4.6 kHz to 8.4 kHz | _ | _ | -50 | dB | <sup>&</sup>lt;sup>1</sup> All analog signals are referenced to VAG unless otherwise noted. Power Supply Rejection Ratio is for Longjing IC only. Total PSRR from battery to output is obtained by summing the PSRR from Neptune to the one from the Regulator in Seaweed. It is assumed that the regulators in Seaweed will have a minimum PSRR of 45 dB. <sup>&</sup>lt;sup>3</sup> For A/D differential input (ADC\_P - ADC\_M) 0dBm0 = 340mV<sub>rms</sub>. The codec output will not "foldback" or oscillate if overdriven, but clip. <sup>&</sup>lt;sup>4</sup> The digital word corresponding to +3dBm0 is '01111111111111'b. Therefore if the audio level is set to +3dBm0, any variation in gain could cause large distortion if the digital number exceeds '0111111111111'b. For this reason the maximum recommended signal for low distortion is +3dBm0 – (Absolute Gain Error) = +2dBm0. $<sup>^{5}</sup>$ GSM Spec = -64 0dB. <sup>&</sup>lt;sup>6</sup> This value is a preliminary target. The final number will be specified after obtaining the production statistical data. <sup>&</sup>lt;sup>7</sup> Small frequency response deviation from straight line in the 60:200 Hz range is acceptable by spec requirements. <sup>8</sup> Small frequency response deviation from straight line in the 3400:4000 Hz range is acceptable by spec requirements. <sup>9</sup> Small frequency response deviation from straight line in the 3400:4000 Hz range is acceptable by spec requirements. Figure 34 and Figure 35 show the filter frequency response for the audio signal for voice coding path. (All filter frequencies increase by 8.1/8.0 if VCLK is selected to generate $f_{SYNC}=8.1 \text{kHz}$ ). Figure 34. Voice Signal Frequency Response Requirements at the ADC Path (VCIHPF=0, LPF Alone Without HPF) Figure 35. Voice Signal Frequency Response Requirements at the ADC Path (VCIHPF=1, HPF and LPF Together) ### 5.19.2 Voice Codec DAC Specifications Voice-decoding function includes frequency ripple compensation, interpolation, digital-to-analog conversion, and anti-imaging filter. The input signal for the voice-decoding function is in linear 16-bit two's compliment PCM words at an 8 kHz or 8.1 kHz rate. Table 34 shows the voice decoding specifications. | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-----|--------------------|----------------| | Output Level | +3dbm0 <sup>2</sup> (clipping level) on an individual differential output pin (CODEC_DACP or CODEC_DACN) | VAG-0.5 | _ | VAG+0.5 | V | | Output Source Impedance | 10kΩ Load | _ | 100 | _ | Ω | | Output Power Supply Rejection<br>Ratio | 20Hz to 100kHz with 100 mVrms,<br>noise applied to AVDD<br>(CODEC_REGBYP) | 50 | 60 | _ | dBa | | Absolute Gain | 0dBm0@1.02kHz | -1.0 | | 1.0 | dB | | Gain vs. Signal | -10dBm0@1.02kHz | | | | | | | +3 to -40dBm0<br>-40 to -50dB<br>-50 to -55dBm0 | -0.25<br>-1.2<br>-1.3 | | 0.25<br>1.2<br>1.3 | dB<br>dB<br>dB | Table 34. Voice Codec DAC Specifications<sup>1</sup> (continued) | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------|--------------------------------------------------|----------------------------------------| | Total Distortion | 1.02 kHz tone (linear) | | | | | | (4 kHz noise BW in<br>300 Hz – 20 kHz measured BW<br>out) | +2 dBm0<br>0 dBm0<br>-6 dBm0<br>-10 dBm0<br>-20 dBm0<br>-30 dBm0<br>-40 dBm0<br>-45 dBm0<br>-55 dBm0 | 57<br>60<br>60<br>55<br>45<br>35<br>25<br>20 | 60<br>64<br>70<br>65<br>55<br>45<br>35<br>30<br>20 | <br> -<br> -<br> -<br> -<br> -<br> -<br> -<br> - | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Idle Channel Noise <sup>3</sup> | A weighted to 20kHz | _ | -78 | -73 | dBm0 | | (At CODEC out) | 8kHz, 30Hz BW, D/A = zero code | N | o spuriou | s | | | Differential offset | T <sub>A</sub> = 70 °□C<br>T <sub>A</sub> = 25 °□C | | _ | 40<br>30 | mV | | Frequency Response VCOHPF = logic high (Min. limit valid for CODEC_CLK=26MHz) | Relative to 0dBm0@1.02kHz 50Hz 60Hz <sup>4</sup> 200Hz 300–3000Hz 3400Hz <sup>5</sup> 4000Hz 4600Hz | <br>-8<br>-0.5<br>-0.8<br> | <br> | -25<br>-23<br>-0.5<br>+0.5<br>+0.1<br>-14<br>-35 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Frequency Response VCOHPF = logic low (Min. limit valid for CODEC_CLK=26MHz) | Relative to 0dBm0@1.02kHz 50Hz 200Hz 300–3000Hz 3400Hz <sup>6</sup> 4000Hz 4600Hz | -0.5<br>-0.5<br>-0.5<br>-0.8<br> | | +0.5<br>+0.5<br>+0.5<br>+0.1<br>-14<br>-35 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | Inband Spurious | 1.02kHz @ 0dBm0, 300 to 3kHz | _ | _ | -48 | dB | | Out-of-Band Spurious<br>(Interpolation Image Suppression) | 300 to 3400Hz @ 0dBm0 input<br>4600 to 7600Hz<br>7600 to 8400Hz<br>8400 to 20,000Hz | _ | _ | -50<br>-50<br>-50 | dB<br>dB<br>dB | | Crosstalk A/D to D/A | A/D = 0dBm0 @1.02kHz | _ | _ | <b>-</b> 75 | dB | | Intermodulation Distortion | Two frequencies. of amplitudes –4 to –21 dBm0 from the range 300 to 3400Hz | _ | _ | <b>-41</b> | dB | Table 34. Voice Codec DAC Specifications<sup>1</sup> (continued) | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------------------|---------------------|-----|-----|-----|-------| | Filter Group Delay | 500Hz < f < 600Hz | _ | _ | 300 | μS | | VCOHPF = logic high | 600Hz < f < 800Hz | _ | _ | 200 | μS | | CODEC_CLK=26 MHz | 800Hz < f < 1kHz | _ | _ | 70 | μS | | (Relative to 1.6kHz) | 1kHz < f < 1.6kHz | _ | | 30 | μS | | | 1.6kHz < f < 2.6kHz | _ | | 95 | μS | | | 2.6kHz < f < 2.8kHz | _ | | 135 | μS | | | 2.8kHz < f < 3.0kHz | _ | _ | 190 | μS | | Filter Group Delay | f < 1.6kHz | -40 | _ | 0 | μS | | VCOHPF = logic low | 1.6kHz < f < 2.6kHz | 0 | _ | 100 | μS | | CODEC_CLK=26 MHz (Relative | 2.6kHz < f < 2.8kHz | _ | | 160 | μS | | to 1.6kHz) | 2.8kHz < f < 3.0kHz | _ | _ | 200 | μS | | Filter Absolute Group Delay VCOHPF = logic high | f=1.6kHz | _ | _ | 350 | μ\$ | | Filter Absolute Group Delay VCOHPF = logic low | f=1.6kHz | _ | _ | 320 | μS | <sup>&</sup>lt;sup>1</sup> All analog signals are referenced to VAG unless otherwise noted. Output is 0dbm0 unless noted. <sup>&</sup>lt;sup>2</sup> For D/A differential output (CODEC\_DACP - CODEC\_DACN) 0dBm0 = 500 mV<sub>rms</sub>. <sup>&</sup>lt;sup>3</sup> GSM Spec = -64. <sup>&</sup>lt;sup>4</sup> Small frequency response deviation from straight line in the 60:200 Hz range is acceptable by spec requirements. <sup>&</sup>lt;sup>5</sup> Small frequency response deviation from straight line in the 3400:4000 Hz range is acceptable by spec requirements. <sup>&</sup>lt;sup>6</sup> Small frequency response deviation from straight line in the 3400:4000 Hz range is acceptable by spec requirements. Figure 36 and Figure 37 show the filter frequency response for the audio signal for voice decoding. The requirements for the decoding path at 3.4 kHz are slightly different from the coding path. (All filter frequencies increase by 8.1/8.0 if VCLK is selected to generate f<sub>SYNC</sub> = 8.1 kHz). Figure 36. Voice Signal Frequency Response Requirements at the DAC Path (VCOHPF=0, LPF Alone Without HPF) Figure 37. Voice Signal Frequency Response Requirements at the DAC Path (VCOHPF=1, HPF and LPF Together) ## 5.20 Integrated Amplifiers ### 5.20.1 Speaker Amplifier The speaker amplifier boosts the power from the DAC and drives the speaker. It also provides analog volume control to optimize the noise performance of the entire channel. Table 35 shows the specifications for the speaker amplifier. | Parameter | Conditions | | Min | Тур | Max | Units | |---------------------------------|------------------------------------|------------------------------------------------|-----|-------|-----|-------| | Quiescent Current | | | | | _ | μΑ | | Shutdown Current | | | _ | TBD | _ | | | Input Reference Offset | | | | | 5 | mV | | Max Output Power | F <sub>in</sub> = 1kHz, TH | $F_{in}$ = 1kHz, THD+N = 1%, $R_L$ = $4\Omega$ | | 600 | _ | mW | | Total Harmonic Distortion (THD) | Gain = 0dB, | Full Power, 500mW | _ | 0.050 | _ | % | | | $R_L = 4\Omega$ , $F_{in} = 1$ kHz | Half Power, 250mW | _ | 0.050 | _ | | | | Gain = 0dB, | Full Power, 500mW | _ | 0.1 | _ | | | | $R_L = 4\Omega$ , $F_{in} = 4kHz$ | Half Power, 250mW | _ | 0.1 | _ | | | Integrated Output Noise | Gain = 0dB, B | W = 20Hz – 20kHz | _ | 15 | _ | μV | Table 35. Speaker Amplifier Specifications **Table 35. Speaker Amplifier Specifications (continued)** | Parameter | Conditions | | Min | Тур | Max | Units | |------------------------------------------|-----------------------|---------------------|-----|------|-----|-------| | Signal to Noise Ratio (SNR) | Gain = 0dB,<br>BW = 2 | _ | 99 | _ | dB | | | Power Supply Rejection Ratio | Gain = 0dB, | f = 217Hz | _ | 60 | | — dB | | $(PSRR) V_{ripple} = 200 \text{mV}_{pp}$ | f = 1kHz | _ | 60 | _ | | | | | | f = 4kHz | _ | 60 | _ | | | Max. Cap Load Drive | No Sustair | ned Oscillations | _ | 300 | | pF | | Output SC Current | | | _ | 625 | _ | mA | | Gain Error | Gain = -45,- | -21, -6, 0, 4, 6 dB | _ | ±0.5 | | dB | ### 5.20.2 Handset Amplifier The handset amplifier boosts the power from the DAC and drives the handset. It also provides analog volume control to optimize the noise performance of the entire channel. Table 36 shows the specifications for handset amplifier. **Table 36. Handset Amplifier Specifications** | Parameter | Con | ditions | Min | Тур | Max | Units | |---------------------------------|------------------------------------|---------------------------------------------------------|-----|-------|-----|-------| | Quiescent Current | | | _ | 800 | _ | μА | | Shutdown Current | | | _ | TBD | _ | | | Input Reference Offset | | | _ | 2 | 5 | mV | | Max. Output Power | F <sub>in</sub> = 1kHz, THD | $0 + N = 1\%, R_L = 8\Omega$ | _ | 300 | _ | mW | | Total Harmonic Distortion (THD) | Gain = 0dB, | Full Power, 250mW | _ | 0.050 | _ | % | | | $R_L = 8\Omega$ , $F_{in} = 1$ kHz | Half Power, 125mW | _ | 0.050 | _ | | | | Gain = 0dB, | Full Power, 250mW | _ | 0.1 | _ | | | | $R_L = 8\Omega$ , $F_{in} = 4kHz$ | Half Power, 125mW | _ | 0.050 | _ | | | Integrated Output Noise | Gain = 0dB, B\ | N = 20Hz - 20kHz | _ | 15 | _ | μV | | Signal to Noise Ratio (SNR) | | / <sub>OUT</sub> = 1.4V <sub>RMS</sub> ,<br>0Hz – 20kHz | _ | 99 | _ | dB | | Power Supply Rejection Ratio | Gain = 0dB, | f = 217Hz | _ | 60 | _ | dB | | (PSRR) | Vripple = 200mVpp | f = 1kHz | _ | 60 | _ | | | | | f = 4kHz | _ | 60 | _ | | | Maximum Cap Load Drive | No Sustained Oscillations | | _ | 300 | _ | pF | | Output SC Current | | | _ | 325 | _ | mA | | Gain Error | Gain = -45, - | 21, -6, 0, 4, 6 dB | _ | ±0.5 | _ | dB | ### 5.20.3 Headphone Amplifier The headphone amplifier boosts the power from the DAC and drives the headphone. It also provides analog volume control to optimize the noise performance of the entire channel. Table 37 shows the specifications for the microphone amplifier. **Table 37. Headphone Amplifier Specifications** | Parameter | Conditions | | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------------------------|---------------------------|-----|------|-----|-------| | Quiescent Current | | | | 600 | _ | μΑ | | Shutdown Current | | | _ | TBD | _ | | | Input Reference Offset | | | _ | 2 | 5 | mV | | Output Power | F <sub>in</sub> = 1kHz, THD+i | $N = 1\%, R_L = 16\Omega$ | _ | 40 | _ | mW | | Total Harmonic Distortion (THD) | Gain = 0dB, $R_L = 16\Omega$ , | Full Power, 31.25mW | _ | 0.05 | _ | % | | | BW = 200Hz – 4kHz | Half Power, 16.5mW | _ | 0.05 | _ | | | Integrated Output Noise | Gain = 0dB, BW = 20Hz - 20kHz | | _ | 15 | _ | μV | | Signal to Noise Ratio (SNR) | Gain = 0dB, $V_{OUT} = 0.7V_{RMS}$ ,<br>BW = 20Hz - 20kHz | | _ | 93 | _ | dB | | Power Supply Rejection Ratio | Gain = 0dB, | f = 217Hz | _ | 60 | _ | dB | | (PSRR) | $V_{ripple} = 200 \text{mV}_{pp}$ | f = 1kHz | _ | 60 | _ | | | f = 4 | | f = 4kHz | _ | 60 | _ | | | Maximum Cap Load Drive | No Sustained Oscillations | | _ | 300 | _ | pF | | Output SC Current | | | _ | 150 | _ | mA | | Gain Error | Gain = -45, -21, -12, -6, -2, 0 dB | | _ | ±0.5 | _ | dB | ### 5.20.4 Microphone Amplifier The microphone amplifier boosts the signal from the microphone and provides it to the ADC. The gain control present in the microphone amplifier helps in optimizing the noise performance of the entire channel. Table 38 shows the specifications for the microphone amplifier. **Table 38. Microphone Amplifier Specifications** | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|------------|-----|-----|-----|-------| | Quiescent Current | | - | 500 | _ | μΑ | | Shutdown Current | | _ | TBD | _ | | | Input Reference Offset | | _ | 2 | 5 | mV | **Table 38. Microphone Amplifier Specifications (continued)** | Parameter | Conditions | | Min | Тур | Max | Units | |---------------------------------|----------------------------------------------------------|-------------------------|-----|------|------|-------| | Total Harmonic Distortion (THD) | Gain = 0dB, Fin = 1k | $V_{OUT} = 0.5V_{RMS}$ | _ | 0.01 | _ | % | | | | $V_{OUT} = 0.35V_{RMS}$ | _ | 0.01 | _ | | | | Gain = 20dB, Fin = 1k | $V_{OUT} = 0.5V_{RMS}$ | _ | 0.01 | _ | | | | | $V_{OUT} = 0.35V_{RMS}$ | _ | 0.01 | _ | | | | Gain = 0dB, Fin = 4k | $V_{OUT} = 0.5V_{RMS}$ | _ | 0.01 | _ | | | | Gain = 20dB, Fin = 4k | $V_{OUT} = 0.35V_{RMS}$ | _ | 0.01 | _ | | | | | $V_{OUT} = 0.5V_{RMS}$ | _ | 0.01 | _ | | | | | $V_{OUT} = 0.35V_{RMS}$ | _ | 0.01 | _ | | | Integrated Output Noise | BW = 20Hz – 20kHz | Gain = 0dB | _ | 12 | _ | μV | | | | Gain = 20dB | _ | 40 | _ | | | Signal to Noise Ratio (SNR) | $V_{OUT} = 0.5V_{RMS}$ ,<br>BW = 20Hz - 20kHz | Gain = 0dB | _ | 92.4 | _ | dB | | | | Gain = 20dB | _ | 81.9 | _ | | | THD plus Noise | $V_{OUT} = 0.35V_{RMS}$ | Gain = 0dB | _ | 80 | _ | dB | | | BW = 20Hz – 20kHz | Gain = 20dB | _ | 80 | _ | | | Power Supply Rejection Ratio | Gain = 0dB, | f = 1kHz | _ | 60 | _ | dB | | | $V_{ripple} = 200 \text{mV}_{pp}$ | f = 4kHz | _ | 60 | _ | | | Commom Mode Rejection Ratio | Gain = 0dB,<br>V <sub>ripple</sub> = 100mV <sub>pp</sub> | f = 1kHz | _ | 50 | _ | dB | | | | f = 4kHz | _ | 50 | _ | | | Gain Error | Gain = 0, 6, 9.56, 15.56, 20, 24, 29.56, 39.9 dB | | _ | ±0.5 | _ | dB | | Input Impedance | Depends on the Gain Setting | | 1.5 | _ | 24.0 | kΩ | # 5.21 JTAG and Boundary Scan Timing Table 39. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|-------------------------------------------------------------------|---------------------|-----|-----|--------------------| | J1 | TCLK Frequency of Operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/3</sub> | | J2 | TCLK Cycle Period | t <sub>JCYC</sub> | 4 | _ | t <sub>CYC</sub> | | J3 | TCLK Clock Pulse Width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK Rise and Fall Times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary Scan Input Data Setup Time to TCLK Rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary Scan Input Data Hold Time after TCLK Rise t <sub>B</sub> | | 26 | _ | ns | | J7 | TCLK Low to Boundary Scan Output Data Valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK Low to Boundary Scan Output High Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI Input Data Setup Time to TCLK Rise | | 4 | _ | ns | | J10 | TMS, TDI Input Data Hold Time after TCLK Rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|-----------------------------------------|---------------------|-----|-----|------| | J11 | TCLK Low to TDO Data Valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK Low to TDO High Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST Assert Time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST Setup Time (Negation) to TCLK High | t <sub>TRSTST</sub> | 10 | _ | ns | JTAG\_EN is expected to be a static signal. Hence, specific timing is not associated with it. Figure 38. Test Clock Input Timing Figure 39. Boundary Scan (JTAG) Timing **Figure 40. Test Access Port Timing** Figure 41. TRST Timing ## 5.22 Debug AC Timing Specifications Table 40 lists specifications for the debug AC timing parameters shown in Figure 42. **Table 40. Debug AC Timing Specification** | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------|-----|-----|------------------| | D0 | PSTCLK cycle time | 1.5 | 1.5 | t <sub>SYS</sub> | | D1 | PSTCLK rising to PSTDDATA valid | _ | 3.0 | ns | | D2 | PSTCLK rising to PSTDDATA invalid | 1.5 | _ | ns | | D3 | DSI-to-DSCLK setup | 1 | _ | PSTCLK | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 | _ | PSTCLK | | D5 | DSCLK cycle time | 5 | _ | PSTCLK | | D6 | BKPT assertion time | 1 | _ | PSTCLK | DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of PSTCLK. Figure 42. Real-Time Trace AC Timing Figure 43. BDM Serial Port AC Timing # 6 Package Information The latest package outline drawings are available on the product summary pages on our web site: <a href="http://www.freescale.com/coldfire">http://www.freescale.com/coldfire</a>. The following table lists the package case number per device. Use these numbers in the web page keyword search engine to find the latest package outline drawings. | Device | Package Type | Case Outline Number | | | |----------|--------------|---------------------|--|--| | MCF53010 | | | | | | MCF53011 | 208 LQFP | 98ASS23458W | | | | MCF53012 | 200 LQFF | 90A3323436VV | | | | MCF53013 | | | | | | MCF53014 | | | | | | MCF53015 | 256 MAPBGA | 98ARH98219A | | | | MCF53016 | 200 WAI DOA | 30AHH 1302 13A | | | | MCF53017 | | | | | **Table 41. Package Information** ### 7 Product Documentation Documentation is available from a local Freescale distributor, a Freescale sales office, the Freescale Literature Distribution Center, or through the Freescale world-wide web address at http://www.freescale.com/coldfire. ## 8 Revision History Table 42 summarizes revisions to this document. #### Table 42. Revision History | Revision | Date | Location | Changes | |----------|-------------|---------------------|-------------------------------------------------------------------------------------| | 3 | 12 Aug 2009 | 1 | Initial public revision | | 4 | 10 Feb 2010 | Table 8<br>Table 41 | Added thermal characteristics for 208LQFP package Added 208LQFP case outline number | | 5 | 3 Mar 2010 | Table 2 | Added non-J suffixed part numbers for the 256MAPBGA package | #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 5220080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MCF53017 Rev. 5 3/2010 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed intended or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. $\label{eq:theorems} \mbox{Freescale} \ \mbox{The Freescale Semiconductor, Inc.} \ \mbox{All other product or service names are the property of their respective owners.}$ $\ensuremath{\mathbb{O}}$ Freescale Semiconductor, Inc. 2010. All rights reserved.