# ICM102A CIF CMOS image sensor # Data Sheet V1.0 July 2002 #### IC Media Corporation 545 East Brokaw Road San Jose, CA 95112, U.S.A. Phone: (408) 451-8838 Fax: (408) 451-8839 Email: Sales@IC-Media.Com Email: Sales@IC-Media.Com Web Site: <u>www.ic-media.com</u> #### IC Media Technology Corporation 6F, No. 61, ChowTze Street., NeiHu District Taipei, Taiwan, R.O.C. Phone: 886-2-2657-7898 Fax: 886-2-2657-8751 Email: Ap.Sales@IC-Media.Com.tw Web Site: www.ic-media.com.tw Important notice: This document contains information of a new product. IC Media Corp. reserves the right to make any changes without further notice to any product herein to improve design, function or quality and reliability. No responsibility is assumed by IC Media Corp. for its use, nor for any infringements of patents of third parties that may result from its use. © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> #### **Features** - 101,376 (352x288) pixels, CIF format, used with 1/7" optical system - Progressive readout - Output data format: 8-bit raw data - Control interface: SIF - Electronic exposure control - On-chip 9-bit ADC - Correlated double sampling - Video mode at frame rate of 30/15/10/6/5/3/2/1 fps - Dead column removal - Flash light control - Power down mode - Automatic optical black compensation - Support both master and slave mode - Mirror image - Single 3.3 V power supply ## **General Description** ICM-102A is a single-chip digital color imaging device. It incorporates a 352x288 sensor array (362x298 in physical layout) operating at $1\sim30$ frames per second in progressive manner. Each pixel is covered by a color filter, which formed a so-called Bayer pattern. Correlated double sampling is performed by the internal ADC and timing circuitry. The raw data can be adjusted by the digital gain for all pixels, or be adjusted separately for the 4 Bayer pattern pixels. The output format is 8-bit raw data which can be fed to other DSP, color processing, or compression chips. ## Application - Digital camcorder - Digital still camera - Video phone - Video conferencing - Video mail - Video cellular phone - PC camera - Security system - Visual toy - Industrial image capture/analysis - Environment monitor system #### **Key Parameters** - Number of Active Pixels: 352x288 - Number of Physical Pixels: 362x298 - Frame Rate: 30/15/10/6/5/3/2/1 fps © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> # ICM102A CIF CMOS sensor Data Sheet Version 1.0 July 2002 7/24/2002 - Pixel Size: 6.0 μm x 6.0 μm - Sensor Area: 2.2 mm x 1.8 mm - Main Clock Frequency: up to 12 MHz - Exposure Time: $83 \,\mu s$ (@ 30 fps, 1 line, 12 MHz) ~ $164 \, s$ (@ 1 fps, $65{,}535$ lines, 12 MHz) - RGB Gain:1/256 to 8 for individual Bayer pattern pixels - Sensitivity: 2.0 V/lux-sec (555 nm) - Quantum Efficiency: 38% (555 nm) - Dynamic Range: 53 dB (analog), 48 dB(digital) - Digital Gain: $1 \sim 64 \times 2^{N}$ for all pixels - Fill Factor: 28% - RGB Gain: 11 bits format 3.8(default), 1/256 to 8 for individual Bayer pattern pixels - S/N Ratio: 40 dB @ 75% full signal level - Sensitive to infrared illumination source - Power Supply: 3.3 V - Power Requirement: 25 mA (@ 30fps, 12 MHz) - Package: Ceramic LCC48, Plastic LCC48, Shrunk Plastic LCC48, miniature lens module (dimension 8mm x 8mm x 5.8mm) # 1. Pin Assignment | Pin# | Name | Class* | Function | | |-------|------------|-----------|--------------------------------------------------------------------------------------|--| | 14 | CLKSEL | D, I, N | Clock source selection. 0: internal oscillator, 1: | | | | | | CLKIN | | | 11 | CLKIN | D, I, N | External clock source | | | 12 | XIN | A, I | Oscillator in | | | 13 | XOUT | A, O | Oscillator out | | | 34 | PCLK | D, O | Pixel clock output | | | 36 | OEN | D, I, N | Output enable. 0: enable, 1: disable | | | 32 | SIFID | D, I, N | Lsb of SIF slave address | | | 33 | MSSEL | D, I, U | SIF master/slave selection. 0: slave, 1: master | | | 2 | SCL | D, | SIF clock | | | | | I/O | | | | 1 | SDA | D, | SIF data | | | | | I/O | | | | 10 | POWERDN | D, I, N | Power down control, 0: power down, 1: active | | | 16 | RSET | A, I | Resistor to ground = 39 KΩ @ 12 MHz main clock | | | 8 | RSTN | D, I, U | Chip reset, active low | | | 48 | DOUT[7] | D, O | Data output bit 7 | | | 47 | DOUT[6] | D, | Data output bit 6; if pulled up/down, the initial | | | | | I/O | value of TIMING_CONTROL_LOW[2] (VSYNC | | | | | | polarity) is 1/0 | | | 46 | DOUT[5] | D, | Data output bit 5; if pulled up/down, the initial | | | | | I/O | value of TIMING_CONTROL_LOW[1] (HSYNC | | | | | | polarity) is 1/0 | | | 44 | DOUT[4] | D, | Data output bit 4; if pulled up/down, the initial | | | | D 07 mm[0] | I/O | value of AD_IDL[3] (Sub ID) is 1/0 | | | 41 | DOUT[3] | D, | Data output bit 3; if pulled up/down, the initial | | | 20 | DOI TE[0] | I/O | value of AD_IDL[2] (Sub ID) is 1/0 | | | 39 | DOUT[2] | D,<br>I/O | Data output bit 2; if pulled up/down, the initial value of AD_IDL[1] (Sub ID) is 1/0 | | | 38 | DOUT[1] | D, | Data output bit 1; if pulled up/down, the initial | | | 30 | DOUTI | I/O | value of AD_IDL[0] (Sub ID) is 1/0 | | | 37 | DOUT[0] | D, | Data output bit 0; if pulled up/down, the | | | 37 | DOOT[0] | I/O | synchronization mode is in master/slave mode | | | | | 170 | which requires HSYNC and VSYNC operating in | | | | | | output/input mode | | | 3 | HSYNC | D, | Horizontal sync signal | | | 3 | TIBITYC | I/O | 1 Totazontai Syric Signai | | | 5 | VSYNC | D, | Vertical sync signal | | | | 751110 | I/O | Voluments | | | 35 | FLASH | D, O | Flash light control | | | 15 | RAMP | A, O | Analog ramp output | | | 7, 31 | VDDA | P | Sensor analog power | | | 9, 30 | GNDA | P | Sensor analog ground | | | 19 | VDDD | P | Sensor digital power | | | 17 | GNDD | P | Sensor digital ground | | | 4, 43 | VDDK | P | Digital power | |-------|------|---|------------------| | 6, 45 | GNDK | P | Digital ground | | 40 | VDDO | P | Pad power | | 42 | GNDO | P | Pad ground | | 18 | GNDS | P | Substrate ground | Class Code: A – Analog signal, D – Digital signal, I – Input, O – Output, P – Power or ground, U – Internal pull-up, N – Internal pull-down # 2. Functional Description ICM-102A is a single-chip digital color imaging device. It includes a 352x288 sensor array, 352 column-level ADC, and correlated double sampling circuitry. All the programmable parameters are set by writing into the SIF interface which can address the register file consisting of 8-bit registers. The output format is 8-bit raw data, together with horizontal and vertical sync signals. Figure 1. Block diagram ### 2.1 Image Array The image array consists of 352x288 pixels. Each pixel has a light sensitive photo diode and a set of control and transfer transistors. At the beginning of the cycle, a row of pixels is pre-charged to its maximum value. Then the row is exposed to light for several lines worth of time and sampled by the ADC. A "Correlated Double Sampling (CDS)" process is performed with subtracting the reset value (sampled right before sampling the signal) from the signal value. The purpose of CDS is to eliminate the point-wise fixed pattern noise (FPN). The output of CDS is approximately proportional to the amount of received light, ranging from 0 to 255. #### 2.2 Color Filter Each pixel is covered by a color filter. They form the Bayer Pattern as shown in Figure 3. (Row 0, Column 0) is covered by a Red filter, (Row 0, Column 1) and (Row 1, Column 0) by Green filters, and (Row 1, Column 1) by a Blue filter. Since each pixel only gets part of the frequency band, the data need further © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> processing (i.e., color interpolation and color correction) in order to approximate the full visible spectrum. | R | G | R | G | R | G | R | G | |---|---|---|---|---|---|---|---| | G | В | G | В | G | В | G | В | | R | G | R | G | R | G | R | G | | G | В | G | В | G | В | G | В | Figure 2. Color filter Bayer pattern #### 2.3 Exposure and Gain Control The brightness of the scene may change by a great amount that renders the captured image either over-exposed or under-exposed. To accommodate for different brightness, the user may change the exposure time by adjusting the AD\_EXPOSE\_TIMEH, and AD\_EXPOSE\_TIMEL. The exposure time is measured in terms of the time to read out one line of data, which is equal to 83.3 $\mu$ s (assuming the line length is 500 @ 12 MHz). If the number of lines per frame is set at 400 (the default), the exposure time can vary from 1 to 399 lines. In addition, users can adjust bit 7 to 5 of register AD\_COL\_BEGINH to digitally boost the output value by 1 to 64 times @ 2 $^N$ for all the pixels. Furthermore, users can adjust registers AD\_M1\_L, AD\_M1\_H, AD\_M2\_L, AD\_M2\_H, AD\_M3\_L, AD\_M3\_H, AD\_M4\_L, AD\_M4\_H, to optimize the individual R/G1/G2/B gain (default at 3.8 format for 1/256 to 8) of the 4 Bayer pattern pixels separately. ## 2.4 Output Format During normal operation, the output format is 8-bit raw data that ranges from 0 to 255. It may be used for off-chip color processing or compression. A typical configuration is to connect ICM-102A to a USB/Compression combo chip. When operated at 30 fps, the PCLK is 6 MHz when the input main clock is 12 MHz. In addition to the data pins, the chip also output VSYNC, HSYNC, BLANK, and PCLK. The length and polarity of VSYNC and HSYNC can be adjusted through registers. The line and frame timing can be adjusted through registers AD\_WIDTH and AD\_HEIGHT. #### 2.5 SIF Interface Register programming is through SIF interface (SCL and SDA pins). The 7-bit SIF device address is 0x20 by default, but the last bit can be configured by the SIFID pin. ICM-102A can operate in either SIF master mode or slave mode right after power up, depending on the pull-up or pull-down of the MSSEL pin. When MSSEL is pulled low during power-up, ICM-102A's SIF interface is operated as an SIF slave device, waiting to be controlled by an external SIF master such as a microprocessor. When MSSEL is pulled high during power-up, the SIF interface is first acting as an SIF master device trying to read from an external SIF EEPROM. After that, it will fall back to behave like an SIF slave. #### 3. SIF Registers © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> | Addres | Name | Default | Description | |--------------|---------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | PART_CONTROL | 0 | Processing control [0] 0: normal mode, 1: single frame mode [1] Slope adjustment enable [2] Exposure time control, writing a 1 will activate the new value set in AD_EXPOSE_TIME, when read back from it, 0 means either the exposure time change is finished (in video mode) or the entire frame is transmitted (in single frame mode), 1 means either the exposure time change is still in progress (in video mode) or the frame is yet to finish (in single frame mode) [6:3] Frame rate, 0: 30 fps 1: 20 fps 2: 15 fps 3: 12 fps 4: 10 fps 5: 6 fps 6: 5 fps 7: 4 fps 8: 3 fps 9: 2 fps 10: 1 fps [7] Latent change, writing a 1 means the changed latent registers now starts taking effect, when the entire operation is done, the read back value of this bit will change from 1 to 0. | | 0x01<br>0x02 | TIMING_CONTROL_LO<br>W<br>TIMING_CONTROL_HIG<br>H | 0x0011 | Timing control [0] Reserved. [1] HSYNC polarity, 0: active low, 1: active high, the initial value is determined by DOUT[6] [2] VSYNC polarity, 0: active low, 1: active high, the initial value is determined by DOUT[5] [3] Auto dark correction enable [4] Reserved [6] Flash polarity, 0: active low, 1: active high [7] Blank polarity, 0: active low, 1: active high [8] Reserved [10] Capture: when in single frame mode, writing a 1 here will start a frame capture [11] Dead column removal mode, 0: color, 1: black-and-white [12] Reserved [13] Reserved | | 0x0C | AD_WIDTHL | 0x01F4 | [9:0] Frame width | $\ensuremath{^{\odot}}$ 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> | 0x0D | AD_WIDTHH | (500) | | |------|-----------------|--------|----------------------------------------------| | 0x0E | AD_HEIGHTL | 0x0190 | [15:0] Frame height, should not be less than | | 0x0F | AD_HEIGHTH | (400) | AD_ROW_BEGIN + 298 | | 0x10 | AD_COL_BEGINL | 0x0064 | [9:0] Beginning of active line in terms of | | 0x11 | AD_COL_BEGINH | (100) | column position | | | | ( ) | [10] Mirror image enable | | | | | [15:13] Digital gain | | | | | 0:1 | | | | | 1: 2 | | | | | 2: 4 | | | | | 3: 8 | | | | | 4: 16 | | | | | 5: 32 | | | | | 6: 64 | | 0x14 | AD_ROW_BEGINL | 0x000A | [15:0] Beginning of active frame in terms of | | 0x15 | AD_ROW_BEGINH | (10) | row position | | 0x18 | AD_HSYNC_ENDL | 0x0040 | [9:0] End of horizontal sync in terms of | | 0x19 | AD_HSYNC_ENDH | (64) | column position | | 0x1A | AD_VSYNC_ENDL | 0x0003 | [15:0] End of vertical sync in terms of row | | 0x1B | AD_VSYNC_ENDH | (3) | position | | 0x1C | AD_EXPOSE_TIMEL | 0x018f | [15:0] Exposure time in terms of number of | | 0x1D | AD_EXPOSE_TIMEH | (399) | rows | | | | | | | 0x20 | AD_M1_L | 0x100 | [10:0] Gain coefficient (G1), in unsigned | | 0x21 | AD_M1_H | (256) | 3.8(default) format | | 0x22 | AD_M2_L | 0x100 | [10:0] Gain coefficient (R) , in unsigned | | 0x23 | AD_M2_H | (256) | 4.7(default) format | | 0x24 | AD_M3_L | 0x100 | [10:0] Gain coefficient.(B) , in unsigned | | 0x25 | AD_M3_H | (256) | 5.6(default) format | | 0x26 | AD_M4_L | 0x100 | [10:0] Gain coefficient.(G2) , in unsigned | | 0x27 | AD_M4_H | (256) | 6.5(default) format | | 0x52 | AD_INOUTSEL | 0 | [4:0] Output format | | | | | 0: default, unsigned 3.8 format | | | | | 1: default, unsigned 4.7 format | | | | | 2: default, unsigned 5.6 format | | | | | 3: default, unsigned 6.5 format | | | | | 0-7, 12-31: 8-bit raw data | | | | | 8: control signals | | | | | 9: row address | | | | | 10: column address | | | | | 11: sensor raw data | | 0x6E | AD_DEAD0L | 0x03FF | [9:0] Dead column #0 in terms of real sensor | | 0x6F | AD_DEAD0H | | array | | 0x70 | AD_DEAD1L | 0x03FF | [9:0] Dead column #1 in terms of real sensor | | 0x71 | AD_DEAD1H | | array | | 0x72 | AD_DEAD2L | 0x03FF | [9:0] Dead column #2 in terms of real sensor | | 0x73 | AD_DEAD2H | | array | | 0x74 | AD_DEAD3L | 0x03FF | [9:0] Dead column #3 in terms of real sensor | | 0x75 | AD_DEAD3H | | array | | 0x82 | AD_IDL | 0x1020 | [3:0] Sub ID, Read from pins DOUT[4:1] | © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> | 0x83 | AD IDII | (4170) | disminer monet | |------|--------------------|---------|--------------------------------------------------| | UXOS | AD_IDH | (4176) | during reset | | | | | [15:4] Device ID, default 0x102, can be | | 004 | AD ELACIT DECIMI | 0-010 4 | configured using SIF | | 0x84 | AD_FLASH_BEGINL | 0x012A | [15:0] Flash light begin position in terms of | | 0x85 | AD_FLASH_BEGINH | (298) | rows | | 0x86 | AD_FLASH_ENDL | 0x013E | [15:0] Flash light end position in terms of | | 0x87 | AD_FLASH_ENDH | (318) | rows | | 0x90 | AD_DARK_DATA | 0 | [7:0] When auto dark correction is disabled, | | | | | serve as the subtrahend for dark correction | | 0x95 | AD_SLOPE_END_TIMEL | 0x0155 | [9:0] When auto slope adjustment is turned | | 0x96 | AD_SLOPE_END_TIMEH | (341) | on, if the slope counter exceeds this value, the | | | | | ramp will become steeper | | 0x97 | AD_WT_BEGINL | 0 | Reserved | | 0x98 | AD_WT_BEGINH | | | | 0x99 | AD_WT_ENDL | 0x03FC | Reserved | | 0x9A | AD_WT_ENDH | (1020) | | | 0x9B | AD_SUB_EN_TIMEL | 0x01DA | Reserved | | 0x9C | AD_SUB_EN_TIMEH | (474) | | | 0xA1 | AD_WIDTHL_C | 0x01F4 | [9:0] Current frame width, read only | | 0xA2 | AD_WIDTHH_C | (500) | | | 0xA3 | AD_HEIGHTL_C | 0x0190 | [15:0] Current frame height, read only | | 0xA4 | AD_HEIGHTH_C | (400) | | | 0xA5 | AD_COL_BEGINL_C | 0x0064 | [9:0] Current column beginning position, | | 0xA6 | AD_COL_BEGINH_C | (100) | read only | | 0xA7 | AD_ROW_BEGINL_C | 0x000A | [9:0] Current row beginning position, read | | 0xA8 | AD_ROW_BEGINH_C | (10) | only | | 0xA9 | AD_HSYNC_ENDL_C | 0x0040 | [9:0] Current HSync end position, read only | | 0xAA | AD_HSYNC_ENDH_C | (64) | | | 0xAB | AD_VSYNC_ENDL_C | 0x0003 | [15:0] Current VSync end position, read only | | 0xAC | AD_VSYNC_ENDH_C | (3) | | | 0xAD | AD_PART_CONTROL_C | 0x06 | [7:0] Current part control setting, read only | | | | (6) | | | 0xAE | AD_WT_BEGINL_C | 0 | [9:0] Current wave table beginning point, | | 0Xaf | AD_WT_BEGINH_C | | read only | | 0XB0 | AD_WT_ENDL_C | 0x03FC | [9:0] Current wave table end point, read only | | 0xB1 | AD_WT_ENDH_C | (1020) | , , , , , , , , , , , , , , , , , , , | # 4. Electrical Characteristics # 4.1 DC Characteristics | Crmbol | Domomoton | | Unit | | | |-------------------|--------------------|---------|----------------|----------------------|-----------------| | Symbol | Parameter | Minimum | Rating Typical | Maximum | | | Vcca | Absolute | -0.3 | | 3.8 | V | | | Power | | | | | | | Supply | | | | | | VINA | Absolute | -0.3 | | Vcc + 0.3 | V | | | Input | | | | | | | Voltage | | | | | | $V_{\text{OUTA}}$ | Absolute | -0.3 | | $V_{\rm CC}$ + $0.3$ | V | | | Output | | | | | | | Voltage | | | | | | $T_{STG}$ | Storage | 0 | 25 | 65 | °C | | | Temperatu | | | | | | | re | | | | | | $V_{CC}$ | Operating | 3.0 | 3.3 | 3.6 | V | | | Power | | | | | | | Supply | | | | | | $V_{IN}$ | Operating | 0 | | Vcc | V | | | Input | | | | | | | Voltage | | | | | | Topr | Operating | 0 | 25 | 55 | °C | | | Temperatu | | | | | | | re | | | | | | $I_{DD}$ | Operating | | 30 | | mA | | | Current @ | | | | | | | Vcc=3.3 V, | | | | | | т | 25 °C | | | | <u> </u> | | IIL | Input Low | -1 | | 1 | μΑ | | T | Current | -1 | | 1 | | | $I_{IH}$ | Input High | -1 | | 1 | μΑ | | Log | Current | 10 | | 10 | | | Ioz | Tri-state | -10 | | 10 | μΑ | | | Leakage<br>Current | | | | | | C <sub>IN</sub> | | | 3 | | pF | | CIN | Input | | ٥ | | h <sub>r.</sub> | | | Capacitanc | | | | | | | e | | | | | | 0 | | | | П | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 3 | | pF | | Capacitanc | | | | | | e | | | | | | Bi-direction | | 3 | | pF | | al Buffer | | | | | | Capacitanc | | | | | | e | | | | | | Input Low | | | 0.3 * V <sub>CC</sub> | V | | | | | | | | Schmitt | | 1.1 | | V | | Input Low | | | | | | _ | | | | | | | 0.7 * Vcc | | | V | | Voltage | | | | | | Schmitt | | 1.8 | | V | | Input High | | | | | | | | | | | | | | | 0.4 | V | | Low | | | | | | Voltage | | | | | | _ | 2.4 | | | V | | | | | | | | | | | | | | | | 50 | | ΚΩ | | _ | | | | | | wn | | | | | | Resistance | | | | | | | Bi-direction al Buffer Capacitanc e Input Low Voltage Schmitt Input Low Voltage Input High Voltage Schmitt Input High Voltage Output Low Voltage Output Ligh Voltage Output Low Voltage Input Low Voltage Output High Voltage Output High Voltage Output High Voltage Output High Voltage Output High Voltage | Capacitanc e Bi-direction al Buffer Capacitanc e Input Low Voltage Schmitt Input Low Voltage Input High Voltage Schmitt Input High Voltage Output Low High Voltage Output Pull-up/do wn | Capacitanc e Bi-direction al Buffer Capacitanc e Input Low Voltage Schmitt Input Low Voltage Input High Voltage Schmitt Input High Voltage Output Low High Voltage Output High Voltage Output High Voltage Output High Voltage Input Pull-up/do wn | Capacitanc e Bi-direction al Buffer Capacitanc e Input Low Voltage Schmitt Input Low Voltage Input High Voltage Schmitt Input High Voltage Output Low Pull-up/do wn | # 4.2 Timing © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> web site: <a href="http://www.ic-media.com.tw/">http://www.ic-media.com.tw/</a> page 13 7/24/2002 # 4.3 Pixel Clock Duty Cycle In different frame rate mode (controlled by PART\_CONTROL[6:3]), the duty cycle (high time / clock period) of the PCLK signal is described in the following table: | Frame Rate | Duty Cycle | |------------|------------| | 30 | 50.0% | | 20 | 66.6% | | 15 | 50.0% | | 12 | 60.0% | | 10 | 50.0% | | 6 | 50.0% | | 5 | 50.0% | | 4 | 53.3% | | 3 | 50.0% | | 2 | 50.0% | | 1 | 50.0% | #### 5. Mechanical Information Figure 3. Shrunk Plastic LCC48 Packaging © 2000, 2001, 2002 IC Media Corporation & IC Media Technology Corp. web site: <a href="http://www.ic-media.com/">http://www.ic-media.com/</a> # 6. Ordering Information Part number for different package: | Description | Part Number | |-----------------------------------------------------|-------------| | Shrunk Plastic LCC48 package, CIF resolution sensor | ICM-102Asa | | (3.3V) | | IC Media Corporation 545 East Brokaw Road San Jose, CA 95112, U.S.A. Phone: (408) 451-8838 Fax: (408) 451-8839 Email: Sales@IC-Media.Com Web Site: www.ic-media.com IC Media Technology Corporation 6F, No. 61, ChowTze Street., NeiHu District Taipei, Taiwan, R.O.C. Phone: 886-2-2657-7898 Fax: 886-2-2657-8751 Email: Sales@IC-Media.Com.tw Web Site: www.ic-media.com.tw