#### 256 BIT BIPOLAR TTL ### PROGRAMMABLE READ ONLY MEMORY ### Description The µPB400C, µPB400D, µPB410C and µPB410D are high speed, electrically programmable, fully decoded 256 bit TTL read only memories. On-chip address decoding, chip select input and open-collector/three-state outputs allow easy expansion of memory capacity. The μPB400C, μPB400D, μPB410C and µPB410D are fabricated with logic level zero (low); logic level one (high) can be electrically programmed into the selected bit locations. The same address inputs are used for both programming and reading. #### **Features** - 32 WORDS x 8 BITS organization (Fully decoded) - TTL Interface - Fast read access time : 30 ns MAX. (µPB400-1, µPB410-1) - Medium power consumption: : 350 mW TYP. - A chip select input for memory expansion - Open-Collector outputs (µPB400C, µPB400D)/Three-state outputs (μPB410C, μPB410D) Cerdip 16-Lead Dual In-Line Package (μPB400D, μPB410D) - Plastic 16-Lead Dual In-Line Package (μPB400C, μPB410C) - Fast Programming time : 200us/bit TYP - Replaceable with : Harris' HM7602/7603, MMI's 63S080/081 and equivalent devices (as a ROM) ### **Connection Diagram (Top View)** #### PIN NAMES $A_0 \sim A_4$ : Address Inputs : Data Outputs $O_1 \sim O_8$ CS : Chip Select Input (Active Low) Vcc : Power Supply (+5 V) GND : Ground ### ABSOLUTE MAXIMUM RATINGS | Supply Voltage | $v_{cc}$ | -0.5 to +7.0 | V | |-----------------------|------------------|--------------|-----| | Input Voltage | $V_1$ | -0.5 to +5.5 | V | | Output Voltage | Vo | -0.5 to +5.5 | V | | Output Current | Io | 50 | mA | | Operating Temperature | T <sub>opt</sub> | -25 to +75 | ° C | | Storage Temperature | | | 0 - | | Cerdip Package | $T_{stg}$ | -65 to +150 | ° C | | Plastic Package | $T_{stg}$ | -55 to +125 | °C | ### D.C. CHARACTERISTICS ( $V_{CC}$ = 4.5 to 5.5 V, $T_a$ = 0 to 75 °C) | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITION | | |------------------------------|--------|------|------|------|----------|------------------------|------------------------| | Input High Voltage | VIH | 2.0 | | | V | | | | Input Low Voltage | VIL | | | 0.85 | <b>v</b> | | | | Input High Current | ЧН | | | 40 | μА | V <sub>1</sub> =5.5 V | V <sub>CC</sub> =5.5 V | | Input Low Current | -116 | | | 0.25 | mA | V1=0.4 V | V <sub>CC</sub> =5.5 V | | Output Low Voltage | VOL | | | 0.45 | V | I <sub>O</sub> =16 mA | V <sub>CC</sub> =4.5 V | | Output Leakage Current | IOFF1 | | | 40 | μА | V <sub>O</sub> =5.5 V | V <sub>CC</sub> =5.5 V | | Output Leakage Current | -loff2 | | | 40 | μА | V <sub>O</sub> =0.4 V | V <sub>CC</sub> =5.5 V | | Input Clamp Voltage | -VIC | | | 1.2 | V | I <sub>I</sub> =-18 mA | V <sub>CC</sub> =4.5 V | | Power Supply Current | ¹cc | | 60 | 100 | mA | All Inputs Groun | nded. VCC=5.5 V | | Output High Voltage | VoH | 2.4 | | | V | IO=-2.4 mA | V <sub>CC</sub> =4.5 V | | Output Short Circuit Current | -Isc | 15 | - | 60 | mA | V <sub>O</sub> =0 V | | <sup>\*</sup> Note: Applicable to µPB410C and µPB410D. ### CAPACITANCE (V<sub>CC</sub> = 5 V, f = 1 MHz, $T_a$ = 25 °C) | | | | | | TEST CONDITION | |--------------------|--------|------|------|------|--------------------------| | CHARACTERISTIC | SYMBOL | MIN. | MAX. | UNIT | TEST CONDITION | | Input Capacitance | CIN | | 8 | pF | V <sub>IN</sub> = 2.5 V | | Output Capacitance | COUT | | 10 | pF | V <sub>OUT</sub> = 2.5 V | | Output Capacitance | -001 | | | | | ## A.C. CHARACTERISTICS (V<sub>CC</sub> = 4.5 to 5.5 V, $T_a$ = 0 to 75 °C) | μРВ400С-1, μРВ410С-1<br>μРВ400D-1, μРВ410D-1 | | μΡΒ400C, μΡΒ410C<br>μΡΒ400D, μΡΒ410D | | |----------------------------------------------|------|--------------------------------------|-------| | MAX. | MIN. | MAX. | | | 30 | | 35 | ns | | 20 | | 25 | ns | | 20 | | 25 | ns | | _ | 20 | 20 | 20 25 | Note 1. Output Load: See Fig. 1. Note 2. Input Waveform: 0.0 V for low level and 3.0 V for high level, less than 10 ns for both rise and fall times. Note 3. Measurement References: 1.5 V for both inputs and outputs. Note 4. C<sub>L</sub> in Fig. 1 includes jig and probe stray capacitances. ### Operation ### 1. Programming A logic one can be permanently programmed into a selected bit location by using special equipment (programmer). First the Chip Select input $\overline{CS}$ must be a logical one in order to disable the outputs. Second, the desired word is selected by the five address inputs in TTL levels. Third, a train of high current programming pulses is applied to the desired output. After the sensed voltage indicates that the selected bit is in the logic one state, an additional pulse train is applied, then is stopped. ### 2. Reading To read the memory, the Chip Select input must be a logical zero. The outputs then correspond to the data programmed in the selected words. When the Chip Select input is a logical one, all the outputs will be high (floating). ### **Logic Diagram** ### PROGRAMMING SPECIFICATION It is imperative that this specification be rigorously observed in order to correctly program the $\mu$ PB400C, $\mu$ PB400D, $\mu$ PB410C and $\mu$ PB410D. NEC will not accept responsibility for any device found to be defective if it were not programmed according to this specification. | CHARACTERISTIC | LIMIT | UNIT | NOTES | |--------------------------------------------------------------------------------|---------------|------|------------------------| | Ambient Temperature | 25 ±5 | °c | | | Programming Pulse | | | | | Amplitude | 200 ±5 % | mA | | | Clamp Voltage | 28 +0 % -2 % | V | | | Ramp Rate (Both in Rise and in Fall) | 70 MAX. | V/μs | | | Pulse Width | 7.5 ±5 % | μs | 15 V point/150 Ω load. | | Duty Cycle | 70 % MIN. | | | | Sense Current | | | | | Amplitude | 20 ±0.5 | mA | + | | Clamp Voltage | 28 +0 % -2 % | V | | | Ramp Rate | 70 MAX. | V/μs | 15 V point/150 Ω load. | | Sense Current Interruption before and after address change | 10 MIN. | μς | | | Programming V <sub>CC</sub> | 5.0 +5 % -0 % | ٧ | | | Maximum Sensed Voltage* for programmed "1" | 7.0 ±0.1 | ٧ | | | Delay from trailing edge of programming pulse<br>before sensing output voltage | 0.7 MIN. | μς | | A bit is judged to be programmed when two successive sense readings 10 µs apart with no intervening programming pulse, pass the limit. When this condition has been met, four additional pulses are applied and the pulse train, then the sense current is terminated. Fig. 2 Typical Output Voltage Waveform. # Package Dimensions 16PIN Plastic DIP | ITEM | MILLIMETERS | |------|--------------------| | Α | 20.32 MAX. | | В | 1.27 MAX. | | С | 2.54 (T.P.) | | D | 0.50 ±0 10 | | F | 1.2 MIN. | | G | 3.5 <sup>±03</sup> | | н | 0.51 MIN. | | 1 | 4.31 MAX. | | J | 5.08 MAX. | | К | 7.62 (T.P.) | | L | 6.4 | | М | 0.25 -0.05 | | N | 0.25 | | Р | 1.0 MIN. | ### 16PIN Cerdip DIP (300 mil) | TEM | MILLIMETERS | |-----|----------------------| | Α | 20.32 MAX. | | В | 1.27 MAX. | | С | 2.54 (T.P.) | | D | 0.46 <sup>±005</sup> | | F | 1.42 MIN. | | G | 3.5 <sup>± 0 3</sup> | | н | 0.51 MIN. | | I | 3.70 | | J | 5.08 MAX. | | К | 7.62 (T.P.) | | L | 6.75 | | М | 0.25 <sup>±005</sup> | | N | 0.25 | | Р | 0.89 MIN. |