## feATURES

- 600 mA Output Current
- 2.5V to 5.5V Input Voltage Range
- 2.25MHz Constant Frequency Operation, Spread Spectrum or Synchronized PLL (1MHz to 3MHz)
- High Efficiency: Up to 95\%
- 1A Peak Inductor Current
- Very Low Quiescent Current: Only 45 $\mu \mathrm{A}$ During Burst Mode Operation
- No Schottky Diode Required
- Low Dropout Operation: 100\% Duty Cycle
- Overtemperature Protected
- Stable with Ceramic Capacitors
- Shutdown Mode Draws <1 1 A Supply Current
- $\pm 2 \%$ Output Voltage Accuracy
- Current Mode Operation for Excellent Line and Load Transient Response
- Soft-Start
- Available in a Low Profile $(0.75 \mathrm{~mm}) 2 \mathrm{~mm} \times 3 \mathrm{~mm}$ 6-Lead DFN Package


# Down Buck Regulator with PLL, Soft-Start and Spread Spectrum DESCRIPTION 

The LTC ${ }^{\circledR} 3543$ is a high efficiency monolithic synchronous current mode buck regulator.

The switching frequency is internally set at 2.25 MHz , allowing the use of small surface mount inductors and capacitors. In PLL mode, the LTC3543 can acquire frequencies between 1 MHz and 3 MHz . Also, the LTC3543 has spread spectrum capability providing a lower noise regulated output, as well as low noise at the input.

In Burst Mode ${ }^{\circledR}$ Operation, the supply current is only $45 \mu \mathrm{~A}$, dropping to $<1 \mu \mathrm{~A}$ in shutdown. The 2.5 V to 5.5 V input voltage range makes the LTC3543 ideally suited for single Li-Ion battery-powered applications. The 100\% duty cycle provides a low dropout operation, extending the battery life in portable systems. Burst Mode operation increases efficiency at light loads, further extending battery life.

The internal synchronous switch increases efficiency and eliminates the need for an external Schottky diode. 5481178, 6580258, 6304066, 6127815, 6498466, 6611131.

## - Portable Instruments

- Cellular Phones


## TYPICAL APPLICATION



Efficiency and Power Loss vs Load Current


## ABSOLUTE MAXIMUM RATINGS

(Note 1)
$V_{\text {IN }}$ Voltage. $\qquad$ -0.3 V to 6 V
RUN, $V_{F B}$, MODE, CAP Voltages. $\qquad$ -0.3 V to $\mathrm{V}_{\mathrm{IN}}$
SW Voltage $\qquad$ -0.3 V to $\left(\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}\right)$
Operating Temperature Range (Note 2) ... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction Temperature (Note 3) ............................. $125^{\circ} \mathrm{C}$ Storage Temperature Range. $\qquad$ $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION

|  |  |
| :---: | :---: |
| ORDER PART NUMBER | DCB PART MARKING |
| LTC3543EDCB | LCCK |
| Order Options Tape and Reel: Add \#TR Lead Free: Add \#PBF Lead Free Tape and Reel: Add \#TRPBF Lead Free Part Marking: http://www.linear.com/eadfree/ |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathbb{I}}=3.6 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RUN | Run Threshold |  |  | 0.3 | 1 | 1.5 | V |
| $\mathrm{V}_{\text {FB }}$ | Regulated Feedback Voltage | (Note 4) | $\bullet$ | 0.588 | 0.6 | 0.612 | V |
| IVFB | Feedback Pin Current |  |  |  |  | 1 | $\mu \mathrm{A}$ |
| $l_{\text {PK }}$ | Peak Inductor Current | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {FB }}=0 \mathrm{~V}$ |  | 0.7 | 1 | 1.3 | A |
| V Loadreg | Output Voltage Load Regulation |  |  |  | 0.5 |  | \%/mA |
| Vlinereg | Output Voltage Line Regulation | (Note 4) |  |  |  | 0.5 | \%/V |
| VIN | Input Voltage Range |  | $\bullet$ | 2.5 |  | 5.5 | V |
| $\mathrm{I}_{5}$ | Input DC Bias Current <br> Active Mode <br> Sleep Mode <br> Shutdown | $\begin{aligned} & \text { (Note 5) } \\ & V_{\text {OUT }}=90 \%, \text { I LOAD }=0 \mathrm{~A} \\ & V_{\text {OUT }}=103 \%, I_{\text {LOAD }}=0 \mathrm{~A} \\ & V_{\text {RUN }}=0 \mathrm{~V}, V_{\text {IN }}=5.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 375 \\ & 45 \\ & 0.1 \end{aligned}$ | $\begin{gathered} 500 \\ 70 \\ 1 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| fosc | Nominal Oscillator Frequency |  | $\bullet$ | 1.80 | 2.25 |  | MHz |
| RPFET | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ of P-Channel FET | $\mathrm{I}_{\text {SW }}=100 \mathrm{~mA}$ |  |  | 0.45 |  | $\Omega$ |
| $\mathrm{R}_{\text {NFET }}$ | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ of N -Channel FET | $\mathrm{I}_{\text {SW }}=100 \mathrm{~mA}$ |  |  | 0.35 |  | $\Omega$ |
| ISW | SW Leakage | $\mathrm{V}_{\text {RUN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=0 \mathrm{~V}$ or $5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3543E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature ranges are assured by design, characterization and correlation with statistical process controls.

Note 3: $T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formula: $T_{J}=T_{A}+\left(P_{D}\right)\left(64^{\circ} \mathrm{C} / \mathrm{W}\right)$
Note 4: The LTC3543 is tested in a proprietary test mode that connects $V_{F B}$ to the output of the error amplifier. This test mode is equivalent to continuous mode operation.
Note 5: Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.

## TYPICAL PERFORMAOCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted. (From Figure 1a)


3543601

Efficiency vs Load Current


3543 G02


3543 G05
Main Switch Resistance vs Temperature


Efficiency vs Load Current


3543 G03

3543 G04




3543 G06

## 



3543 G10

Feedback Voltage ( $V_{F B}$ )
vs Input Voltage (VIN)


3543 G13 vs Input Voltage (VIN)


3543 G16

Switching Frequency
vs Temperature


Feedback Voltage ( $\mathrm{V}_{\mathrm{FB}}$ ) vs
Temperature


Dynamic Supply Current vs Temperature


Output Voltage vs Load Current


3543 G12

Switch Leakage (ISW) vs Temperature


3543 G15
Switch Leakage (Isw) vs Input Voltage ( $\mathrm{V}_{\text {IN }}$ )


TYPICAL PERFORMAOCE CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.


## LTC3543

## PIn fUnCTIOnS

SW (Pin 1): Switch Node Connector to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFET switches.

CAP (Pin 2): Capacitor used for smoothing out spread spectrum or for PLL response. Connect to a capacitor whose other plate is connected to GND, or allow the pin to float. Value $=1 \mathrm{nF}-10 \mathrm{nF}$.
MODE (Pin 3): Mode Selection Pin. Connect as follows to invoke desired operation: MODE = GND $\rightarrow$ Burst Mode, MODE $=V_{F B} \rightarrow$ Pulse skip with spread spectrum, MODE $=$ $V_{\text {IN }} \rightarrow$ Pulse skip, MODE $=$ External clock $\rightarrow$ PLL mode.
$V_{\text {FB }}$ (Pin 4): Feedbacksensing pin for the external feedback resistors.
RUN (Pin 5): Run Control Input. Forcing pin above 1.5V enables the part. Forcing the pin below 0.3 V shuts down the device. In shutdown, all functions are disabled, drawing $<1 \mu \mathrm{~A}$ of supply current. Do not leave the RUN pin floating.
$V_{\text {IN }}$ (Pin 6): Main Supply Pin.
Exposed Pad (Pin 7): Exposed Pad connected to ground.

## fUNCTIONAL DIAGRAM



## OPERATIOी (Refer to Functional Diagram)

Main Control Loop

The LTC3543 uses current mode step-down architecture with both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches internal. During normal operation, the internal top power MOSFET is turned on each cycle as the oscillator sets the RS latch, and turned off when the current comparator, $I_{\text {COMP }}$, resets the RS latch. The peak inductor current at which I Comp resets the RS latch, is controlled by the output of error amplifier, EA. When the load current increases, it causes a slight decrease in the feedback voltage, $\mathrm{V}_{\mathrm{FB}}$, relative to an internal reference voltage which, in turn, causes the EA amplifier's output voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current reversal comparator I IRCMP, or the beginning of the next clock cycle.

## Burst Mode Operation

The LTC3543 is capable of Burst Mode operation in which the internal power MOSFETs operate intermittently based on load demand. Burst Mode operation is enabled by connecting the MODE pin to ground.
During Burst Mode operation, the LTC3543's internal circuits sense when the inductor peak current falls below 100mA. When below this level, the power MOSFETs and any unneeded circuitry are turned off, reducing the quiescent current to $45 \mu \mathrm{~A}$, and holding the peak current reference level at 100 mA . The LTC3543 remains in this sleep state until the feedback voltage falls below its internal reference. Once this occurs, the regulator wakes up and allows the inductor to develop 100mA current pulses. In light loads, this will cause the output voltage to increase and the internal peak current reference to decrease. When the peak current reference falls to below 100 mA , the part re-enters sleep mode and the cycle is repeated. This process repeats at a rate dependent on the load demand.

## Pulse Skip Mode Operation

Connecting the MODE pin to $\mathrm{V}_{\text {IN }}$ places the LTC3543 in pulse skip mode. During light loads, the inductor can reach zero amps or reverse current on each pulse. This
is caused by the bottom MOSFET being turned off by the current reversal comparator, $I_{\text {RCMP }}$, at which time the switch voltage will ring. This is discontinuous mode operation, and is normal behavior for a switching regulator. At very light loads, the LTC3543 will automatically skip pulses in order to maintain output regulation.

## Spread Spectrum Operation

Setting the MODE pin from 0.55 V to 0.8 V will place the part in pulse skip mode with spread spectrum; an easy way to do this is to connect the MODE pin to the $\mathrm{V}_{\mathrm{FB}}$ pin. In this mode, an external capacitor is required between CAP and GND. The external capacitor assists in smoothing frequency transitions.

The spread spectrum architecture randomly varies the LTC3543's switching frequency from 2 MHz to 3 MHz , significantly reducing the peak radiated and conducting noise on both the input and output supplies, making it easier to comply with electromagnetic interference (EMI) standards.

Switching regulators can be particularly troublesome in applications where electromagnetic interference (EMI) is a concern. Switching regulators operate on a cycle-by-cycle basis to transfer power to an output. In most cases, the frequency of operation is either fixed or constant, based on the output load. This method of conversion creates large components of noise at the frequency of operation (fundamental) and multiples of the operating frequency (harmonics). Figure 1a depicts the output noise spectrum


3543 F01a
Figure 1a. Output Noise Spectrum of Conventional Buck Switching Converter (LTC3543 with Spread Spectrum Disabled) Showing Fundamental and Harmonic Frequencies

## operation



Figure 1b. Output Noise Spectrum of the LTC3543 Spread Spectrum Buck Switching Converter. Note the Reduction in Fundamental and Harmonic Peak Spectral Amplitude Compared to Figure 1a.
of a conventional buck switching converter (LTC3543 with spread spectrum operation disabled) with $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ and $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$.
Unlike conventional buck converters, the LTC3543's internal oscillator is designed to produce a clock pulse whose frequency is randomly varied between 2 MHz and 3 MHz . This has the benefit of spreading the switching noise over a range of frequencies, significantly reducing the peak noise. Figure 1b shows the output noise spectrum of the LTC3543 (with spread spectrum operation enabled) with $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ and $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$. Note the significant reduction in peak output noise ( $(20 \mathrm{dBm}$ ).

## Phase-Locked Loop Operation

A phase-locked loop (PLL) is available on the LTC3543 to synchronize the internal oscillator to an external clock source that is connected to the MODE pin. In this case, an external capacitor should be connected between the CAP pin and GND to serve as part of the PLL's loop filter. The LTC3543's phase detector adjusts the voltage on the CAP pin to align the turn-on of the internal P-channel MOSFET to the rising edge of the synchronizing signal. Note that when the MODE pin is not being driven by an external clock source, the MODE pin must be held to one of the following voltage potentials: $\mathrm{V}_{I N}$, GND, or $\mathrm{V}_{\text {FB }}$.
The typical capture range of the LTC3543's PLL is guaranteed over temperature to be 1 MHz to 3 MHz . In other words, the LTC3543's PLL is guaranteed to lock to an
external clock source whose frequency is between 1 MHz and 3MHz.

Selecting the switching frequency is a tradeoff between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage.
Note that the PLL is inhibited during soft-start and uses the internal 2.25 MHz frequency until regulation is established. Also the regulator is in pulse skip mode during PLL operation.

## Short-Circuit Protection

When the output is shorted to ground, the LTC3543 senses the high inductor current and disallows the main power FET from turning on. The main FET is held off until the inductor current decays to a normal level.

## Dropout Operation

Depending upon the external feedback resistor ratio, it is possible for $\mathrm{V}_{\mathrm{IN}}$ to approach the output voltage level. As the input supply voltage decreases to a value approaching the output voltage, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle until it reaches $100 \%$ duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the P-channel MOSFET and the inductor.
An important detail to remember is that at low input supply voltages, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the P -channel switch increases (see Typical Performance Characteristics). Therefore, the user should calculate the power dissipation when the LTC3543 is used at $100 \%$ duty cycle with low input voltage (See Thermal Considerations in the Applications Information section).

## Low Supply Operation

The LTC3543 will operate with input supply voltages as low as 2.5 V , but the maximum allowable output current is reduced at this low voltage. Figure 2 shows the reduction in the maximum output current as a function of input voltage for various output voltages.

## operation

## Slope Compensation and Inductor Peak Current

Slope compensation provides stability in constantfrequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of $40 \%$. Normally, this results in a reduction of maximum inductor peak current for duty cycles >40\%; however, the LTC3543 uses a patent-pending scheme that counteracts this compensating ramp, allowing the maximum inductor peak current to remain unaffected throughout all duty cycles.

## APPLICATIONS INFORMATION

The basic LTC3543 application circuit is shown on the front page of this datasheet. External component selection is driven by the load requirement and begins with the selection of L followed by $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUt }}$.

## Inductor Selection

For most applications, the value of the inductor will fall in the range of $1 \mu \mathrm{H}$ to $4.7 \mu \mathrm{H}$. Its value is chosen based on the desired ripple current. Large value inductors lower ripple current, and small value inductors result in higher ripple currents. Higher $\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\text {OUT }}$ also increases the ripple current, as shown in Equation 1. A reasonable starting point for setting ripple current is $\Delta \mathrm{L}_{\mathrm{L}}=130 \mathrm{~mA}$ 20\% I LOADMAX.

$$
\begin{equation*}
\Delta L_{L}=\frac{V_{\text {OUT }}}{f \cdot L} \cdot\left(1-\frac{V_{\text {OUT }}}{V_{I N}}\right) \tag{1}
\end{equation*}
$$

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 665 mA rated inductor should be enough for most applications ( 600 mA +65 mA ). For better efficiency, choose a low DC-resistance inductor.

The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the inductor current peaks fall to approximately 100 mA . Lower inductor values (higher $\Delta I_{L}$ ) will cause this to occur
at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase.

## Inductor Core Selection

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements, and any radiated field/EMI requirements, than on what the LTC3543 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3543 applications.

## $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {OUT }}$ Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{IN}} \text { required } \mathrm{I}_{\mathrm{RMS}} \cong \mathrm{I}_{\text {OMAX }} \cdot \frac{\left[\mathrm{V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)\right]^{1 / 2}}{\mathrm{~V}_{I N}} \tag{2}
\end{equation*}
$$

## APPLICATIONS INFORMATION

Table 1. Representative Surface Mount Inductors

| MANUFACTURER | PART NUMBER | VALUE ( $\mu \mathrm{H}$ ) | MAX DC CURRENT (A) | DCR (m $\Omega$ ) | HEIGHT (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TDK | VLF3010AT-2R2M1R0 | 2.2 | 1.0 | 100 | 1.0 |
|  | VLF3012AT-2R2M1R0 | 2.2 | 1.0 | 88 | 1.2 |
|  | VLCF4020T-2R2N1R7 | 2.2 | 1.7 | 54 | 2.0 |
|  | VLCF5020-2R7N1R7 | 2.7 | 1.7 | 58 | 2.0 |
|  | VLCF5020-3R3N1R6 | 3.3 | 1.6 | 69 | 2.0 |
|  | VLCF5020-4R7N1R4 | 4.7 | 1.4 | 79 | 2.0 |
| Sumida | CDRH2D18/HP-2R2NC | 2.2 | 1.6 | 48 | 2.0 |
| Taiyo Yuden | NR4018T4R7M | 4.7 | 1.7 | 90 | 1.8 |
|  | NP03SB4R7M | 4.7 | 1.2 | 47 | 1.8 |
| $\overline{\mathrm{CoEv}}$ | DN4835-2R2 | 2.2 | 2.6 | 47 | 3.5 |
|  | DN4835-3R3 | 3.3 | 2.43 | 58 | 3.5 |
|  | DN4835-6R8 | 6.8 | 1.41 | 117 | 3.5 |
| muRata | LQH32CN2R2M33 | 2.2 | 0.79 | 97 | 3.2 |
|  | LQH55DN2R2M03 | 2.2 | 3.2 | 29 | 4.7 |
|  | LQH55DN3R3M03 | 3.3 | 2.9 | 36 | 4.7 |
|  | LQH55DN4R7M03 | 4.7 | 2.7 | 41 | 4.7 |

This formula has a maximum of $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\text {RMS }}$ $=I_{\text {OUT }} / 2$. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there are any questions.

The selection of $\mathrm{C}_{\text {Out }}$ is driven by the required effective series resistance (ESR). Typically, once the ESR requirement for Cout has been met, the RMS current rating generally far exceeds the $I_{\text {RIPPLE(P-P) }}$ requirement. The output ripple $\Delta \mathrm{V}_{\text {OUT }}$ is determined by:

$$
\begin{equation*}
\Delta \mathrm{V}_{\mathrm{OUT}} \cong \Delta \mathrm{l}_{\mathrm{L}}\left(\mathrm{ESR}+\frac{1}{8 \mathrm{fC}_{\mathrm{OUT}}}\right) \tag{3}
\end{equation*}
$$

where $\mathrm{f}=$ operating frequency, $\mathrm{C}_{\text {OUT }}=$ output capacitance and $\Delta I_{L}=$ ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since $\Delta l_{L}$ increases with input voltage.
Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. In the case of
tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalum. These are specially constructed and tested for low ESR so they give the lowest ESR for a given volume. Other capacitor types include the Sanyo POSCAP, the Kemet T510 and T495 series, and the Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations.

## C1 Selection

When spread spectrum operation is enabled, the frequency of the LTC3543 is randomly varied over the range of frequencies between 2 MHz and 3 MHz . In this case, a capacitor should be connected between the CAP pin and GND to smooth out the changes in frequency. This not only provides a smoother frequency spectrum but also ensures that the switching regulator remains stable by preventing abrupt changes in frequency.
When the PLL mode is enabled, if the external clock frequency is greater than the internal oscillator's frequency (OSC), then current is sourced continuously, pulling up the voltage on the CAP pin. If the external clock frequency is less than OSC, current is sunk continuously, pulling down the voltage on the CAP pin. When the external and internal

## APPLICATIONS INFORMATION

frequencies are the same but exhibit a phase difference, current pulses (sourcing or sinking) are used for an amount of time corresponding to the phase difference. The current pulses adjust the voltage on the CAP pin until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the CAP pin is high impedance and the external capacitor holds the voltage. The external cap is used by the PLL's loop filter to help smooth out the voltage change and provide a stable input to the voltage-controlled oscillator. The value of C 1 will determine how fast the loop acquires lock. Typically C1 is 1 nF to 10 nF in PLL mode. A value of 2.2 nF is suitable in most applications.

## Using Ceramic Capacitors for $\mathrm{C}_{\mathrm{IN}}, \mathrm{C}_{\text {OUT }}$ and C 1

High value, low cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3543's control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used freely to achieve very low output ripple and small circuit size.
However, care must be taken when ceramic capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, $\mathrm{V}_{\mathrm{IN}}$. This ringing can couple to the output and be mistaken as loop instability. Even worse, the sudden inrush of current through the long wires can potentially cause a voltage spike at $\mathrm{V}_{\mathrm{IN}}$, large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.


Figure 3. Setting Output Voltage

## Output Voltage Programming

The output voltage is set by a resistor divider according to the following formula:

$$
\begin{equation*}
\mathrm{V}_{\text {OUT }}=0.6 \mathrm{~V} \cdot\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right) \tag{4}
\end{equation*}
$$

The external resistor divider is connected to the output allowing remote voltage sensing as shown in Figure 3.

## Efficiency Considerations

The efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

$$
\text { Efficiency }=100 \%-(L 1+L 2+L 3+\ldots)
$$

where L1, L2, etc. are the individual losses as a percentage of input power.
Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC3543 circuits: $V_{\text {IN }}$ quiescent current and ${ }^{2}$ R losses. The $\mathrm{V}_{\text {IN }}$ quiescent current loss dominates the efficiency loss at very low load currents whereas the $I^{2} \mathrm{R}$ loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence as illustrated in Figure 4.


Figure 4. Power Loss vs Load Current

## APPLICATIONS InFORMATION

1. The $\mathrm{V}_{\text {IN }}$ quiescent current is due to two components: the DC bias current as given in the Electrical Characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from $\mathrm{V}_{\text {In }}$ to ground. The resulting dQ/dt is the current out of $V_{\text {IN }}$ that is typically larger than the $D C$ bias current. In continuous mode, $I_{G A T E C H G}=f(Q T+Q B)$ where $Q T$ and QB are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to $\mathrm{V}_{\text {IN }}$ and thus their effects will be more pronounced at higher supply voltages.
2. $I^{2} R$ losses are calculated from the resistances of the internal switches, R Rw, and external inductor RL. In continuous mode, the average output current flowing through inductor $L$ is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $\mathrm{R}_{\mathrm{DS}(0 \mathrm{ON})}$ and the duty cycle (DC) as follows:

$$
\mathrm{R}_{\mathrm{SW}}=\left(\mathrm{R}_{\mathrm{DS}(\mathbf{O N}) \text { TOP }} \cdot \mathrm{DC}\right)+\left(\mathrm{R}_{\mathrm{DS}(\mathbf{O N}) \text { BOT }} \bullet(1-\mathrm{DC})\right)
$$

The $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I ${ }^{2}$ R losses, simply add $\mathrm{R}_{\text {Sw }}$ to RL and multiply the result by the square of the average output current.
Other losses, including $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {OUT }}$ ESR dissipative losses and inductor core losses, generally account for less than 2\% total additional loss.

## Thermal Considerations

In mostapplications, the LTC3543 does not dissipate much heat due to its high efficiency. But, in applications where the LTC3543 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately $150^{\circ} \mathrm{C}$, both power switches will be turned off and the SW node will become high impedance.

To avoid the LTC3543 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$
T_{\mathrm{R}}=\theta_{\mathrm{JA}} \bullet \mathrm{P}_{\mathrm{D}}
$$

where $P_{D}$ is the power dissipated by the regulator and $\theta_{\mathrm{JA}}$ is the thermal resistance from the junction of the die to the temperature.
The junction temperature, $T_{J}$, is given by:

$$
T_{J}=T_{A}+T_{R}
$$

where $T_{A}$ is the ambient temperature.
As an example, consider the LTC3543 in dropout at an input voltage of 2.7 V , an ambient temperature of $80^{\circ} \mathrm{C}$, and a load current of 600 mA . From the typical performance graph of switch resistance, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the P-channel switch at $80^{\circ} \mathrm{C}$ is approximately $0.41 \Omega$. There, power dissipated by the part is:

$$
P_{D}=I_{L O A D^{2}} \cdot R_{D S(O N)}=147.6 \mathrm{~mW}
$$

For the DFN package, the $\theta_{\mathrm{JA}}$ is $64^{\circ} \mathrm{C} / \mathrm{W}$. Thus, the junction temperature of the regulator is:

$$
\mathrm{T}_{J}=80^{\circ} \mathrm{C}+0.1476 \cdot 64=89.4^{\circ} \mathrm{C}
$$

which is well below the maximum junction temperature of $125^{\circ} \mathrm{C}$. Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance ( $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ ).

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, Vout immediately shifts by an amount equal to ( $\Delta L_{\text {LOAD }} \bullet E S R$ ), where ESR is the effective series resistance of $\mathrm{C}_{\text {OUT. }} \Delta_{\text {LOAD }}$ also begins to charge or discharge $\mathrm{C}_{0}$, which generates a feedback error signal.

The regulator loop then acts to return $\mathrm{V}_{\text {OUT }}$ to its steady state value. During this recovery time, VOUT can be monitored for overshoot or ringing that would indicate a stability

## APPLICATIONS INFORMATION

problem. For a detailed explanation of the switching control loop theory, see Application Note 76.
A second, more severe transient is caused by switching in loads with large (>1 $\mu$ F) supply bypass capacitors. The discharged bypass capacitors are effectively put in paralIel with $\mathrm{C}_{\text {Out, }}$ causing a rapid drop in $\mathrm{V}_{\text {Out }}$. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately $25 \cdot C_{\text {LOAD. Thus, }}$ a $10 \mu \mathrm{~F}$ capacitor charging to 3.3 V would require a $250 \mu \mathrm{~s}$ rise time, limiting the charging current to about 130 mA .

## PC Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3543. These items are also illustrated graphically in Figures 5 and 6 . Check the following in your layout:

1. The power traces, consisting of the GND trace, the SW trace, and the $\mathrm{V}_{\text {IN }}$ trace should be kept short, direct and wide.
2. Does the $\mathrm{V}_{\text {FB }}$ pin connect directly to the feedback voltage reference? Ensure that there is no load current running from the feedback reference voltage and the $V_{\text {FB }}$ pin.
3. Does the ( + ) plate of $\mathrm{C}_{\mathbb{N}}$ connect to $\mathrm{V}_{\mathbb{N}}$ as closely as possible? This capacitor provides the AC current to the internal power MOSFETs.
4. Keep the switching node, SW, away from the sensitive $V_{\text {FB }}$ node.
5. Keep the (-) plates of $\mathrm{C}_{\mathbf{N}}$ and $\mathrm{Cout}_{\text {as }}$ close as possible.

## Design Example

As a design example, assume the LTC3543 is used in a single lithium-ion battery-powered cellular phone application. The $\mathrm{V}_{\text {IN }}$ will be operating from a maximum of 4.2 V down to about 2.7V. The load current requirement is a maximum of 600 mA , but most of the time it will be in standby mode, requiring only 2 mA . Efficiency at both low and high load currents is important. Output voltage is 1.5 V . With this information we can calculate L using Equation 1,

$$
L=\frac{V_{\text {OUT }}}{f \cdot \Delta I_{L}} \cdot\left(1-\frac{V_{\text {OUT }}}{V_{I N}}\right)
$$

A 3.3HH inductor works well for this application, yielding a ripple current of only 130 mA . For best efficiency choose a 665 mA or greater inductor with less than $0.05 \Omega$ series resistance.

In Equation 2, $\mathrm{C}_{\text {IN }}$ will require an RMS current rating of at least 0.3 A at $\mathrm{L} \mathrm{LOAD}(\mathrm{Max}) / 2$ at temperature.
Using Equation 3, Selecting a $4.7 \mu \mathrm{~F}$ capacitor with an ESR of $0.05 \Omega$ for Cout yields an 8 mV voltage ripple on the regulated output voltage.
For feedback resistors, choose R1 $=402 k$. R2 can then be calculated using Equation 4.

$$
R 2=\left(\frac{V_{\text {OUT }}}{0.6 \mathrm{~V}}-1\right) \cdot R 1=604 k
$$

Figure 6 shows the complete circuit along with its efficiency curve.


Figure 5. LTC3543 Layout Diagram

## LTC3543

## APPLICATIONS InFORMATION



Figure 6. LTC3543 Suggested Layout

## TYPICAL APPLICATIONS




## TYPICAL APPLICATION



## PACKAGE DESCRIPTION



## LTC3543

## TYPICAL APPLICATION

## PLL Application



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC3405/LTC3405A | 300 mA (Iout), 1.5 MHz , Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $I_{S D}=<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3406/LTC3406B | 600 mA (Iout), 1.5 MHz , Synchrounous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $I_{S D}=<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3407/LTC3407-2 | Dual $600 \mathrm{~mA} / 800 \mathrm{~mA}$ (I IOUT ), $1.5 \mathrm{MHz} / 2.25 \mathrm{MHz}$, Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, MS10E, DFN Packages |
| LTC3409 | 600 mA (lout), $1.7 \mathrm{MHz} / 2.6 \mathrm{MHz}$, Synchrounous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 1.6 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=65 \mu \mathrm{~A}$, $I_{S D}=<1 \mu \mathrm{~A}$, DFN Package |
| LTC3410/LTC3410B | 300 mA (Iout), 2.25MHz, Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=26 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, SC70 Package |
| LTC3411 | 1.25A (Iout), 4MHz, Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to 5.5 V , $\mathrm{V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $I_{S D}=<1 \mu A$, MS10, DFN Packages |
| $\begin{aligned} & \text { LTC3441/LTC3442/ } \\ & \text { LTC3443 } \end{aligned}$ | 1.2A (Iout), 2MHz, Synchrounous Buck-Boost DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }} 2.4 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MIN) }}: 2.4 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=50 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, DFN Package |
| $\begin{aligned} & \text { LTC3531/LTC3531-3/ } \\ & \text { LTC3531-3.3 } \end{aligned}$ | 200 mA (IOUT), 1.5 MHz , Synchrounous Buck-Boost DC/DC Converter | $95 \%$ Efficiency, V IN: 1.8 V to 5.5 V , $\mathrm{V}_{\text {OUT(MII): }} \mathrm{VV}$ to $5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=16 \mathrm{\mu A}$, $I_{\text {SD }}=<1 \mu A$, ThinSOT, DFN Packages |
| LTC3532 | 500 mA (Iout), 2MHz, Synchrounous Buck-Boost DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.4 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(min) }}: 2.4 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=35 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{MS} 10$, DFN Packages |
| LTC3542 | 500 mA (I ${ }_{\text {Out }}$ ), 2.25MHz, Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=26 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, 2 \mathrm{~mm} \times 2 \mathrm{~mm}$ DFN, ThinSOT Packages |
| LTC3547/LTC3547B | Dual 300 mA ( $\mathrm{l}_{\text {Out }}$ ), 2.25 MHz , Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, DFN Package |
| $\begin{aligned} & \text { LTC3548/LTC3548-1/ } \\ & \text { LTC3548-2 } \end{aligned}$ | Dual $400 \mathrm{~mA} / 800 \mathrm{~mA}$ (Iout), 2.25 MHz , Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \mathrm{MS} 10 \mathrm{E}, \mathrm{DFN}$ Packages |
| LTC3561 | 1.25A (Iout), 4MHz, Synchrounous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=240 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}$, DFN Package |
|  |  | 3543 f |
| 16 Linear Technology Corporation <br> 1630 McCarthy Blvd., Milpitas, CA 95035-7417 <br> (408) 432-1900 • FAX: (408) 434-0507 • www.linear.com |  | LT 1206 • PRINTED IN USA |

