# Honeywell 4551872 HONEYWELL/SS ELEK, MIL 03E 00236 HC20000 **Preliminary** ## **HIGH-PERFORMANCE CMOS GATE ARRAY** #### **FEATURES** - Performance Optimized Series of 1.2-Micron CMOS **Gate Arrays** - TTL and CMOS I/O Interfaces - Over 110 Library Macrocells Designed for Optimized System Performance - Standard Megacell Capability - High Density Advanced Packages - Available in Military and Commercial Versions Honeywell's CMOS gate arrays offer the designer complete ASIC design capability coupled with state-ofthe-art CMOS 1.2-micron manufacturing capability. Depending on the system design, three compatible array families are available: HC, HCT and HCS. #### **ARRAY TYPES** | | HC | HCT | HCS | |--------------------------|-------------------------|----------------------|-----------------------| | Application | Commercial/<br>Military | Tactical<br>Military | Strategic<br>Military | | Radiation<br>Environment | None | Tactical | Full Strategic | | Process | Process CMOS-III | | RICMOS™ | | Array Sizes | 20K | 5K<br>15K | 5K*<br>10K*<br>15K | <sup>\*</sup>Consult Honeywell for availability. This data sheet addresses the design and manufacturing capability of Honeywell's HC high-performance CMOS gate array. - Proven VLSI Design System (VDS) Toolkit™ - Boundary and Internal Scan - VHSIC Built-In Self Test (BIST) Testability Protocols - MIL-M-38510 Qualification Pending - MIL-STD 883C Class B and Modified Class S Screening #### **DESCRIPTION** The high-performance HC20000 gate array offers improved system performance, testability and space reduction benefits to advanced military avionics and commercial CPU designers. The HC20000 is manufactured using a production level 1.2-micron, two-level metal CMOS process. The Array is based upon a unique ten-transistor physical cell that allows architecture specific memory elements to be built on-array for improved system performance. #### HC ARRAY PHYSICAL ATTRIBUTES | Device | HC20000 | |---------------------------------|---------| | Total Gates (6T) | 20,097 | | Equivalent 2-Input NAND Gates * | 17,382 | | Total Pins | 284 | | Total I/O | 238 | | Input Only | 98 | | Power & Ground | 40 | | Test/Clock | 6 | <sup>\*</sup> Usable gates at 85% utilization, includes ~2K test gates #### HC FEATURES/BENEFITS #### **Features** - 17K Equivalent Usable Gates - 238 I/O Pins - TTL and CMOS Interfaces - High Level of Logic Integration - Performance Programmable Macrocells - Soft Macrocell Function Capability - Macrocell Library Compatibility with HCT and HCS CMOS Gate Arrays - Proven VLSI Design System (VDS) Toolkit™ - User Selectable Built-In Test Options - Advanced Packaging with Logic Densities of 20,000 Gates/Inch² of Board Space - MIL-M-38510 Qualification Pending - Dedicated Quick-Turn Prototype Facility #### **Benefits** - Flexible System Partitioning - Fewer I/O Boundary Crossings - Optimized System Performance - Reduced Board Space Required - Increased System Reliability - Low-risk, Low-cost Implementation of DoD Standard Communications and Testability Protocols - Upward Migration Path for Systems Requiring Strategic Radiation Hardness - Minimized Design Risk - Faster Deployment of Military Systems - Support for Present and Emerging DoD Standards - · Simplified Design Debug and System Test - Reduced Manufacturing Test Time and Cost - Reduced Board Space Required - Reduced Program-Specific Qualification Costs - Quicker Deployment of Military Systems # DESIGN AND MANUFACTURING CAPABILITIES Honeywell offers a complete design and manufacturing capability, illustrated in Figure 1. The following table lists the corresponding software for each highlighted block. 1-78-11-07 FIGURE 1. HONEYWELL'S DESIGN AND MANUFACTURING CAPABILITIES #### VDS SOFTWARE™ AND MACROCELL LIBRARY | Customer Service | Macrocell -Library | VDS Software™ | |------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | VDS ToolKit™ (Front-End Design) | <ul><li>Symbols</li><li>Simulation Models</li><li>Tech Table</li><li>Design Manual</li></ul> | - HDB™ - VERIFY™ - DELAY™ - DFA™ - NETLISTERS - SIM INTERFACE - DAMSEL™ | | Physical Design System (Back-End Design) | <ul><li>Transistor Schematics</li><li>Topology</li></ul> | - XPL - MERLYN-G - ERC/DRC/LOGICV/PG - CALMA - PERFBIAS™ | | Test Generation System | - RIGEL™ Models | - RIGEL™<br>- MIGHT™ | ### VLSI DESIGN SYSTEM (VDS)TM VDS<sup>TM</sup> is a design methodology and CAD system that helps assure first pass design success resulting in faster deployment of a military system. Honeywell's design methodology consists of the VDS Toolkit<sup>TM</sup>, a physical design service, and a test generation service. The VDS Toolkit<sup>TM</sup> is a comprehensive, technology-independent ASIC design package that equips the ASIC designer with VDS Software<sup>TM</sup> and a macrocell library. The toolkit is accessed via a user-friendly, graphical human interface, providing maximum flexibility and efficiency in the frontend design process. All phases of the design cycle are supported by Honeywell from schematic capture through test vector generation. The VDS Toolkit™ is currently available on Mentor workstations and can be ported to other design platforms. | DESCRIPTION | MENTOR™<br>APPLICATION | HONEYWELL<br>VDS<br>TOOLKIT™ | HONEYWELL<br>VDS™ DESIGN<br>SERVICES | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------|--------------------------------------| | Schematic Entry | NETED/SYMED | | | | Schematic Capture | EXPAND | | | | Error Checking - fanout exceeds drive capability - unconnected macro inputs/outputs - external signal not connected through I/O buffer | | VERIFY™ | | | Design Statistics - cell inventory and utilization - I/O inventory and utilization - total number of nets and pins | | VERIFY™ | • | | Propagation Delay Calculation - intrinsic delay of each path within each macrocell - additional delay of fanout and interconnect capacitance - at user-defined power supply voltage and junction temperature - pre/post route options | | DELAY™ | | | Functional Simulation | QUICKSIM | SIM I/F MODELS | LASAR-6 | | Fault Analysis | | | LASAR-6 | | Static Timing Analysis | | DAMSEL™ | | | Test Program Generation - produces ANDO compatible functional and/or scan test vectors - accepts output files from Mentor, DAISY, and LASAR-6 simulators | | | MIGHT™ | | Automatic Test Vector Generation | | | RIGEL™ | | Automatic Placement - Netlists received by magnetic media or dial-up field transfer | | | XPL | | Automatic Routing | | | MERLYN-G | | Automatic Performance Biasing | | | PERFBIAS™ | #### SILICON UNDERLAYERS A gate array is a semicustom device assembled on a matrix of X columns by Y rows of physical cells. The physical cell in the HC Array Family consists of ten uncommitted transistors. This array of uncommitted transistors, along with the I/O ring, are called underlayers and are common to all personalizations of the gate array. The I/O ring consists of I/O buffers, a clock distribution network, and power busses. The macrocell library contains the data needed to connect the transistors of one or more physical cells to form a logic function. The HC array's I/O buffers have the following characteristics: - Built-in configurable test logic - Dedicated I/O and input only functions - 8mA TTL output drive - CMOS or TTL input and output configurable interface - ESD input protection greater than 2000 volts Each I/O buffer can be independently used as an input only, output only, or I/O function. The output buffer has a high impedance state. The input and output portions of the I/O buffer act independently. #### CMOS/TTL INPUT INTERFACE CHARACTERISTICS | Interface | Logic Hi | Logic LO | Switchpoint | |-----------|-----------|-----------|-------------| | CMOS | 3.5 V min | 1.5 V max | Vdd/2 typ. | | TTL | 2.0 V min | 0.8 V max | 1.3 V typ. | 4551872 0000241 5 03E 00241 T-42-11-09 #### PERFORMANCE PROGRAMMABLE MACROCELL LIBRARY Honeywell provides an accurately modeled and highly flexible macrocell library that has been optimized for maximum synchronous system performance. The library contains approximately 110 hard-wired data path elements ranging from inverters to flip-flops, adders and shifters. The CMOS 1.2-micron macrocell library has been characterized at the device level through extensive SPICE modeling. The resulting SPICE K-factors are stored in a technology table and used in circuit simulation and the simulation results compared to actual test arrays. Each macrocell has been evaluated over the entire military temperature range, voltage and process spectra to ensure accuracy and guaranteed worst case delays. The CMOS 1.2-micron macrocell library provides these benefits in new system designs: - a common library of over 110 cells including bit-width programmable register, counter and multiplexer macrocells to maximize array efficiency, and minimize dynamic power. - performance programmable NAND, NOR and inverter macrocells to optimize critical path performance. - static and dynamic register bits are constructed using CMOS transmission gates and optional serial-scan testability to allow the tradeoff of minimum register area (dynamic) with minimum register power (static) during the design process. - architecture specific soft RAM macrocells can be constructed to provide improved system performance by eliminating I/O delays required during accessing off-array memory. The table below provides performance data for selected LSI functions designed with the CMOS macrocell library. The Macrocell Performance Guide shows the area, intrinsic delay, and additional metal loading delays for macrocells in the HC library. #### LSI FUNCTION PERFORMANCE | Function | Typical Case (1)<br>(ns) | Worst Case (2)<br>(ns) | Cell<br>Count | | |-----------------------------------------------------------------|--------------------------|------------------------|---------------|--| | 16-bit Adder/Subtractor | 7 | 13 | 302 | | | 32-bit Fast Adder with Full Carry Look Ahead | 11 | 23 | 445 | | | 32-bit x 32-bit Word Register File Read (1 Read /1 Write) Write | 8<br>16 | 15<br>30 | 1,300 | | | 16-word x 1-bit RAM (1 Read / 1 Write) | 7 | 12 | 108 | | <sup>(1)</sup> $V_{dd} = 5.0V$ , $T_i = +25$ °C, Process = Nominal <sup>(2)</sup> $V_{dd} = 4.5V$ , $T_i = +150$ °C, Process = Worst case HC20000 03E 00242 D T-42-11-09 ### MACROCELL PERFORMANCE GUIDE $(T_{i} = 25^{\circ} C; V_{dd} = 5.0V; T_{in} = 1ns; Process = Nominal)$ (Typical) | Cell Description | Cell<br>Name | Cell<br>Size<br>(wxh) | Cell<br>Count | Base<br>Rising<br>(ns) | Load Factor<br>Rising<br>(ns/pF) | Base<br>Falling<br>(ns) | Load Factor<br>Falling<br>(ns/pF) | Input<br>Cap.<br>(pF) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | Inverters/Buffers Inverter Power Inverter Double Power Inverter Balanced Drive Inverter Non-Inverting Buffer Delay Macro | INV0<br>INV1<br>INV2<br>INV3<br>BUF1<br>BUF4 | 1x1<br>1x1<br>1x2<br>1x1<br>1x1<br>2x1 | 1<br>1<br>2<br>1<br>1<br>2 | .183<br>.208<br>.206<br>.207<br>.469<br>1.886 | .527<br>.360<br>.176<br>.371<br>.518<br>1.024 | .188<br>.081<br>.078<br>.116<br>.571<br>1.858 | .566<br>.235<br>.142<br>.369<br>.406 | .192<br>.365<br>.668<br>.334<br>.127 | | AND, OR, NAND, & NOR 2-NAND 3-NAND 4-NAND 6-NAND 2-AND 5-AND Power 2-NAND Power 3-NAND 2-NOR 3-NOR 6-NOR Power 2-NOR 2-OR | ND2<br>ND3<br>ND4<br>ND6<br>AND5<br>ND2H<br>ND3H<br>NOR2<br>NOR3<br>NOR6<br>NORH<br>OR2 | 1x1<br>1x1<br>1x2<br>2x2<br>1x1<br>2x1<br>1x2<br>1x2<br>1x1<br>3x1<br>2x2<br>1x2<br>1x1 | 1<br>1<br>2<br>4<br>1<br>2<br>2<br>2<br>1<br>3<br>4<br>2<br>1 | .276<br>.342<br>.477<br>1.195<br>.533<br>1.245<br>.289<br>.419<br>.512<br>1.041<br>1.362<br>.440<br>.420 | .983<br>.97<br>.911<br>.520<br>1.105<br>1.173<br>.388<br>.493<br>1.337<br>.542<br>.599<br>.673 | .186<br>.301<br>.494<br>1.118<br>.539<br>.681<br>.214<br>.386<br>.194<br>.839<br>1.010<br>.158<br>.732 | .850<br>1.070<br>1.32<br>.431<br>.640<br>.734<br>.356<br>.548<br>.446<br>.409<br>.650<br>.252 | .128<br>.113<br>.123<br>.126<br>.123<br>.123<br>.364<br>.283<br>.191<br>.151<br>.126<br>.379<br>.128 | | AND/OR, OR/AND Gates 1-2 AND/OR/Invert 2-2 AND/OR/Invert 3-3 AND/OR/Invert Power 1-2 AND/OR/Invert 1-2 OR/AND/Invert 2-2-1 OR/AND/Invert Power 1-2 OR/AND/Invert 3-3-3 AND/OR 1-2-3-4 AND/OR 1-3 OR/AND | AOI1<br>AOI2<br>AOI3<br>AOIH<br>OAI1<br>OAI3<br>OIAH<br>AO3<br>AO4<br>OA1 | 1x1<br>3x1<br>3x1<br>1x2<br>1x1<br>2x1<br>1x2<br>2x2<br>2x3<br>2x2 | 1<br>3<br>3<br>2<br>1<br>2<br>2<br>4<br>6<br>4 | .463<br>1.139<br>1.042<br>.485<br>.450<br>.840<br>.471<br>.850<br>.930<br>.639 | 1.638<br>.527<br>1.010<br>.946<br>1.509<br>1.714<br>.754<br>.977<br>.997 | .218<br>.983<br>1.028<br>.211<br>.306<br>.603<br>.273<br>.779<br>.986<br>.766 | .745<br>.391<br>.645<br>.407<br>.939<br>1.106<br>.432<br>1.089<br>1.190<br>1.037 | .112<br>.128<br>.127<br>.267<br>.129<br>.131<br>.268<br>.114<br>.115 | | Exclusive OR/NOR Gates Exclusive-OR Exclusive-NOR 4-Bit Exclusive-OR 8-Bit Exclusive-OR 10-Bit Exclusive-NOR 2-2 AND/Exclusive-OR | EXOR<br>EXNR<br>EXO4<br>EXO8<br>EXN9<br>AXO2 | 3x1<br>3x1<br>2x3<br>6x3<br>4x5<br>2x2 | 3<br>3<br>6<br>18<br>20<br>4 | .913<br>.575<br>1.730<br>2.238<br>2.612<br>1.217 | .535<br>.541<br>.532<br>.541<br>.537<br>.571 | .704<br>.667<br>1.748<br>2.114<br>2.323<br>1.138 | .438<br>.461<br>1.938<br>.445<br>.439<br>.495 | .225<br>.247<br>.202<br>.263<br>.185<br>.143 | | Priority/De <sup>'</sup> code 2 to 4 Decode w/ Enable 3 to 8 Decode w/ Enable 8-Bit Priority Selector 4-Bit Priority Encoder | DEC2<br>DEC3<br>SEL8<br>ENC4 | 2x5<br>6x3<br>3x5<br>2x2 | 10<br>18<br>15<br>4 | 1.469<br>1.852<br>1.070<br>.500 | .588<br>.525<br>1.398<br>1.438 | 1.173<br>1.690<br>.861<br>.514 | .441<br>.401<br>.630<br>.755 | .188<br>.324<br>.233<br>.248 | HONEYWELL/SS ELEK, MIL 03 DE DE 4551872 0000243 9 HC20000 4551872 HONEYWELL/SS ELEK. MIL 03E 00243 D T-42-11-09 ## MACROCELL PERFORMANCE GUIDE (continued) $(T_{j} = 25^{\circ} C; V_{dd} = 5.0V; T_{in} = 1ns; Process = Nominal)$ (Typical) | Cell Description | Cell<br>Name | Cell<br>Size<br>(wxh) | Cell<br>Count | Base<br>Rising<br>(ns) | Load Factor<br>Rising<br>(ns/pF) | Base<br>Falling<br>(ns) | Load Factor<br>Falling<br>(ns/pF) | Input<br>Cap.<br>(pF) | |---------------------------------------------------------------------------------------------------|--------------------------------|--------------------------|--------------------|--------------------------------|----------------------------------|--------------------------------|-----------------------------------|------------------------------| | Multiplexers | | | | | | | | | | 2 to 1 Multiplexer | MXC2/<br>MXE2 | 2x1<br>2x1 | 4 | 1.072 | .547 | 1.091 | .496 | .119 | | 2 to 1 Multiplexer with<br>Complement Enable | MXC3/<br>MXE3 | 3x2<br>3x1 | 9 | 1.362 | 1.042 | 1.335 | 1.053 | .138 | | 4 to 1 Multiplexer with Enable | MXC4/<br>MCE4 | 2x2<br>2x2 | 8 | 1.300 | .969 | 1.474 | .869 | .196 | | 8 to 1 Multiplexer with<br>Enable | MXC8/<br>MXE8 | 2x3<br>2x5 | 16 | 1.622 | 1.092 | 1.886 | 1.160 | .122 | | Flip-Flops (F/F) | | | | - | | | | | | Dynamic F/F | DFC1/<br>DFE1 | 2x2<br>2x1 | 6 | 1.456 | .985 | 1.497 | .799 | .126 | | Dynamic F/F w/Clk.<br>En. & Sync. Set/Clr. | DFC2/<br>DFE2 | 3x4<br>3x1 | 15 | 1.364 | .889 | 1.293 | .764 | .124 | | Dynamic F/F w/Clk.<br>En. | DFC3/<br>DFE3 | 2x4<br>2x1 | 10 | 1.734 | 1.055 | 1.663 | .892 | .176 | | Dynamic F/F w/ 2-1<br>MUX Data Input | DFC4/<br>DFE4 | 2X4<br>2X1 | 10 | 1.850 | 1.061 | 1.791 | .844 | .167 | | Dynamic F/F w/Clk.<br>En. and 2-1<br>MUX Data In. | DFC5/<br>DFE5 | 3X4<br>3X1 | 15 | 2.130 | 1.019 | 2.042 | .759 | .207 | | Static F/F w/ Clk En. & Sync. Clr. | DFC6/<br>DFE6 | 2x3<br>2x2 | 10 | 2.680 | .541 | 2.273 | .466 | .257 | | Single F/F<br>Quad D Latch | SFF2<br>QDL | 2x4<br>2x4 | 8<br>8 | 1.37<br>.796 | .488<br>.477 | 1.26<br>.959 | .550<br>.563 | .130<br>.302 | | SCAN Flip-Flop (F/F) | | | | | | | | | | SCAN Reg Cont'l w/reset<br>SCAN F/F Ele. w/reset<br>SCAN Reg. Cont'l w/set<br>SCAN F/F Ele. w/set | DSC6/<br>DSE6<br>DSC8/<br>DSE8 | 5x3<br>5X1<br>5x3<br>5X1 | 15<br>5<br>15<br>5 | .633<br>1.264<br>.590<br>1.265 | .0835<br>.944<br>.078<br>.944 | .511<br>1.241<br>.605<br>1.242 | .0656<br>.651<br>.072<br>.652 | .420<br>.150<br>.312<br>.150 | | Miscellaneous | | | | | | | | | | 4-Bit Up/Dn Counter w/<br>Parallel Load | CNT4 | 5x7 | 35 | 2.03 | .509 | 2.46 | .889 | .190 | | 4-Bit Shifter | SFC1/<br>SFE1 | 3x4<br>3x4 | 24 | 1.240 | .528 | 1.187 | .455 | .258 | | 4-Bit Adder<br>4-Bit Partial Adder<br>Single-Bit Adder | ADD4<br>ADD5<br>ADD1 | 6x8<br>3x3<br>2x3 | 48<br>9<br>6 | 1.889<br>1.808<br>1.713 | .794<br>1.07<br>.766 | 1.621<br>1.845<br>1.586 | .805<br>.878<br>.688 | .263<br>.257<br>.215 | | 4-Bit Comparator 4-Bit Magnitude Comp. 4-Bit Incrementer | CMP1<br>CMP4<br>INC4 | 3x5<br>4x7<br>4x6 | 15<br>28<br>24 | 1.819<br>2.081<br>1.530 | .540<br>1.163<br>.566 | 1.774<br>2.050<br>1.686 | .429<br>.794<br>.519 | .241<br>.198<br>.255 | | 4-Bit Decrementer<br>16-Word x N-Bit Simul.<br>Rd/Wr RAM | DCR4<br>MMC1/<br>MME1 | 4x5<br>18x4xN<br>18x2 | 20<br>108 | 1.828<br>2.898 | .565<br>1.197 | 1.559<br>3.105 | .458<br>1.258 | .236<br>.407 | 03E 00244 D T-42-11-09 ### **MACROCELL PERFORMANCE GUIDE (continued)** $(T_i = 25^{\circ} C; V_{dd} = 5.0V; T_{in} = 1ns; Process = Nominal)$ (Typical) | $(1) = 25^{\circ} \text{ C}, \text{ V}_{dd} = 5.0 \text{ V}, \text{ I}_{in} = 115, \text{ Plocess} = \text{Nothinal})$ (Typical) | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|---------------|------------------------|----------------------------------|-------------------------|-----------------------------------|-----------------------|--| | Cell Description | Cell<br>Name | Cell<br>Size<br>(wxh) | Cell<br>Count | Base<br>Rising<br>(ns) | Load Factor<br>Rising<br>(ns/pF) | Base<br>Falling<br>(ns) | Load Factor<br>Falling<br>(ns/pF) | Input<br>Cap.<br>(pF) | | | HC I/O Cells* | | i | | | | | | | | | Clock Driver (Low Drive) | CLKA | | | 2.760 | .0096 | 2.77 | .011 | 4.0 | | | Clock Driver (High Drive) | CLKB | | | 1.770 | .0078 | 1.920 | .0081 | 5.50 | | | 2-Stage CMOS Input (CTL) | CIN2 | | | .990 | .499 | .942 | .581 | 3.0 | | | 2-Stage TTL Input (CTL) | CIN3 | | | .571 | .425 | 1.480 | .660 | 3.0 | | | Unused Input w/SCAN | 1000 | | | | | | | | | | Unused Input only w/SCAN | 1003** | | | 3.515 | .985 | 3.01 | 1.068 | 3.0 | | | CMOS Inv. Input w/SCAN | 1103** | | | .813 | .400 | .881 | .475 | 3.0 | | | w/Input SCAN Reg. | | 1 | | | | | | | | | 2-Stage CMOS Input Only | 1203 | | | 4.050 | .967 | 3.743 | 1.005 | 3.0 | | | w/ SCAN | | | | | | | | | | | 2-Stage TTL Input Only | 1303 | <del></del> | | 3.857 | .930 | 3.937 | 1.060 | 3.0 | | | w/ SCAN | | | | | | | | | | | Unused I/O Buffer | B000 | | | | | <b> </b> — | <del></del> | | | | Unused I/O | B004** | | | 4.25 | .914 | 3.845 | .986 | .069 | | | w/ SCAN | | | | | | | | | | | CMOS Low Drive Output | B014** | | | .961 | .0953 | 1.181 | .1120 | 4.0 | | | w / SCAN | | | | | | | | | | | CMOS Output | B021 | | <del></del> | 3.44 | .042 | 3.14 | .057 | 4.0 | | | w/ SCAN | | | | | | | | | | | CMOS High Drive Output | B024** | | | 3.44 | .0423 | 3.140 | .0567 | 4.0 | | | w/ SCAN | 1 | | | | | | | | | | 5V TTL Output Buffer | B041 | l | | 3.61 | .085 | 3.24 | .038 | 4.0 | | | w/ SCAN | | | | | | | 1 | | | | 8mA TTL Output | B044** | | | 3.410 | .0790 | 3.060 | .0353 | 4.0 | | | w/ SCAN | <b> -</b> | l | | | | | | | | | CMOS Invert Input | B104** | | | .813 | .400 | .881 | .475 | 4.0 | | | w/ SCAN | Door | | | | | | | 1 | | | 2-Stage CMOS Input | B203 | | | 1.55 | .75 | 1.43 | .775 | 3.0 | | | w/ SCAN | Dog 444 | | | | | l <b></b> | | l | | | 2-Stage CMOS Input | B204** | — | | 1.44 | .700 | 1.350 | .720 | 3.20 | | | w/ SCAN | DOC 444 | | Į | | l | | | | | | 2-Stage CMOS I/O | B224** | - | | 2.44 | .371 | 2.245 | .388 | 4.0 | | | w/SCAN | DOOD | | | | | | | ١ | | | 2-Stage TTL Input | B303 | | | .982 | .69 | 2.00 | .89 | 3.0 | | | w/SCAN | B304 | | | 000 | | 1 000 | 000 | | | | 2-Stage TTL Input | D304 | | | .926 | .647 | 1.880 | .823 | 3.20 | | | w/SCAN | | | | | | | | | | | 2-Stage TTL Input/ | B324** | | | 2.183 | 244 | 0.54 | 4.20 | 1 4 6 | | | CMOS High Drive Out | 0024 | | - | 2.103 | .344 | 2.51 | 4.39 | 4.0 | | | w/SCAN | B344** | | | 2.296 | .383 | 2.62 | .464 | 4.0 | | | 2-Stage TTL I/O | 5077 | | | 2.230 | .118 | 2.020 | .118 | .667 | | | w/ SCAN<br>SCAN Control Circuitry | CC02 | l | <u></u> | 2.000 | '''0 | 2.020 | .116 | .00/ | | | BIST Control Circuitry | CC03 | | l | 2.61 | .117 | 2.73 | .118 | .667 | | | CMOS High Drive Output | COT2 | | I | 2.887 | .043 | 5.470 | .039 | 4.0 | | | For Test-Data-Out | " | | | | '070 | 3.770 | .003 | 7.0 | | | i di Test-Data-Out | | | | | | 1 | | | | | | | | 1 | | | | | | | | TTL Output For | COT4 | | <u> </u> | 2.843 | .071 | 5.023 | .033 | 4.0 | | | Test-Data-Out | | | Ī | | 1 | | | " | | | .001 = 010 = 01 | <u> </u> | <u> </u> | L | <u> </u> | 1 | L | 1 | <u></u> | | <sup>\*</sup> All TTL outputs have 8mA drive capability. <sup>\*\*</sup>For use with BIST (Built-In Self-Test) DE 551872 HONEYWELL/SS ELEK, MIL 03E 00245 D T-42-11-09 #### CALCULATING PERFORMANCE Each macrocell has its own intrinsic base delay and load factor. Macrocell performance is influenced by temperature, voltage, and process variations. Intrinsic base delay is also a factor of the input edge rate. When calculating the propagation delay of a macrocell or logic path, temperature, voltage, process, input capacitance of the next macrocell, and capacitive loading due to metal interconnect must be considered. Macrocells using a control hat and elements (e.g., DFC1, DFE1) require an additional load per element. In the following equation for calculating the propagation delay, $T_{pd}$ , the input edge rate for the intrinsic base delay is 1 ns. Best case/worst case delay values can be obtained from Honeywell's CMOS Design Manual. $$T_{pd} = [T_b + (LF \times C_i) + (EF \times (N_{e}-1))]$$ where, $T_b$ = Intrinsic base delay at 25° C, 5V, nominal process, ns LF = Load factor for macrocell, ns/pF C<sub>i</sub> = Total capacitive load = C<sub>in</sub> + C<sub>metal</sub>, pF EF = Element factor for control that macrocell, ns/element N<sub>e</sub> = Number of elements attached to the control hat #### Example 1. Assume a 2-input NAND gate, ND2, 25°C, 5V, nominal process, fanout = 2 identical 2-input NAND gates. From Macrocell Performance Guide, $C_{in} = 0.128 \, pF$ . From Metal Load vs. Fanout, interconnect capacitance = 0.375 pF $$T_{pd}(Rising) = [T_b + (LF \times C_i)]$$ = [0.276 + (0.983 x ((2 x 0.128) + 0.375))] = 0.896 ns #### Example 2. Assume a 2:1 multiplexer with 4 elements (MXC2/MXE2), $25^{\circ}$ C, 5V, nominal process, fanout = 4 2-input NAND gates. EF = 0.05 From Macrocell Performance Guide, $C_{in}$ = 0.119 pF. From Metal Load vs. Fanout, interconnect capacitance = 0.592 pF (worst case) $$T_{pd}(Falling) = [T_b + (LF \times C_i) + (EF \times (N_e-1))]$$ = [1.091 + (0.496 x ( (4 x 0.119) + 0.592)) + (0.05 (4-1))] = 2.033 ns #### METAL LOAD vs. FANOUT C(metal) = (0.238) x (Fanout) 0.657 (Nominal) 03E 00246 D T-42-11-09 #### POWER DISSIPATION Power dissipation of a CMOS circuit is difficult to calculate because it is extremely dependent upon such conditions as switching frequency, load capacitance, supply voltage, input rise or fall time and temperature. Typically, power consumption of a CMOS gate array is comprised of array power and I/O power. The array is dominated by AC power (CV<sup>2</sup> f), which is controlled by the logic function (how heavily loaded each gate is and how fast they switch). Within the array, power is dissipated by two components: the clock and the rest of the array. The I/O buffers are dominated by DC power (I\*V), although AC power is an important consideration. A first-order approximation of power dissipation can be made by summing array power (PI), output buffer power (PE) and clock power (PC) as follows: $$PT = (PI + \sum_{n=1}^{X} PE_n + PC)$$ where x is the number of output buffers. Maximum power dissipation should not exceed a level at which the junction temperature (Tj) will exceed 150°C. Tj = PT x TRja + Ta where TRja is thermal resistivity of the package from junction to ambient and Ta is ambient temperature for the condition of device cooled by free air. #### **Array Power** $PI = G \times P \times f^{0.88} \times Vdd^{2.25} \times 0.23 \times 10^{-3}$ in milliWatt, where G =equivalent gates (number of physical cells used x 1.5). P = fraction of gates which switch, on the average, each clock cycle (0<P<1). f = clock frequency in MHz. Vdd = array supply voltage. It is expected that .1 < P < .4 is normal system operation for a majority of the array designs. #### **Output Buffer Power (Single Buffer)** #### Case 1 Output buffer drives a transmission line with only one pulse present at a time. CRITERIA: 2T<sub>d</sub> < (minimum time between data changes) $T_d =$ one-way delay on transmission line, in ns. $T_d = L \times V_p$ L = length of line, in inches Vp = .100 ns/in = .185 ns/in 50 ohm coax PC board, 50 ohm, glass-epoxy These numbers are approximations. Use actual values if available. Positive clock edge (assuming a 10ns clock rate). 03E 00247 D T-42-11-09 ### **POWER DISSIPATION (cont'd)** $PE = T \times Vddx^2 \times (C_1 + C_{t1})$ in milliWatt, where: T = number of positive logic transitions per nanosecond, on the average. For the example above, this is 3/100 = 0.03. C<sub>I</sub> = lumped load capacitance, in pF, made up of array input pin capacitance and PC board via capacitance. C<sub>t|</sub>= transmission line capacitance, in pF, made up of PC board foil capacitance and coax capacitance, 50 ohm. Vddx = output buffer power supply. #### Case 2: Output buffer drives a transmission with two or more pulses present at a time. CRITERIA: 2T<sub>d</sub> > (minimum time between data changes) PE(max) = Vddx<sup>2</sup> (T x C<sub>1</sub>+1 $$\frac{min\{T_0, T_1\}}{ZZ_0}$$ x 10<sup>3</sup> ) in milliWatt, where: $Z_0$ = path characteristic impedance, in ohms { } = minimum of values in brackets $T_0$ = average time signal is at logic LO $T_1$ = average time signal is at logic HI For the example above, $$\frac{\min\{T_0, T_1\}}{T_0 + T_1} = \frac{4}{10} = 0.4$$ Note that the expression for this case is indicated as a maximum. Although it is theoretically possible to dissipate the maximum power, it is realistically not probable. Power dissipation for long lines that may contain more than one pulse on the line at one time is a complex function of duty cycle, line length and frequency. #### **Clock Power** $$PC = (30 + C_C + 0.26 \times L + 5.24 \times B) \times f^{0.88} \times Vdd^{2.25} \times 10^{-3} in milliWatt,$$ where: f = Clock frequency, in MHz. Vdd = Array supply voltage. C<sub>C</sub> = Total clock bus capacitance composed of metal and macro clock pin capacitances, in pF. , B = Total number of clocked macros, e.g., DFC1. L = Total number of elements in stacked flip-flop macros, e.g., DFE1. Constants used in PC formula are derived from actual test results. 03E 00248 T-42-11-09 ### DESIGN-FOR-TEST AND **MAINTAINABILITY** #### Design-for-Test and Maintainability Today's designs often carry demanding component and system-level test and maintenance requirements. Honeywell provides support for a full range of Design-For-Test (DFT) techniques, intended to reduce design debug time, board and module costs, and field system down time. Built-in Self-Test reduces test costs and improves system maintainability. **Boundary Scan** simplifies testing of board interconnects and provides excellent fault isolation. Serial Scan generates highfault-coverage test patterns which simplify system and software checkout. Honeywell also offers automatic test program generation in the form of MIGHT™, and an automatic, deterministic test pattern generation system with RIGEL™. #### MIGHT<sup>TM</sup> The MIGHT™ system provides automatic test program generation for Honeywell gate arrays. Test programs are automatically generated and formatted, simplifying a process that requires weeks of manual development and expensive debug time on the tester. The shell and menu approach allows rapid integration of new technologies, expands to any language driven ATE, and achieves a new standard in test quality control. #### **RIGEL<sup>TM</sup>** RIGEL<sup>TM</sup> is an automatic, deterministic single stuck-at fault test pattern generation system. It is based on an enhanced D-algorithm. Fundamental to its use is the circuit implementation of Honeywell Scan Design (HSD), a scan structured approach to design for test. The RIGEL™ test generation tools provide a greater than 98 percent fault coverage of permanent single stuck-at faults. #### **BUILT-IN SCAN CIRCUITRY** The HC gate array supports synchronous scan design and boundary scan design testability methods. #### Serial Scan Design Designs which provide easy application of stimulus and easy measurement of responses are necessary to make circuits thoroughly testable. Honeywell's primary technique that supports this is called Synchronous Scan Design (SSD). SSD specifies that registers in the circuit have an ability to also be reconfigured into a serial shift register (Figure 2). The serial chain is able to be loaded with test input and unloaded with test responses from the component edge. Honeywell's RIGEL™ automatic test generation tool can be used to build a test that is capable of detecting greater than 98% of all permanent single stuck-at type faults. These tests are applied and gathered using SSD. #### Boundary Scan Design The boundary scan method is also fully supported utilizing scan-compatible input, output, and I/O buffer macrocells. Figures 3 and 4 illustrate the scan circuitry associated with each input and each output buffer, FIGURE 2. 16-BIT D-REGISTER IN SERIAL SCAN PATH 03E 00249 D T-42-11-09 FIGURE 3. INPUT SCAN REGISTER FIGURE 4. OUTPUT SCAN REGISTER #### **Built-In Self-Test** respectively. If an I/O buffer is selected, the circuitry contained in Figures 3 and 4 is tied together. Note that each scan register is connected to the next register in such a way as to configure an input scan ring and an output scan ring around the periphery of the array. Also note that logic can be done between registers by entering and leaving the array. With these options, the user can design logic for generating serial pseudorandom test patterns, and, by adding logic to the output scan path, can generate a signature analysis result. The macrocell library also includes the CC02 cell, which contains the logic necessary to control the scan registers associated with the I/O cells. The Built-In Self-Test (BIST) testability protocols of the Department of Defense VHSIC Phase 2 program are fully supported via the use of Honeywell's Test Interface Unit (TIU), Test and Maintenance Controller (TMC), and the Element Test and Maintenance Bus (ETM-bus). Honeywell's Test-bus Interface Unit (TIU) chip interfaces between the busses in the hierarchical test-bus structure shown below. This device is rapidly gaining acceptance as a DoD and industry standard. The TIU broadcasts and receives test control and data signals and acts as either a bus master or slave for the back-plane based VHSIC Test and Maintenance bus (TM-bus). It supports dual TM- FIGURE 5. VHSIC TESTABILITY ARCHITECTURE DE 4551872 0000250 L HC20000 03E 00250 D T-42-11-09- #### ADVANCED PACKAGING busses for increased fault tolerance. A microprocessor and memory interface increases the capabilities of the TIU as a TM-bus master or as the test interface on an application module. The Joint Test Action Group (JTAG-) bus and the Element Test and Maintenance (ETM-) bus ports provide standard test and maintenance control at the chip level. Honeywell's TIU supports multiple JTAG/ETM ports to handle large boards with up to 128 JTAG- or ETM-bus compatible components. The ETM-bus is a multidrop, synchronous bus that transfers bit-serial test and maintenance instructions and data between a master device and up to 32 slave elements on other chips in a module. The slave element is the on-chip TMC, a function block that controls the test and maintenance features such as chip initialization, serial scan, debug, and built-in self-test. Figure 5 illustrates how the TIU and TMC are used in a testable VHSIC system to assure low cost field maintenance and quick design debug. User configurable built-in self-test methodologies can also be implemented using the scan macrocells in the HC macrocell library. The HC array is available in advanced single and multiarray packages to reduce board and module space, quickly debug brassboard and prototype systems, and improve system reliability through reduction of array junction temperatures. Leaded chip carriers (LDCC) and pin grid array (PGA) packages, available in open or proprietary tooling, are supported over the military temperature range for a variety of military and commercial applications. Honeywell's advanced MICROPAK-II<sup>TM</sup> multi-array module provides packaging techniques for assembly of multiple HC series CMOS arrays and cache memory die into a single hermetically sealed ceramic module. MICROPAK-II<sup>TM</sup> multi-array modules dramatically improve systems' reliability, and reduce system volume and cost. Consult Honeywell for more details. The HC20000 is available in a 256 LDCC and a 284 PGA package. If more specific packaging information is needed, please contact your Honeywell representative. #### **284 PIN GRID ARRAY** 03E 00251 D T-42-11-09 —— THERMAL CHARACTERISTICS #### **256 LEADED CHIP CARRIER** 03E 00252 D T-42-11-09 - #### **QUALIFICATION AND SCREENING** The HC20K array is qualified and screened to the most advanced military or commercial standards. For military applications, the array will be generically qualified to MIL-M-38510/605 requirements. Program specific qualification data is available, at an additional charge, upon request from Honeywell. Figures 6 and 7 illustrate MIL-STD-883C Class B or modified Class S flows available. For advanced commercial CPU applications, the HC20K can be qualified to Honeywell's commercial specification or to customer-specific qualification flows. FIGURE 6. MIL-STD-883C CLASS B PRODUCT FLOW FIGURE 7. MODIFIED MIL-STD-883C CLASS S PRODUCT FLOW HONEYWELL/SS ELEK, MIL O3 DE 4551872 0000253 1 4551872 HONEYWELL/SS ELEK, MIL 03E 00253 D T-42-11-09 ### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Decembrion | Ra | linita | | |-----------------|-------------------------------|------|----------------------|-------| | | Description | Min. | Max. | Units | | V <sub>dd</sub> | DC Supply Voltage | -0.3 | 7.0 | ٧ | | Vi | Input Voltage | -0.3 | V <sub>dd</sub> +0.3 | V | | l <sub>i</sub> | DC Input Current | -100 | 100 | μΑ | | I <sub>o</sub> | DC Output Current | -10 | 10 | mA | | Ta | Operating Ambient Temperature | -55 | +125 | ô | | T <sub>s</sub> | Storage Temperature | -65 | +150 | °C | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating and functional operation of the device at these or any condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC CHARACTERISTICS | Doromotor | Deceriation | TTL | | смоѕ | | Units | (4) (0) | | |----------------------|-------------------------------------------|------|------|-----------------------|------|-------|-----------------------------------------------------------------------------------|--| | Parameter | Description | Min. | Max. | Min. | Max. | Omis | Test Conditions (1) (2) | | | V <sub>ii</sub> | Low Level Input Voltage | | 8.0 | | 1.5 | ٧ | Recognized as Low Signal<br>Over Recommended<br>V <sub>dd</sub> & T <sub>a</sub> | | | V <sub>ih</sub> | High Level Input Voltage | 2.0 | | 3.5 | | ٧ | Recognized as High Signal<br>Over Recommended<br>V <sub>dd</sub> & T <sub>a</sub> | | | ., | | | 0.4 | | - | V | $V_{dd} = 4.5V, I_{ol} = 8mA$ | | | V <sub>o!</sub> | Low Level Output Voltage | | | | .05 | V | $V_{dd} = 4.5V, I_{ol} < 1\mu A$ | | | | | 2.4 | | | | V | $V_{dd} = 4.5V, I_{oh} = -4mA$ | | | $V_{oh}$ | High Level Output Voltage | | | V <sub>dd</sub> -0.05 | | ν̈́ | $V_{dd} = 4.5V, I_{oh} > -1\mu A$ | | | l <sub>il</sub> (3) | Low Level Input Current | -50 | | -50 | | μА | V <sub>in</sub> = 0.5V* | | | l <sub>ih</sub> (3) | High Level Input Current | -20 | | -20 | | μΑ | V <sub>in</sub> = V <sub>dd</sub> * | | | l <sub>ozl</sub> (3) | 3-State Output Off<br>Leakage Current Low | -50 | | -50 | | μА | V <sub>out</sub> = V <sub>ss</sub> | | | I <sub>ozh</sub> (3) | 3-State Output Off<br>Leakage High | -20 | | -20 | | μА | V <sub>out</sub> = V <sub>dd</sub> | | | l <sub>os</sub> (3) | Output Short Circuit Current | -96 | -15 | -96 | -15 | mA | $V_{out} = V_{ss}$ (5) | | | 0 (1) | // I | | 3.0 | | 3.0 | pF | INPUT ONLY | | | C <sub>in</sub> (4) | Input Capacitance | | 4.0 | | 4.0 | pF | BIDIRECTIONAL | | | C <sub>out</sub> (4) | Output Capacitance | | 4.0 | | 4.0 | pF | BIDIRECTIONAL | | <sup>(1)</sup> Power supply voltage V<sub>dd</sub> = 5.0V ±10%. (2) Ambient temperature range Ta is -55°C to +125°C. Current entering a pin is defined as positive. Current leaving a pin is defined as negative. For specifying current on input or output pins, the most negative value is the minimum and the most positive value is Values for $\mathbf{C}_{\text{in}}$ and $\mathbf{C}_{\text{out}}$ do not include package capacitance. <sup>(5)</sup> For los testing, not more than one output should be shorted at a time, nor for more than one second. <sup>\*</sup>Includes pull-down device