#### PRELIMINARY PRODUCT INFORMATION # BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu$ PC 1852 ## 1 CHIP LSI WITH I'C BUS FOR PROCESSING U.S.TV MULTIPLEX AUDIO SIGNAL The $\mu$ PC1852 is an IC for processing U.S.TV multiplex audio signal. In this IC, all the functions required for processing U.S. TV multiplex audio signal are incorporated in 1 chip. This IC can perform mode switching, control such as adjustment of separations and filter etc. by I2C bus. #### FEATURES - · Stereo demodulation, SAP demodulation and dbx NR circuits are composed on 1 chip. - · Mode switching and adjustment of separation etc. can be executed fully through I2C bus. - $\cdot$ V $\infty$ = 8 to 10 V - · Input attenuator for easing the interface with IF is incorporated (I<sup>2</sup>C bus control). - •Output level is 1.4 V<sub>p-p</sub> (L + R of 100 % modulation) #### USE • TV. VCR for North America #### ORDER INFORMATION | Order name | Package | Quality level | | | | | |------------|-----------------------------|---------------------------------------------|--|--|--|--| | μPC1852CT | 28 pin shrink DIP (400 mil) | Standard (for general electronic equipment) | | | | | Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications. When using $\mu$ PC1852, the contract with dbx Co. is needed. Proper attention should be paid. Address to be referred to : dbx Technology Licensing Tel. (03) 3378-0915 (Tokyo) or (508) 529-6003 (USA) The information contained in this document is being issued in advanced of the production cycle for the device. The parameters for the device may change before final production or NEC Corporation, at its own discretion, may withdraw the device prior to its production. ## ABSOLUTE MAXIMUM RATINGS (Ta=25°C) www DataSheet4U com | Item | Symbol | Conditions | Ratings | Unit | |-----------------------|--------|--------------|------------|------| | Supply voltage | Vœ | | 11.0 | v | | Interface pin voltage | Veont | SDA, SCL pin | Vcc + 0.2 | V | | Input signal voltage | Vin | COM pin | Vœ | V | | Operating temperature | Topt | V∞ = 9 V | -20 ~ +75 | r | | Storage temperature | Tstg | | -40 ~ +125 | ಭ | ## RECOMMENDED OPERATING CONDITIONS | Item | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|----------|--|--------------------------------|------|---------|------|------| | Supply voltage | Vœ | | | 8.0 | 9.0 | 10.0 | V | | nterface pin voltage (H) Vcont(H) | | | 3.5 | | Vœ | V | | | Interface pin voltage (L) | Vcont(L) | | | 0 | | 1.5 | V | | | | | L+R signal, at 100% modulation | | 0. 424 | | Vpp | | Composit signal input voltage | Vin | | L-R signal, at 100% modulation | | 0.848 | | Vpp | | (COM pin) | VIII | | Pilot signal | | 0. 0848 | | Vpp | | | | | SAP signal | | 0.254 | | Vpp | #### ABOUT I'C BUS INTERFACE The $\mu$ PC1852 has serial bus function. This serial bus is a double wired bus developed by PHILIPS Corporation. It is composed of 2 wires, serial clock line (SCL) and serial data line (SDA). The $\mu$ PC1852 has built-in I<sup>2</sup>C bus interface circuit, 7 rewritable registers (8 bits) and a readable register. #### SCL (Serial Clock Line) The master CPU outputs the serial clock to synchronize with the data. According to this clock, the $\mu$ PC1852 takes in the serial data. Input level is compatible with CMOS. #### SDA (Serial Data Line) The master CPU outputs the data which is synchronized with the serial clock. The $\mu$ PC1852 takes in this data according to the clock. Input level is compatible with CMOS. #### DATA TRANSFER #### (1) Start Condition Start condition is made by falling of SDA from "H" to "L" during SCL is "H" as shown in the following figure. When this condition is received, the $\mu$ PC1852 takes in the data synchronized with the clock after that. #### (2) Stop Condition Stop condition is made by rising of SDA from "L" to "H" during SCL is "H" as shown in the following figure. When this condition is received, the $\mu$ PC1852 stops to take in or output the data. #### (3) Data Transfer In case of data transfer, data changing should be executed during SCL is "L". When SCL is "H", be sure not to change the data. #### DATA TRANSFER FORMAT bata is composed of 8 bits unit, and 1 bit of acknowledge bit is always added after this 8 bits data. When the data is transferred, it should be MSB first which is transferred from MSB. The 1 byte immediately after start condition specifies the chip address (slave address; note). This slave address is composed of 7 bits. The remaining 1 bit is read/write bit which specifies the direction of the data transferred after that. Read means to transfer the data from the $\mu$ PC1852 to master CPU. Write means to transfer the data from master CPU to the $\mu$ PC1852. In case of read mode, write "1" to read/write bit and in case of write mode, write "0" to the bit. In case of write mode, the byte following the slave address is subaddress byte of the $\mu$ PC1852. The $\mu$ PC1852 has 7 subaddresses from SAo to SAo, and each of them is composed of 8 bits. The data which is set to subaddress follows next to this subaddress byte. The following is an example of data transfer in write mode. The $\mu$ PC1852 has auto increment function which increments the subaddress automatically in write mode. (Bit D7 of Subaddress O6H is "1".) By using this function, once the slave address and the subaddress are set, data can be transferred continuously to the subaddress after that. It is available for initializing, etc.. #### (1) 1 Byte Data Transfer The following is the format in case of transferring 1 byte data. | S<br>T<br>A | SLAVE<br>ADDRESS | W | A<br>C<br>K | SUB<br>ADDRESS | A<br>C<br>K | DATA | A<br>C<br>K | S<br>T<br>P | |-------------|------------------|---|-------------|----------------|-------------|------|-------------|-------------| |-------------|------------------|---|-------------|----------------|-------------|------|-------------|-------------| STA: START W: WRITE MODE ACK: ACKNOWLEDGE STP: STOP #### (2) Serial Data Transfer (Bit D7 of Subaddress O6H is "1".) The following is the format in case that 7 bytes data is transferred at once by using auto increment function. | S<br>T<br>A | SLAVE<br>ADDRESS | W | A<br>C<br>K | SUB<br>ADDRESS | A<br>C<br>K | DATA1 | A<br>C<br>K | DATA2 | A<br>C<br>K | | DATA7 | A<br>C<br>K | S<br>T<br>P | | |-------------|------------------|---|-------------|----------------|-------------|-------|-------------|-------|-------------|--|-------|-------------|-------------|--| |-------------|------------------|---|-------------|----------------|-------------|-------|-------------|-------|-------------|--|-------|-------------|-------------|--| STA: START W: WRITE MODE ACK: ACKNOWLEDGE STP: STOP Transfer "OOH" after the start and the slave address like above figure. Transfer the data of SA<sub>0</sub> after the subaddress, and then transfer the data of SA<sub>1</sub>, SA<sub>2</sub>,..., SA<sub>6</sub> continuously without transferring the stop condition. Finally, transfer the stop condition and terminate. The increment of the subaddress stops automatically when the subaddress comes to "06H" inside. If auto increment function is used and the first subaddress is set to "00H", the $\mu$ PC1852 does not generate the acknowledge (NAK state) and requests stop condition to master CPU after the 7th byte data is transferred. When the first subaddress set is "OlH", it becomes NAK state at the 6th byte. #### (3) Data Read The $\mu$ PC1852 has one register for reading. The contents of this register can be read by master CPU. The following is the format at data read. | S<br>T<br>A | SLAVE<br>ADDRESS | R<br>E<br>A<br>D | A<br>C<br>K | DATA | N<br>A<br>C<br>K | STP | |-------------|------------------|------------------|-------------|------|------------------|-----| |-------------|------------------|------------------|-------------|------|------------------|-----| STA: START ACK : ACKNOWLEDGE NACK : NON ACKNOWLEDGE STP: STOP #### (4) Acknowledge On I<sup>2</sup>C bus, acknowledge bit is added to the 9th bit after data in order to judge whether data transfer is successful or not. The master CPU judges it with acknowledge condition, "H" and "L". When this acknowledge period is "L", it means success. And when the condition is "H", it means failure of transfer or forced release of bus as NAK condition. The NAK condition is when wrong slave address is transferred to slave IC or data transfer from slave side is finished. ## SLAVE ADDRESS 100010×0B·····SLAVE RECEIVER 100010×1B·····SLAVE TRANSMITTER www.DataShTYPE A:X=0 TYPE B:X=1 ## SUBADDRESS LIST ## (1) Write mode | | <del></del> | | | | | | | τ | |-----------------|-------------|---------------------------------------------------|--------------------------------------------------|-----------------------------------------------|------------------------------------------|-----------------------------------|-------------------------------------|-------------------------------------| | Sub-<br>address | MSB<br>D7 | D6 | D5 | D4 | D3 <sub>.</sub> | D2 | D1 | LSB<br>DO | | OOH | 0 | Noise<br>Detect<br>O: SAP OFF<br>1: SAP,ST<br>OFF | D5 | D4 | Input level<br>D3 | adjustment<br>D2 | D1 | DO | | 01Н | 0 | fH monitor<br>ON/OFF<br>O: OFF<br>1: ON | D5 | D4 | ST VCO ad<br>D3 | justment<br>D2 | D1 | DO . | | 02H | 0 | PC ON/OFF<br>0 : ON<br>1 : OFF | D5 | D4 | Filter ad<br>D3 | justment<br>D2 | D1 | DO | | 03Н | 0 | 0 | D5 | Low : | range separa<br>D3 | tion adjustm<br>D2 | ent<br>D1 | DO | | 04H | 0 | 0 | D5 | High<br>D4 | range separa<br>D3 | ation adjust<br>D2 | ment<br>D1 | DO | | 05H | 0 | 5fH monitor<br>ON/OFF<br>0: OFF<br>1: ON | D5 | D4 | SAP VCO ac<br>D3 | ljustmen <b>t</b><br>D2 | D1 | DO DO | | 06H | 0 | 0 | N output<br>Select (2)<br>O: In-SAP<br>1: Ex-SAP | N output<br>Select (1)<br>0 : SAP<br>1 : MONO | SAP1/2<br>Select<br>0 : SAP1<br>1 : SAP2 | ST/SAP<br>Select<br>0:ST<br>1:SAP | F-MONO<br>ON/OFF<br>O: OFF<br>1: ON | MUTE<br>ON/OFF<br>O : ON<br>1 : OFF | ## (2) READ MODE | www.Data | Sheet4 Com | D6 | D5 | D4 | D3 | D2 | D1 | LSB<br>DO | |----------|------------|----|---------------|----|---------------|----------------|----|-----------| | | | | | | ST<br>Program | SAP<br>Program | 0 | 0 | | - | | | 0:No<br>1:Yes | | 0:No<br>1:Yes | 0:No<br>1:Yes | | | #### EXPLANATION OF EACH COMMAND ## www.latashootd.como ADJUST #### 1.1 INPUT LEVEL ADJUSTMENT (BIT D5 TO DO OF SUBADORESS OOH ARE USED) - 1. 300 Hz. 150 mVrms sine wave is to be input into COM pin. - 2. Then, the input level adjustment data D5 to D0 of subaddress 00H should be adjusted so that the output levels of R0T pin become $500 \pm 10$ mVrms. #### 1.2 ST VCO ADJUSTMENT (BIT D6 TO D0 OF SUBADDRESS O1H USED) - 1. Write data "1" into fH monitor control bit D6 of subaddress O1H. - 2. Connect the frequency counter to ROT pin, adjust ST VCO adjustment bit D5 to D0 of subaddress O1H so that the displays of the frequency counter become 15.73 kHz $\pm$ 0.1 kHz. - 3. Write data "0" into fH monitor control bit D6 of subaddress OlH. Note: Mute data is to be OFF. #### 1.3 FILTER ADJUSTMENT (D6 TO DO OF SUBADDRESS O2H USED) - 1. Write data "1" into PC (Pilot Canceler) ON/OFF bit D6 of subaddress O2H - 2. Input the pilot signal (more than 15.73 kHz, 30 mVrms) from COM pin, and adjust the data of the filter adjustment bit (D5 to D0) of subaddress O2H, so that the AC output level of ROT pin becomes minimum. - 3. Write data "O" into PC (Pilot Canceler) ON/OFF bit of subaddress O2H. #### 1.4 SEPARATION ADJUSTMENT (D5 TO DO OF SUBADDRESS 03H, 04H USED) - 1. Input the composite signals (modulation degree 30 %, f=300 Hz, L-only, NR yes) into COM pin, and adjust the low range separation adjustment bit (D5 to D0) of subaddress CSH, so that the output of ROT pin becomes minimum. - AT this time, bit (D5 to D0) of subaddress O4H is to be set to "20H". - 2. Adjust the high range separation adjustment bit (D5 to D0) of subaddress 04H, so that the output of ROT pin becomes minimum by changing the composite signal modulation frequency to 3 kHz. - 3. Repeat step 1. with bit (DO to D5) of subaddress O4H remaining the same status of step 2. #### 1.5 SAP VOO ADJUSTMENT (D6 TO DO OF SUBADDRESS O5H USED) - 1. Write data "1" into 5fH monitor control bit D6 of subaddress O5H. - 2. Connect the frequency counter to ROT pin, adjust SAP VOO adjustment bit D5 to D0 of subaddress 05H so that the displays of the frequency counter become 78.67 kHz $\pm$ 0.5 kHz. - Write data "O" into 5fH monitor control bit D6 of subaddress O5H. Note: Mute data is to be OFF. #### 2.METHOD OF THE USER CONTROL (WRITE MODE) #### 2.1 MUTE FUNCTION (BIT DO OF SUBADDRESS OGH USED) ON/OFF of the mute function can be controlled by controlling the data of bit DO of subaddress O6H. Data "O".....mute ON #### Data "1".....mute OFF #### 2.2 FORCED MONAURAL CONTROL (BIT D1 OF SUBADDRESS OGH USED) By controlling the data of bit D1 of subaddress O6H, it can be changed to the monaural mode compulsorily. Data "O".....Stereo signal is output when choosing the stereo mode during the reception of stereo broadcasting. SAP signal is output when choosing the SAP mode during the reception of SAP broadcasting. Data "1"..... Even when choosing the stereo broadcasting or SAP broadcasting, the mode is compulsorily changed into the monaural mode. www.DataSheet4U.com #### 2.3 ST/SAP SWITCHING (BIT D2 OF SUBADDRESS OGH USED) By controlling bit D2 data of subaddress OGH, the reception of the stereo signal or SAP signal can be selected. Data "O".... When the stereo signal is being sent out from the broadcasting station, the stereo signal is output. Data "1".....When SAP signal is being sent out from the broadcasting station. SAP signal is output. #### 2.4 SAP 1/2 SWITCHING (BIT D3 OF SUBADDRESS OGH USED) By controlling the bit D3 data of subaddress O6H, SAP1/SAP2 mode can be switched. Data "O"..... In both Lch and Rch, SAP signal can be output (SAP 1 mode). Data "1".....SAP signal is output from Rch, and L + R (monaural) signal is output from Lch (SAP 2 mode). #### 2.5 NOISE DETECTION (BIT D6 OF SUBADDRESS OOH USED) circuits stops. By controlling the bit D6 data of subaddress OOH, Noise detection mode can be switched. Data "O"..... In case of noise detection circuit operates, only SAP demodulation circuit stops. Data "1"..... In case of noise detection circuit operates, both stereo and SAP demodulation #### 2.6 NOT OUTPUT1 (BIT D4 OF SUBADDRESS OGH USED) By controlling the bit D4 data of subaddress O6H, the reception of SAP signal or L+R signal can be selected. Data "O".....SAP signal is output from Normal output terminal. Data "1"....L+R (monaural) signal is output from Normal output terminal. #### 2.7 NOT OUTPUT2 (BIT D5 OF SUBADDRESS OGH USED) By controlling the bit D5 data of subaddress O6H, the reception of Internal SAP signal or External SAP signal can be selected. Data "O"..... Internal SAP signal is output from Normal output terminal. Data "1"..... External SAP signal is output from Normal output terminal. #### 3.METHOD OF USER CONTROL (READ MODE) #### www.3a1sDETECTION OF NOISE (D4 OF READ REGISTER USED) By detecting the bit D4 data of the register for read data, the detection about whether the noise level (11.5 fH signal level) is more than 34 mVrms TYP, or not can be done. When the noise level exceeds 34 mVrms TYP., the bit D4 data of the register for read data becomes "1". And the operation of SAP, or SAP and stereo demodulation circuit is stopped. #### 3.2 DETECTION OF SAP BROADCASTING MODE (D5 OF READ REGISTER USED) By detecting the bit D5 data of the register for read data, the detection about whether SAP signals are sent out or not from the broadcasting station can be done. When detecting SAP signals (5fH), the bit D5 data of the register for read data becomes "1". #### 3.3 DETECTION OF STEREO BROADCASTING MODE (D6 OF READ REGISTER USED) By detecting the bit D6 data of the register for read data, the detection about whether stereo pilot signals are sent out or not from the broadcasting station can be done. When detecting stereo pilot signals the bit D6 data of the register for read data becomes "1". #### 3.4 DETECTION OF SAP RECEPTION MODE (D2 OF READ REGISTER USED) By detecting the bit D2 data of the register for read data, the detection about whether SAP broad-casting are received or not. When only detecting SAP signal (5fH) in SAP mode, the data of bit D2 becomes "1". #### 3.5 DETECTION OF STEREO RECEPTION MODE (D3 OF READ REGISTER USED) By detecting the bit D3 data of the register for read data, the detection about whether stereo broadcasting are received or not. When only detecting stereo pilot signal in stereo mode, the data of bit D3 becomes "1". #### 3.6 DETECTION OF POWER ON RESET MODE (D7 OF READ REGISTER USED) When detecting power on reset the data of bit D7 becomes "1". #### NOTE FOR USE #### 1. About External Parts As the resistor connected ITI pin, the metal film resistor of accuracy $\pm 1\,\%$ should be used, and in the capacitor connected to WTI, STI pins, the tantalum capacitor should be used. (required by the license contract with dbx Co.) #### 2. About the Modification of Input Sensitivity - · By inserting a resistor between SDT pin and GND, SAP sensitivity can be reduced. - · By changing the resistance value between NDT pin and GND, the noise sensitivity can be modified. AGD: ANALOG GROUND DGD: □DIGITAL GROUND SCL: SERIAL CLOCK SDA: SERIAL DETA PD1: PILOT DETECT 1 PD2: PILOT DETECT 2 \$\phi\$D1: PHASE DETECT 1 \$\phi\$D2: PHASE DETECT 2 VRE: VOLTAGE REFERENCE VCC: POWER SUPPLY LOT: LEFT OUTPUT ROT: RIGHT OUTPUT NOT: NORMAL OUTPUT VOF: VCA OFFSET ABSORPTION SOA: SAP OFFSET ABSORPTION MOA: MONAURAL OFFSET ABSORPTION dOA: dbx OFFSET ABSORPTION WT1: WIDEBAND TIMING WRB: WIDEBAND RMS BIAS ITI : I (ELECTRIC CURRENT) TIMING STI: SPECTRAL TIMING SRB: SPECTRAL RMS BIAS SII: SAP INPUT 1 SI2: SAP INPUT 2 SOT: SAP OUTPUT NDT: NOISE DETECT SDT: SAP DETECT COM: COMPOSITE INPUT