| ICs for Com | munication | ons | | |-------------|------------|-----|--| Analog Line Interface Solution - ALIS ALIS V3 **PSB 4595 Version 2.1** **PSB 4596 Version 3.1** Preliminary Data Sheet 04.99 | PSB 4595 / PSB 4596 | | | | | | |----------------------------------|---------------------------------|----------------------------------------------|--|--|--| | Revision His | story: | Current Version: 04.99 | | | | | Previous Vei | rsion: | | | | | | Page<br>(in previous<br>Version) | Page<br>(in current<br>Version) | Subjects (major changes since last revision) | | | | | | | | | | | | | | | | | | For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®, SICOFI®-2, SICOFI®-4, SICOFI®-4µC, SLICOFI® are registered trademarks of Infineon Technologies AG. ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. #### Edition 04.99 Published by Infineon Technologies AG i. Gr., SC, Balanstraße 73. 81541 München © Infineon Technologies AG i.Gr. 1999. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### **Packing** Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. | Table of | Contents | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 1<br>1.1<br>1.2<br>1.3<br>1.3.1<br>1.3.2 | Overview Features Logic Symbol Typical Applications ALIS with DSP-based Modem ALIS with Software Modem | 10<br>12<br>13 | | 2<br>2.1<br>2.2<br>2.3 | Pin DescriptionsPin ConfigurationsPin Definitions of ALIS-A (PSB 4595)Pin Definitions of ALIS-D (PSB 4596) | 15 | | 3<br>3.1<br>3.2<br>3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5<br>3.3.6<br>3.3.7<br>3.3.8<br>3.3.9<br>3.3.10<br>3.3.11<br>3.3.12<br>3.3.13<br>3.4<br>3.4.1<br>3.4.2 | Functional Description Functional Overview Block Diagram Functional Blocks Control: ALIS-A VDDA Control Hybrid Circuit and Filters Analog/Digital Conversion Digital Isolation Interface Caller-ID Functions Hardware Filters Digital Filter Structure Serial Control Interface Serial Data Interface Control: ALIS-D BUZZER Clocking Operating Modes Multiplex and Non-Multiplex Modes Master and Slave Modes | | | 4<br>4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5<br>4.2.6<br>4.3 | Operational Description Operational Overview Operating States Idle State Ringing State Caller-ID State Conversation State Pulse Dialing State Sleep State Operational Performance | 28<br>28<br>28<br>28<br>29<br>29 | | Table of | Contents | Page | |----------|----------------------------------------------|------| | 5 | Interface Description | | | 5.1 | Hardware Interface | 33 | | 5.1.1 | Host Interface: Control and Data | | | 5.1.1.1 | Serial Control Interface | | | 5.1.1.2 | Serial Data Interface | | | 5.1.1.3 | Master/Slave Modes: | | | 5.1.1.4 | Multiplex Mode | | | 5.1.1.5 | Multiplex Mode with Cascaded Devices | | | 5.1.1.6 | Non-multiplex Mode | | | 5.1.1.7 | Multiple ALIS Chipsets in Non-multiplex Mode | | | 5.1.2 | Master Clock | | | 5.1.2.1 | External Clock | | | 5.1.2.2 | External Crystal | | | 5.1.3 | Telephone Line Interface | | | 5.1.3.1 | DC Termination | | | 5.1.3.2 | Pulse Dialing | | | 5.1.3.3 | DTMF Dialing | | | 5.1.3.4 | Metering Pulses | | | 5.1.4 | Caller-ID Interface | | | 5.1.5 | Digital Isolation Interface | | | 5.2 | Software Interface | | | 5.3 | Reset Sequence | | | 6 | Register Description | | | 6.1 | Register Map | | | 6.2 | Detailed Register Descriptions | | | | | | | 7 | Programming | | | 7.1 | Reset Sequence | | | 7.2 | Setup during Reset of the ALIS-D | | | 7.3 | Configuration of the ALIS-D | | | 7.4 | Determination of the State of the ALIS-D | | | 7.5 | Commands | | | 7.5.1 | Single-Step Command | | | 7.5.1.1 | Single-Step Write Command | | | 7.5.1.2 | Single-Step Read Command | | | 7.5.2 | Two-Step Command | | | 7.5.2.1 | Two-Step Write Command | | | 7.5.2.2 | Two-Step Read Command | | | 7.6 | Interrupt Handling | | | 7.6.1 | Static Interrupts | | | 7.6.2 | Dynamic Interrupts | | | 7.6.3 | Interrupt Handling for the Host | 89 | | Table o | f Contents | Page | |-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 8<br>8.1<br>8.2<br>8.3<br>8.4 | Timing Diagrams Input/Output Waveform for AC Tests Reset Timing Serial Control Interface Timing Serial Data Interface Timing | | | 9<br>9.1<br>9.2<br>9.3<br>9.3.1<br>9.3.2<br>9.4<br>9.4.1<br>9.4.2 | Electrical Characteristics Recommended Operating Conditions Extreme Absolute Range DC Characteristics ALIS-A DC Characteristics ALIS-D DC Characteristics AC Characteristics Absolute Gain Error Gain Tracking | | | 10 | Package Outlines | 102 | | 11 | Appendix | 103 | | 12 | Index | 104 | | List of Figur | res | Page | |---------------|-------------------------------------------------------------------|------| | Figure 1-1 | Logic Symbol of the ALIS Chipset | 12 | | Figure 1-2 | DSP-based Modem Application | 13 | | Figure 1-3 | Software Modem Application | | | Figure 2-1 | Pin Configuration of the ALIS-A (PSB 4595) (Top View) | 15 | | Figure 2-2 | Pin Configuration of the ALIS-D (PSB 4596) (Top View) | 15 | | Figure 3-1 | ALIS Block Diagram | | | Figure 3-2 | Clocking of the ALIS in Master Mode | | | Figure 3-3 | Clocking of the ALIS in Slave Mode | 26 | | Figure 4-1 | Group Delay Distortion, Transmit and Receive (High-Pass Filter Or | າ)31 | | Figure 4-2 | Out-of-Band Receive (High-Pass Filter On) | 31 | | Figure 4-3 | Out-of-Band Transmit | 32 | | Figure 5-1 | SDI in Master Mode | 35 | | Figure 5-2 | SDI Framing in Master Mode | 35 | | Figure 5-3 | SDI in Slave Mode | | | Figure 5-4 | SDI Framing in Slave Mode | 36 | | Figure 5-5 | ALIS-D in Multiplex Mode | | | Figure 5-6 | Multiplex Mode (SWAP ='0'): Write Access | | | Figure 5-7 | Multiplex Mode (SWAP ='0'): Read Access | | | Figure 5-8 | Multiplex Mode (SWAP = '1'): Write Access | 39 | | Figure 5-9 | ALIS-D in Multiplex/Master Mode with an Additional Codec | 40 | | Figure 5-10 | Framing for an Additional Codec: Read Access | | | Figure 5-11 | Dual-Line Modem: Two ALIS Chipsets | | | Figure 5-12 | Framing for Two ALIS-D Chips: Read Access | 41 | | Figure 5-13 | ALIS-D in Non-multiplex/Master Mode | | | Figure 5-14 | Framing for Read Access to SCI in Non-multiplex Mode | | | Figure 5-15 | Framing for Write Access to SCI in Non-multiplex Mode | | | Figure 5-16 | Connection of ALIS-A to Telephone Line | | | Figure 5-17 | Fitting Voltage/Current Relationship into Example Mask | | | Figure 5-18 | Caller-ID Timing | | | Figure 5-19 | Caller ID by Line Reversal | | | Figure 5-20 | Isolation by Capacitive Interface | | | Figure 5-21 | Isolation by Inductive Interface | | | Figure 7-1 | Scanning of an Interrupt | | | Figure 8-1 | Waveform for AC Tests | | | Figure 8-2 | Serial Control Interface Timing | | | Figure 8-3 | Serial Data Interface Timing | 92 | | List of Tab | les | Page | |-------------|-------------------------------------------------|------| | Table 2-1 | ALIS-A Pin Definitions | 16 | | Table 2-2 | ALIS-D Pin Definitions | 18 | | Table 4-1 | DAA Performance Parameters | 29 | | Table 5-1 | Mapping of SCI Signals to ALIS-D Pin Symbols | 33 | | Table 5-3 | Master/Slave Modes of ALIS-D: SDI Roles | | | Table 5-2 | Mapping of SDI Signals to ALIS-D Pin Symbols | 34 | | Table 5-4 | Multiplex Mode Pins | 37 | | Table 5-5 | External Components PSB 4595 | 44 | | Table 5-6 | Storing the Caller ID Signal in CID-RAM | | | Table 6-1 | ALIS-D Registers | 53 | | Table 6-2 | Programming Examples for K | 68 | | Table 7-1 | Setup Sequence of the ALIS-D | | | Table 7-2 | Configuration Sequence of the ALIS-D | 80 | | Table 7-3 | Configuration Sequence of the ALIS-D | 81 | | Table 7-4 | Interrupt Register R1 | 86 | | Table 7-5 | Static Interrupts | 87 | | Table 7-6 | Dynamic Interrupts | 88 | | Table 8-1 | Serial Control Interface Timing Characteristics | 91 | | Table 8-2 | Serial Data Interface Timing Characteristics | 93 | | Table 9-1 | Recommended Operating Conditions | 94 | | Table 9-2 | Extreme Absolute Range | 95 | | Table 9-3 | DC Characteristics of the ALIS-A | 96 | | Table 9-4 | DC Characteristics of the ALIS-D | 98 | | Table 9-5 | AC Characteristics | 100 | | Table 9-6 | Absolute Gain Error | 100 | | Table 9-7 | Gain Tracking | 101 | ## **Preface** This document, the *Preliminary Data Sheet*, describes the functionality, application and software issues of the Infineon Technologies Analog Line Interface Solution (ALIS) chipset, ALIS-A and ALIS-D. It is intended to provide as well a hardware as a software design engineer with the most important information needed to evaluate and use the ALIS chipset for an application. #### **Organization of this Document** This Preliminary Data Sheet is organized as follows: - Chapter 1, Overview Includes the general description, features list, logic symbol, and summary of typical applications. - Chapter 2, Pin Descriptions Includes the configuration of pins, descriptions of their functions, and the interconnection of the ALIS-A with the ALIS-D. - Chapter 3, Functional Description Summarizes the functional architecture and operating modes of the ALIS. - Chapter 4, Operational Description Summarizes the different operating states, and the performance of the ALIS as a Data Access Arrangement (DAA). - Chapter 5, Interface Descriptions Summarizes the hardware and software aspects of the Serial Control Interface (SCI), Serial Data Interface (SDI), telephone line connection, and Caller-ID interface. - Chapter 6, Register Description Contains a map of registers and their descriptions. - Chapter 7, Programming Describes how to address the registers of the ALIS-D for programming. - Chapter 8, Timing Diagrams Contains the timing parameters for all signals. - Chapter 9, Electrical Characteristics States the recommended operating conditions, absolute extreme range, DC and AC characteristics. - Chapter 10, Package Outlines Includes package outlines for both ALIS-A and ALIS-D components. - Chapter 11, Appendix Includes a glossary. - Chapter 12, Index #### **Related Documentation** Additional documentation for the ALIS chipset includes a "Product Brief", "Product Overview" and assorted "Application Notes". Overview ## 1 Overview The Analog Line Interface Solution (ALIS) chipset is a complete analog modem front-end that integrates a fully programmable Data Access Arrangement (DAA) with a high quality codec. It can be used for analog subscriber equipment, such as modems, fax, or voice appliances. It provides: - Modem performance improved by digital isolation interface: greater linearity, reduced noise; - Adaptation to different countries' line requirements by downloading of coefficients; - Form-factor and power consumption optimized for portable and battery-operated equipment; - Conformance with PC 98/PC 99 on Caller-ID storage, wake-up on incoming calls, and power-saving modes; and - Demonstrated worldwide compliance to telecom and safety standards with prehomologated reference systems. The ALIS chipset consists of an analog component—the ALIS-A (PSB 4595)—and a digital part—the ALIS-D (PSB 4596). The ALIS-A, which is powered by the loop current of the telephone line, implements the line interface, ring detector, hybrid, filters and the codec. The ALIS-D incorporates programmable digital filter structures that allow very flexible line adaptation. It provides dialing functions, captures Caller-ID information and stores it in a register, even when the device is in power-down state. The ALIS chipset uses small 24- and 28-pin packages and conforms to PC-Card standards. # Analog Line Interface Solution - ALIS ALIS V3 PSB 4595 PSB 4596 # ALIS-A Version 2.1 ALIS-D Version 3.1 #### 1.1 Features #### Cost savings features - Integrates two-wire Tip/Ring interface, hybrid, codec, and digital filter structures for flexible line adaptation. - Integrates ring detector, DTMF and pulse dialing. - Digital isolation interface between ALIS-A and ALIS-D chips eliminates voice band transformer. - · Reduces Bill of Materials (BOM). - Phase-Locked Loop allows sampling rates from 7.2 to 32 kHz. - Eliminates requirement for country-specific designs and optimization. - Reference approvals reduce expenses and time for homologations. #### World-wide compliance features - Provides a Data Access Arrangement (DAA) configurable for international application. - Fully programmable subscriber line characteristics: Transhybrid loss, AC impedance, DC characteristics, receive and transmit levels. - Telco reference approvals according to FCC Part 68 (USA), CTR-21 (UK, future European Standard), B-11 23A (France), BAPT 223 ZV5 (Germany), JATE (Japan), TS002 (Australia). - Safety reference approval according to IEC 950, EN 60 950, covering: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Portugal, Spain, Switzerland, United Kingdom. | Туре | Package | |----------|------------| | PSB 4595 | P-TSSOP-24 | | PSB 4596 | P-TSSOP-28 | Overview Programmable Caller-ID receiver conforms to Bell 202, CCITT V.23, and Bellcore specifications TR-NWT-000030 and SR-TSV-002476. #### Performance features - 16-bit linear codec meets V.34 and V.90 modem requirements. - Programmable symbol and data rates. - Reduced noise due to a short analog signal path. - Excellent transmission quality (even in low-frequency range) provides superior modem performance, particularly for V.90 modems. - · Provides Caller-ID storage. #### Time-to-market - Requires only one hardware design for the global market. - Predefined country-specific coefficient sets available. - Evaluation system available. - Excellent development tool support. #### Form factor - Small, PC-Card compliant packages (P-TSSOP24, P-TSSOP28). - Ideal for PC-Card applications (no bulky voice band transformer). - Minimizes the number of discrete components. #### Power saving features - ALIS-A is powered by the Tip/Ring loop current. - ALIS-D supports two power management states to reduce power consumption. - Supports PC power management functions with wake-up signal and Caller-ID storage (PC 98 ready). 11 Overview ## 1.2 Logic Symbol Figure 1-1 Logic Symbol of the ALIS Chipset Note: The Serial Control Interface SCI can optionally be used for programming the chipset (see **Chapter 5.1.1.1**). Overview ## 1.3 Typical Applications The ALIS can be used in different modem applications to connect the data pump to the Tip/Ring wire. #### 1.3.1 ALIS with DSP-based Modem For a modem data pump, the ALIS provides the front-end to the Tip/Ring. Figure 1-2 DSP-based Modem Application Isolation is provided by a digital Isolation interface between the ALIS-A and the ALIS-D (see **Chapter 5.1.5**). This allows very flat frequency response over the entire voice band, even at low frequencies. **Overview** #### 1.3.2 ALIS with Software Modem The ALIS can also be used in software modems, in which V.34 or the V.90 modem algorithms are run on the host. In this application, the Serial Data Interface (SDI) is connected to the USB or PCI interface via a FIFO structure. Figure 1-3 Software Modem Application **Pin Descriptions** # 2 Pin Descriptions ## 2.1 Pin Configurations Figure 2-1 Pin Configuration of the ALIS-A (PSB 4595) (Top View) Figure 2-2 Pin Configuration of the ALIS-D (PSB 4596) (Top View) ## **Pin Descriptions** # 2.2 Pin Definitions of ALIS-A (PSB 4595) Table 2-1 ALIS-A Pin Definitions | Symbol | Pin | Type | Description | |-----------|-----|-------|------------------------------------------------------------------------------------| | VDDA | 22 | Power | V <sub>DDA</sub> Analog supply voltage. | | GNDA | 24 | Power | Analog ground All signals are referenced to this pin. | | TIP | 4 | I | Tip Tip AC+DC input. | | TIP_AC | 5 | I | Tip AC Tip AC input. | | RING | 6 | I | Ring Ring AC+DC input. | | RING_AC | 7 | I | Ring Ring AC input. | | T1G | 23 | 0 | Transistor 1 Gate Gate for external transistor T1 (AC/DC control). | | T2G | 19 | 0 | Transistor 2 Gate Gate for external transistor T2 (V <sub>DDA</sub> control). | | VDDA_SENS | 21 | I | Supply Voltage Sense V <sub>DDA</sub> sense input. | | VREF | 3 | I/O | Reference Voltage Must connect to GNDA via an external capacitor. | | CAP1 | 1 | I/O | Capacitance 1 Must connect to pin CAP2 via an external capacitor for DC filtering. | | CAP2 | 2 | I/O | Capacitance 2 Must connect to pin CAP1 via an external capacitor for DC filtering. | | GPI_0_A | 18 | I | General Purpose Input 0 Auxiliary input pin 0. Tied to GNDA or VDDA if not in use. | | GPI_1_A | 17 | I | General Purpose Input 1 Auxiliary input pin 1. Tied to GNDA or VDDA if not in use. | | GPO_0_A | 8 | 0 | General Purpose Output 0 Auxiliary output pin 0. Disconnected if not in use. | ## **Pin Descriptions** Table 2-1 ALIS-A Pin Definitions (cont'd) | Symbol | Pin | Туре | Description | |----------|-----|------|---------------------------------------------------------------------------------------------------------| | GPO_1Q_A | 9 | 0 | General Purpose Output 1 Auxiliary output pin 1. Disconnected if not in use. | | TEST | 16 | I | Test Must connect to GNDA. | | A21 | 13 | I | Digital Isolation Interface to ALIS-D: Must be connected to pin A11 of ALIS-D (see Chapter 3.3.5) | | A22 | 12 | I | Digital Isolation Interface to ALIS-D:<br>Must be connected to pin A12 of ALIS-D (see<br>Chapter 3.3.5) | | B21 | 11 | 0 | Digital Isolation Interface to ALIS-D:<br>Must be connected to pin B11 of ALIS-D (see<br>Chapter 3.3.5) | | B22 | 10 | 0 | Digital Isolation Interface to ALIS-D:<br>Must be connected to pin B12 of ALIS-D (see<br>Chapter 3.3.5) | | C21 | 15 | I | Digital Isolation Interface to ALIS-D: Must be connected to pin C11 of ALIS-D (see Chapter 3.3.5) | | C22 | 14 | I | Digital Isolation Interface to ALIS-D:<br>Must be connected to pin C12 of ALIS-D (see<br>Chapter 3.3.5) | | NC | 20 | n/a | Not Connected<br>Reserved. | ## **Pin Descriptions** # 2.3 Pin Definitions of ALIS-D (PSB 4596) Table 2-2 ALIS-D Pin Definitions | Symbol | Pin | Туре | Description | |---------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | 25 | Power | $ m V_{DD}$ Digital supply voltage. Power supply for the digital circuitry: + 3.3 $\rm V_{DC}$ . | | GND | 24 | Power | Digital Ground All signals are referenced to this pin. | | MCLK1 | 20 | I | Master Clock 1 Either connected to one pin of an external crystal or driven by an external clock. | | MCLK2 | 21 | 0 | Master Clock 2 When MCLK1 is connected to an external clock, MCLK2 is left open; when MCLK1 is connected to an external crystal, MCLK2 is connected to the second pin. | | RESET | 23 | I | Reset Input Resets the device; active low signal. | | FSC | 15 | I/O | Frame Synchronization Clock As input: indicates beginning of the frame. FSC must be synchronous with SDI_CLK (Slave Mode). As output: indicates beginning of a new frame (Master Mode). | | SDI_TX | 17 | I | SDI Transmit (from Host) Serial Data Interface (SDI): Transmit data input from Host. Non-multiplex Mode: 16-bit modem data only. Multiplex Mode: 16-bit modem data plus 16-bit control data for every FSC frame. | | SDI_RX | 16 | 0 | SDI Receive (to Host) Serial Data Interface (SDI): Receive data output to Host; tristate if not active (switchable pull-up). Non-multiplex Mode: 16-bit modem data only. Multiplex Mode: 16-bit modem data plus 16-bit control data for every FSC frame. | | SDI_CLK | 18 | I/O | SDI Clock Serial Data Interface (SDI): Clock for serial data transfer. | ## **Pin Descriptions** Table 2-2 ALIS-D Pin Definitions (cont'd) | Symbol | Pin | Type | Description | |------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSC2 | 19 | 0 | Frame Synchronization Clock 2 Second FSC to synchronize slave devices. The signal has duration of one SDI_CLK period. | | INT | 14 | 0 | Interrupt Interrupt output pin; open drain, active low signal. Internal 33 $k\Omega$ pull-up resistor. | | BM | 7 | I | Bus Master Determines Master or Slave Mode of the Serial Data Interface. To set Master Mode: at rising edge of RESET signal, set to high and hold. To set Slave Mode: at rising edge of RESET signal, set to low and hold. | | SLEEP | 6 | 0 | Sleep Indicates that ALIS-D is in the Sleep state. | | SCI_CLK/<br>MODE | 11 | I | SCI Clock Serial Control Interface: Clock for control communications in <i>Non-multiplex Mode.</i> Also Mode set. To set Multiplex (Non-multiplex) Mode: at rising edge of RESET signal, set to high (low) and hold for at least 10 MCLK cycles. | | SCI_CS/<br>SWAP | 10 | I | Chip Select/Swap Non-multiplex Mode: SCI: Chip select, active low signal. Multiplex Mode: set during Reset and at rising edge of FSC, determines order of SDI and SCI bits for next FSC frame. Low: first 16 bits for SDI, next 16 bits for SCI; high: reversed. | | SCI_IN | 13 | I | SCI Incoming Non-multiplex Mode: Serial Control Interface (SCI): control information from Host. Multiplex Mode: not used. Tie to high or low if not in use. | | SCI_OUT | 12 | 0 | SCI Outgoing Non-multiplex Mode: Serial Control Interface (SCI): control information to Host. Multiplex Mode: not used, leave open. | ## **Pin Descriptions** Table 2-2 ALIS-D Pin Definitions (cont'd) | Symbol | Pin | Type | Description | | |--------|-----|------|-----------------------------------------------------------------------------------------------------|--| | CID_T | 4 | I | CID Tip input Tip input for Caller-ID comparator: must be connected to tip through a capacitor. | | | CID_R | 5 | I | CID Ring input Ring input for Caller-ID comparator: must be connected to ring through a capacitor. | | | BUZZER | 9 | O | <b>Buzzer</b> Output for line monitoring function: enabled by software setting. | | | A11 | 28 | 0 | Digital Isolation Interface to ALIS-A: Must be connected to pin A21 of ALIS-A (see Chapter 3.3.5) | | | A12 | 1 | O | Digital Isolation Interface to ALIS-A: Must be connected to pin A22 of ALIS-A (see Chapter 3.3.5) | | | B11 | 2 | I | Digital Isolation Interface to ALIS-A: Must be connected to pin B21 of ALIS-A (see Chapter 3.3.5) | | | B12 | 3 | I | Digital Isolation Interface to ALIS-A: Must be connected to pin B22 of ALIS-A (see Chapter 3.3.5) | | | C11 | 26 | 0 | Digital Isolation Interface to ALIS-A: Must be connected to pin C21 of ALIS-A (see Chapter 3.3.5) | | | C12 | 27 | 0 | Digital Isolation Interface to ALIS-A: Must be connected to pin C22 of ALIS-A (see Chapter 3.3.5) | | | GPO_D | 22 | 0 | General Purpose Output Can be used, for example, for hook switch control. Disconnect if not in use. | | | GPIO_D | 8 | I/O | General Purpose Input/Output Default: Input. Tie to high or low if not in use. | | **Functional Description** ## 3 Functional Description The ALIS chipset provides all the major parts of a conventional front-end for modem solutions. This section describes that functionality. Since adaptability to different countries' line characteristics is a particular feature of the ALIS chipset, this section also describes how that adaptation is implemented in a **D**igital **F**ilter **S**tructure (DFS). #### 3.1 Functional Overview The ALIS provides a codec and an electronic Data Access Arrangement (DAA). Advanced features such as ring detection, DTMF and pulse dialing, and Caller-ID are integrated on-chip. Operating states such as Idle and Sleep are implemented to minimize power consumption. ## 3.2 Block Diagram Received modem data passes from the Tip/Ring of the telephone interface to the analog front-end ALIS-A, where it is digitized and passed through an digital isolation interface to the ALIS-D. The data proceeds through a sequence of hardware and digital filters and then to the Serial Data Interface (SDI) to the data pump. Transmitted modem data traverses this path in the reverse direction. Caller-ID data are also provided by the Tip/Ring, but received at the ALIS-D, in the Caller-ID Functions block. The signal is converted to a 1-bit data stream, passed to the Hardware Filter block for down-sampling, and further passed to the DFS for bandpass filtering and Hilbert transforms, in order to decode it. It is stored in the CID-RAM. Ring detection is performed in the DFS, based on the analog signal received at the ALIS-A and passed through the ADC and Hardware Filters. This signal is filtered, integrated and compared to a threshold to determine if a potential ring is valid. Control information from the Host is provided to the ALIS-D through the Serial Control Interface (SCI). This includes both operational commands and programming commands. General purpose control is provided for both the ALIS-A and ALIS-D. The ALIS-D also provides the SLEEP output signal to indicate that it is in Sleep state, and the BUZZER output signal for line monitoring. . ## **Functional Description** Figure 3-1 ALIS Block Diagram **Functional Description** #### 3.3 Functional Blocks #### 3.3.1 Control: ALIS-A Provides general purpose input/output. This employs pins GPI\_0\_A, GPI\_1\_A, GPO\_0\_A, and GPO\_1Q\_A. ## 3.3.2 V<sub>DDA</sub> Control Generates the supply voltage for the ALIS-A from the Tip/Ring voltage. ## 3.3.3 Hybrid Circuit and Filters The hybrid circuit provides two-wire to four-wire conversion, while analog anti-aliasing pre-filters and smoothing post-filters condition the modem data. ## 3.3.4 Analog/Digital Conversion Analog-to-Digital Conversion (ADC) for received data and Digital-to-Analog Conversion (DAC) for transmitted data are provided by high-performance oversampling. This delta-sigma technique converts the analog signal to a digital one-bit data stream. ## 3.3.5 Digital Isolation Interface The digital isolation interface is further described in **Chapter 5.1.5**. #### 3.3.6 Caller-ID Functions The FSK Caller-ID signal is converted to a 1-bit data stream to reduce power consumption, and then passed to the Hardware Filter block. The Caller-ID interface is further described in **Chapter 5.1.4**. #### 3.3.7 Hardware Filters The hardware filters provide interpolation and decimation functions for both modem data and Caller-ID data. ## 3.3.8 Digital Filter Structure The Digital Filter Structure (DFS) implements the functions of line impedance matching, bandpass filtering, Hilbert transforms, channel equalization, sampling, ring detection, and Caller-ID storage through Digital Dignal Processing (DSP) algorithms. The specific performance of the DFS is matched to a particular country's line characteristics by the values of parameters and coefficients stored in the Coefficient RAM (CRAM) on-chip. **Functional Description** #### 3.3.9 Serial Control Interface The SCI is further described in **Chapter 5.1.1.1**. #### 3.3.10 Serial Data Interface The SDI is further described in Chapter 5.1.1.2. #### 3.3.11 Control: ALIS-D Provides general purpose input/output. This employs pins GPO\_D and GPIO\_D. #### 3.3.12 BUZZER The output to BUZZER is the one bit digital data stream received from the ALIS-A over the digital isolation interface. **Functional Description** ## 3.3.13 Clocking Figure 3-2 Clocking of the ALIS in Master Mode All operating frequencies of the ALIS are derived from an external source MCLK, an external crystal or master clock. To allow flexibility in selection of external frequency, while enforcing strict integer ratios among the operating frequencies, an internal clock is derived as an adjustable reduction from the external source; and all other rates are derived through reduction of the internal clock by powers of 2. **Figure 3-2** shows the relationship among these frequencies in Master Mode (see **Chapter 3.4.2**), as well as the options. Four programmable parameters are available: the internal clock parameter K, the framesync reduction parameter fac\_fsc, the data clock reduction parameter fac\_sdi, and the oversampling parameter fac\_os. ## **Functional Description** The internal clock frequency $F_{internal}$ is reduced from the external clock frequency $F_{MCLK}$ by a factor which depends on the parameter K according to the equation: $$F_{internal} = \frac{F_{MCLK}}{1 + \left(\frac{(32768 + K)}{2 \times 32768}\right)} \qquad \text{or} \qquad K = 65536 \times \left(\frac{F_{MCLK}}{F_{internal}} - 1\right) - 32768$$ K is an integer value in the range from -32768 to 32767. The sampling rate for the analog data is is obtained by dividing the internal clock frequency by 512, 1024, or 2048. In Master Mode, the framesync frequency is obtained by dividing the internal clock frequency by 512, 1024, or 2048; and the data clock (SDI\_CLK) frequency is obtained by dividing the internal clock frequency by 8, 16, 32 or 64. In the figure, the reduction factors are exact, but the specific frequencies depend on K and the source frequency. Figure 3-3 Clocking of the ALIS in Slave Mode ## **Functional Description** In the Slave Mode, the ALIS receives both SDI\_CLK and the framesync frequency from an external device. The internal clock is still controlled by the external source (MCLK) and the K parameter, but in this case the value of K is set by a phase-locked loop synchronized to the externally generated framesync. Other frequencies are still driven by the internal clock. See **Figure 3-3**. In either Mode, the framesync frequency and the sampling frequency have the same range: if they are set equal, each frame will have one sample. If the sampling frequency exceeds the framesync frequency, multiple samples will be included in each frame. It is important to select fac\_fsc and fac\_os so that the framesync frequency does not exceed the sampling frequency. Comparison of the framesync and data clock rates shows that the number of SDI\_CLK cycles per frame is the ratio of the division factor determined by fac\_fsc to the division factor determined by fac\_sdi: this is always a multiple of 32. When cascading multiple devices (see **Chapter 5.1.1.5** and **Chapter 5.1.1.7**), the fac\_fsc and fac\_sdi parameters must be set appropriately. ## 3.4 Operating Modes There are four distinct ways in which the ALIS-D Host interface can be configured. They are characterized by selection of the mode of the Host interface, and by the independent selection of the source of clocking and frame synchronization. ## 3.4.1 Multiplex and Non-Multiplex Modes The Host interface can be provided by two different modes. In the Multiplex Mode, the SCI and the SDI are provided over a single set of pins; in the Non-multiplex Mode, the SCI and SDI are provided over separate sets of pins. #### 3.4.2 Master and Slave Modes The ALIS-D can operate in two different modes. In the Master Mode, clocking and frame synchronization are generated by the ALIS-D; in the Slave Mode, they are provided by the Host. This has been discussed in **Chapter 3.3.13**. **Operational Description** ## 4 Operational Description ## 4.1 Operational Overview The ALIS is initiated by a Reset, after which it undergoes programming by the Host to determine its configuration. The ALIS chipset can be set to implement the following features: - Auto Sleep: The chipset will transition automatically from Idle state to Sleep state after a programmable timeout (see register R4). - Non-Automatic Call Processing: If Automatic Call Processing is not activated, the chipset will transition from one state to another only under the direct command of the Host. - Automatic Call Processing: the ALIS will respond to incoming ringing on the Tip/Ring by transitioning among the operating states defined in **Chapter 4.2**. Within the Automatic Call Processing feature, it is possible to set the Caller-ID feature, which will allow automatic storage of the Caller-ID signal; and to instruct the ALIS to issue an interrupt at a programmable number of rings. ## 4.2 Operating States The following chapter describes the different operating states controlled by STATE register R3. #### 4.2.1 Idle State In Idle state, the SCI function is active (Multiplex Mode and None-Multiplex Mode). The Host can read the Caller-ID storage RAM to capture the Caller-ID information, and access the CRAM to program the ALIS-D by loading or reading coefficients. In Idle state, modem data for transmit from the data pump are ignored. ## 4.2.2 Ringing State In the Ringing state, the ALIS-D chip is prepared to detect a valid ring. A ringing burst is determined to be valid if it matches the frequency and level appropriate to the country for which the ALIS-D is set. #### 4.2.3 Caller-ID State In the Caller-ID state, incoming Caller-ID information will be stored in the Caller-ID storage RAM. **Operational Description** #### 4.2.4 Conversation State In Conversation state, the SDI is active. The ALIS chipset can receive and transmit modem data, and the tone generators are available. The ALIS synthesizes the DC and AC characteristics of the DAA only in this state. ## 4.2.5 Pulse Dialing State In Pulse Dialing state, the Host can perform pulse dialing by switching the bit pdial in register R11. ## 4.2.6 Sleep State In Sleep state, power consumption by the ALIS is minimized. All internal clocks are turned off. If the ALIS-D uses an external crystal for the master clock, it is also turned off. If instead, it is receiving an external master clock, this can now be turned off safely. The SLEEP pin indicates high in this state. The ALIS-D can be awakened from the Sleep state by toggling on the SDI\_TX; or when ringing on the Tip/Ring stimulates the ALIS-A: the external master clock (if present) must be turned on; and the SLEEP pin transits to low. The internal clock is switched on automatically. Alternatively, it can also be Reset using the RESET pin, as described in Chapter 5.3. ## 4.3 Operational Performance Telephone line characteristics differ from country to country. However, the table below summarizes what the ALIS can do, as a DAA, in any one country, when loaded with the appropriate set of parameters and coefficients. These coefficient sets are available from Infineon Technologies. Table 4-1 DAA Performance Parameters | Parameter | Symbol | Test Condition | n Limit Values | | ies | Unit | |---------------------------------------------------|----------|-------------------------|----------------|-------|-------|------| | | | | min. | typ. | max. | | | Frequency Response,<br>Transmit: Low -3 dB corner | $F_{RT}$ | High-Pass Filter<br>On | | | 40 | Hz | | Frequency Response,<br>Transmit: Low -3 dB corner | $F_{RT}$ | High-Pass Filter<br>Off | | | 15 | Hz | | Frequency Response,<br>Transmit: 300 - 3000 Hz | $F_{RT}$ | | -0.125 | | 0.125 | dB | | Frequency Response,<br>Transmit: 3400 Hz | $F_{RT}$ | | 0 | 0.125 | 0.650 | dB | ## **Operational Description** Table 4-1 DAA Performance Parameters (cont'd) | Parameter | Symbol | <b>Test Condition</b> | Limit Values | | | Unit | |-------------------------------------------------------|----------|-------------------------|--------------|-------|-------|---------------------| | | | | min. | typ. | max. | | | Transmit Full Scale Level: 0 dB gain | $V_{TX}$ | between Tip and Ring | | 3 | | dBm | | Frequency Response,<br>Receive: Low -3 dB corner | $F_{RR}$ | High-Pass Filter<br>On | | | 160 | Hz | | Frequency Response,<br>Receive: Low -3 dB corner | $F_{RR}$ | High-Pass Filter<br>Off | | | 28 | Hz | | Frequency Response,<br>Receive: 300 to 3000 Hz | $F_{RR}$ | | -0.125 | | 0.125 | dB | | Frequency Response,<br>Receive: 3400 Hz | $F_{RR}$ | | 0 | 0.125 | 0.650 | dB | | Receive Full Scale Level:<br>0 dB gain | $V_{RX}$ | between Tip and Ring | | 0 | | dBm | | Total Harmonic Distortion plus Noise: C-weighted | HDN | 1 kHz,<br>-10 dBm0 | 74 | 77 | | dB<br>Full<br>Scale | | Total Harmonic Distortion plus Noise: linear-weighted | HDN | 1 kHz,<br>-10 dBm0 | 72 | 75 | | dBFS | | Return Loss: 300 - 3400 Hz | | | 16 | | | dB | | Transhybrid Loss:<br>300 to 3400 Hz | THL | | 27 | 35 | - | dB | | Group Delay, Receive | DRA | | | | 340 | μs | | Group Delay, Transmit | DXA | | | | 400 | μs | ## **Operational Description** **Figure 4-1** shows the Group Delay Distortion, relative to $T_G$ min at 1.5 kHz. This graph applies to the case that the high-pass filter is switched on. If it is off, the distortion will be less, but the exact behavior depends on external components. Figure 4-1 Group Delay Distortion, Transmit and Receive (High-Pass Filter On) **Figure 4-2** shows the suppression of the digital output of an out-of-band 0 dBm sine wave applied to the analog input, compared to the digital output of a reference in-band (1 kHz) 0 dBm sine wave. Figure 4-2 Out-of-Band Receive (High-Pass Filter On) ## **Operational Description** Figure 4-3 Out-of-Band Transmit **Figure 4-3** shows the suppression of the out-of-band analog output of any in-band signal (300 - 3990 Hz), compared to the analog output of a reference in-band (1 kHz) 0 dBm0 sine wave. **Interface Description** ## 5 Interface Description The ALIS has interfaces for data and control from the Host, for access to the telephone network, and for incoming Caller-ID signals. In addition, the ALIS-D must be connected to an external clock or crystal. #### 5.1 Hardware Interface #### 5.1.1 Host Interface: Control and Data The Host interface has two principal components: the Serial Control Interface (SCI) and the Serial Data Interface (SDI). The Host uses the SCI to issue operational commands to the ALIS-D and to read from and write to its registers. ALIS-D is also programmed with this interface. The SDI transports modem data between the Host and the ALIS-D. The SCI and the SDI can use separate pins of the ALIS-D, or they can share pins, using different time slots. We denote the first case as the Non-multiplex Mode of the Host Interface, and the second as the Multiplex Mode. In this section, we describe the functions and signals of the SCI and SDI, and how they are mapped to the physical pin symbols of the ALIS-D in both Multiplex and Non-multiplex Modes. We also describe how multiple ALIS chipsets can be cascaded. #### 5.1.1.1 Serial Control Interface The SCI has the following signals: Table 5-1 Mapping of SCI Signals to ALIS-D Pin Symbols | Serial Control Interface (SCI) Signal | Pin Symbol: Non-<br>multiplex Mode | Pin Symbol:<br>Multiplex Mode | |--------------------------------------------------|------------------------------------|-------------------------------| | Interrupt: to Host (active low). | ĪNT | INT | | Clocking | SCI_CLK | SDI_CLK | | 8-bit Commands, 8-bit Write contents: from Host. | SCI_IN | SDI_TX | | 8-bit Read contents: to Host. | SCI_OUT | SDI_RX | | Interface Synchronisation | SCI_CS/SWAP | FSC | Write bits from the Host are latched on the falling edge of the Clocking, Read bits to the Host are changed on the rising edge of the SCI\_CLK. **Interface Description** #### 5.1.1.2 Serial Data Interface The SDI has the following signals: Table 5-2 Mapping of SDI Signals to ALIS-D Pin Symbols | Serial Data Interface (SDI) Signal | Pin Symbol: Non-<br>multiplex Mode | Pin Symbol:<br>Multiplex Mode | | | |---------------------------------------|------------------------------------|-------------------------------|--|--| | Frame Synchronization | FSC | FSC | | | | Data Clock for Modem | SDI_CLK | SDI_CLK | | | | 16-bit Transmit data: from data pump. | SDI_TX | SDI_TX | | | | 16-bit Receive data: to data pump. | SDI_RX | SDI_RX | | | The SDI is a synchronous interface: the FSC pulse identifies the beginning of a frame, Write bits from the Host are latched on the falling edge of the SDI\_CLK, and Read bits to the Host are changed on the rising edge of the SDI\_CLK. #### 5.1.1.3 Master/Slave Modes: The ALIS-D can be operated either as a master or slave device, controlled by the BM pin. Table 5-3 Master/Slave Modes of ALIS-D: SDI Roles | Symbol | ALIS-D as Master (BM = high) | ALIS-D as Slave (BM = low) | |---------|-----------------------------------------------|---------------------------------------------| | SDI_CLK | Data Clock is generated by ALIS-D. | Data Clock is generated by Host. | | FSC | Frame Synchronization is generated by ALIS-D. | Frame Synchronization is generated by Host. | In Master Mode, the ALIS-D begins a data frame with the rising edge of the FSC, which coincides with a rising edge of SDI\_CLK. The next rising edge of SDI\_CLK indicates the start of the first bit for SDI\_RX (Receive data); at the first subsequent falling edge of SDI\_CLK, the first bit for SDI\_TX (Transmit data) is latched. When not active, the SDI\_RX pin is in tristate condition (internal switchable pull-up). ## **Interface Description** Figure 5-1 SDI in Master Mode Figure 5-2 SDI Framing in Master Mode In Slave Mode, it is required that the Host produce the Frame Synchronization synchronously with the Data Clock. The ALIS-D detects the start of a data frame when the FSC is high at the falling edge of SDI\_CLK. The next rising edge of SDI\_CLK indicates the start of the first bit for SDI\_RX (Receive data); at the first subsequent falling edge of SDI\_CLK, the first bit for SDI\_TX (Transmit data) is latched. When not activated, the SDI\_RX pin is in tristate condition (internal switchable pull-up). ## **Interface Description** Figure 5-3 SDI in Slave Mode Figure 5-4 SDI Framing in Slave Mode **Interface Description** #### 5.1.1.4 Multiplex Mode The Host Interface is set in this mode when the SCI\_CLK/MODE pin of ALIS-D is set to high during Reset. In Multiplex Mode, five pins are shared by the Serial Data Interface (SDI) and the Serial Control Interface (SCI). The interfaces have different time slots. **Table 5-4** Multiplex Mode Pins | Physical Pin Label | SDI Signal | SCI Signal | |--------------------|------------|------------| | INT | n/a | ĪNT | | SDI_CLK | SDI_CLK | SCI_CLK | | SDI_TX | SDI_TX | SCI_IN | | SDI_RX | SDI_RX | SCI_OUT | | FSC | FSC | n/a | Figure 5-5 ALIS-D in Multiplex Mode The following figures show the time slots for the SCI and SDI bits. When the SCI\_CS/SWAP pin is set to low, the SDI is assigned to the first 16 bits after the FSC, and the SCI is assigned to the next 16 bits. When active, the SDI receives and transmits modem data continually. By contrast, the SCI is used only when the Host needs it: during a Write command, the Host uses only the SCI\_IN signal for the command and the content of that command; but during a Read command, the SCI\_IN signal (on the SDI\_TX pin) is used to request the Read (of a register), and the SCI\_OUT signal (on the SDI\_RX pin) is used for the actual contents. If the SCI is not used it is recommended to send zeros in the command slot. **Figure 5-6** and **Figure 5-7** also show a second communication slot for a second device: this will be discussed in **Chapter 5.1.1.5**. #### **Interface Description** Figure 5-6 Multiplex Mode (SWAP ='0'): Write Access Figure 5-7 Multiplex Mode (SWAP ='0'): Read Access When the SWAP pin is set to high, the ordering of the SCI and SDI is reversed: the first 16 bits after the FSC are for the SCI, and the next 16 bits are for the SDI (see **Figure 5-8**). #### **Interface Description** Figure 5-8 Multiplex Mode (SWAP = '1'): Write Access Within the context of the Multiplex Mode, the ALIS-D still can operate as either a Master or a Slave device, as described in **Chapter 5.1.1.2**. #### 5.1.1.5 Multiplex Mode with Cascaded Devices The ALIS-D in Multiplex Mode can support an additional device, e.g., a codec for a speakerphone application. This device must be configured to receive synchronization from the FSC2 of the ALIS-D. The ALIS-D may be in Master Mode or in Slave Mode. As shown in **Figure 5-9**, the FSC input of the codec is connected to FSC2 output of the ALIS-D. The FSC2 signal is active high, one SDI\_CLK cycle in duration. The delay between the FSC of the ALIS-D and the FSC2 must be set by programming to allow the codec to use the second communication slot. It can be be delayed from 0 to 63 cycles. This second slot is shown in more detail in **Figure 5-10**. ### **Interface Description** Figure 5-9 ALIS-D in Multiplex/Master Mode with an Additional Codec Figure 5-10 Framing for an Additional Codec: Read Access The role of the second device can also be performed by a second ALIS chipset, with the second ALIS-D in Multiplex/Slave Mode. This is shown in **Figure 5-11** and **Figure 5-12**. Note in **Figure 5-11** that the INT pins can share a common input to the Host, or have separate inputs. #### **Interface Description** Figure 5-11 Dual-Line Modem: Two ALIS Chipsets Figure 5-12 Framing for Two ALIS-D Chips: Read Access It is possible to further cascade more ALIS-Ds "piggy-back", within the limitation that each receives 32 bits per frame. This is controlled by properly selecting the sub-dividing parameters which determine the SDI clock-rate and the sampling (FSC) rate as shown in **Figure 3-2**. **Interface Description** #### 5.1.1.6 Non-multiplex Mode **Figure 5-13** shows the physical layout of the Non-multiplex Mode. The SDI is shown as configured for the ALIS-D acting as a Master device (see **Table 5-3**). Figure 5-13 ALIS-D in Non-multiplex/Master Mode In Non-multiplex Mode, the SCI\_CLK is not synchronous: this is illustrated in **Figure 5-14** and **Figure 5-15**, which show the framing for reading and writing to the SCI in this mode. Figure 5-14 Framing for Read Access to SCI in Non-multiplex Mode During execution of a Read command, the ALIS-D <u>will not</u> accept new commands on SCI\_IN. However, this can be interrupted by setting SCI\_CS high. Because SCI\_OUT goes to high-impedance (tristate) during the last half-clock-cycle of a Read, it is possible to strap SCI\_OUT together with SCI\_IN to a bi-directional data pin on the Host, without causing bus contention. This can be used to reduce the number of pins to the microprocessor. **Interface Description** Figure 5-15 Framing for Write Access to SCI in Non-multiplex Mode #### 5.1.1.7 Multiple ALIS Chipsets in Non-multiplex Mode In the Non-multiplex Mode, the SCI and the SDI are physically separate, so it is possible to cascade them separately. **Figure 5-13** shows one ALIS-D interfaced to a Host; <u>however</u>, it would be possible for multiple ALIS-Ds to share all SCI lines except for the <u>SCI\_CS</u>. As long as each chipset has its own chip select pin on the Host, it can be addressed individually. Similarly, several chipsets could share the SDI lines to the Data Pump. With a layout similar to **Figure 5-11** but in Non-multiplex Mode, and with all ALIS-Ds after the first in Slave Mode, each chipset can be given its own 16-bit time slot. This would look similar to **Figure 5-12**, except that there would be no SCI time slots, so each chipset needs only 16 bits per frame instead of 32. #### 5.1.2 Master Clock #### 5.1.2.1 External Clock The ALIS-D can be driven by an external clock of frequency between 24 MHz and 33 MHz. This is connected to pin MCLK1; MCLK2 is then left unconnected. ### 5.1.2.2 External Crystal Alternatively, the ALIS-D can be driven by an external crystal of a fundamental frequency between 24 and 33 MHz. This is connected between pins MCLK1 and MCLK2. **Interface Description** # 5.1.3 Telephone Line Interface Figure 5-16 Connection of ALIS-A to Telephone Line Table 5-5 External Components PSB 4595 | Transistors | Type/Value | Tolerances | Comments | |-------------|------------|------------|---------------------------------| | T1 | BSP 88 | | FET, N channel enhancement type | | T2 | BSP 129 | | FET, N channel depletion type | | Resistors | Type/Value | Tolerances | Comments | | R1 | 36 | 1 % | | | R2 | 4.7 | 5 % | | #### **Interface Description** | Table 5-5 | External Components PSB 4595 ( | cont'd) | |------------|---------------------------------|---------| | I UDIC O O | External Components i CD 4000 ( | ooiit a | | | | | (/ | |------------|----------------|------------|----------| | R3 | 24 k | 1 % | | | R4 | 470 k | 1 % | | | R5 | 3.6 | 5 % | | | R6 | 1 k | | | | R7 | 240 | | | | Capacitors | Type/Value | Tolerances | Comments | | C1 | 1μ/6V | 10 % | | | C2 | 15 n / 6 V | 10 % | | | C3 | 22 n / 250 V | 10 % | | | C4 | 22 n / 250 V | 10 % | | | C5 | 22 µ / 6 V | 20 % | | | C6 | 0.68 n / 250 V | 5 % | | | C7 | 1 μ / 250V | 10 % | | | Diodes | Type/Value | Tolerances | Comments | | D1 | ½ BAW101 | | | | D2 | ½ BAW101 | | | | D3 | ½ BAW240A | | | | D4 | ½ BAW240A | | | | D5 | ½ BAW240A | | | | D6 | ½ BAW240A | | | | | | | | **Figure 5-16** shows the external components required to connect the ALIS-A to the telephone line. Component values shown are typical. Transistor T1 modulates the loop current and synthesizes the impedance. Transistor T2 regulates the supply voltage. Near Tip, note the relay that serves as hook switch. #### 5.1.3.1 DC Termination The interface to the Tip/Ring must match different characteristics in different countries. For example, the voltage/current relationship must fit inside a mask defined for that country, as shown in **Figure 5-17**. The voltage/current relationship for the ALIS-A Tip/Ring interface is programmable, so that it can meet different masks when loaded with different coefficient sets. Full coefficient sets will be provided by Infineon Technologies, specific to each country; however, certain specific parameters are made available to allow exploration of the ALIS's flexibility with regard to the mask. The voltage/current relationship is governed by the equation: **Interface Description** $$I(V) = \frac{(V - V_0)}{R}$$ for $(V - V_0) < R \cdot Imax$ and $I(V) = Imax$ for $(V - V_0) \ge R \cdot Imax$ In this equation, I is the line current, V is the voltage between Tip and Ring, and the following parameters are set by programming: R, the resistive slope: can be set to 100, 200, 240, or 280 $\Omega$ . Imax, the maximum current: can be set to 50 or 100 mA. $V_{\theta}$ is the sum of the forward voltages of the diodes in the external rectifying bridge (typically 2 \* 0.4 V for Schottky diodes) plus the parameter DCO. DCO can be set to 0, 1.5, 3.5, or 7.2 V. Note: The DC termination is enabled only in the Conversation state. Figure 5-17 Fitting Voltage/Current Relationship into Example Mask **Interface Description** #### 5.1.3.2 Pulse Dialing Pulse dialing is possible by using the Pulse Dialing feature, and is accomplished by having the external transistor T1 short the tip and ring. The duration of and the interval between the pulses is controlled by the Host through the SCI by using the bit pdial in register R11. ### 5.1.3.3 DTMF Dialing DTMF tones are provided by two internal tone generators of frequency accuracy better than $\pm$ 1%. The absolute transmission level is programmable; but, the level of Tone Generator 2 is always 2 to 3 dB greater than that of Tone Generator 1 to realize the required emphasis. Therefore tone generator 2 should be used for the high frequency group of tones. Note: The tone generators can also generate in-band sine waves for test purposes. #### 5.1.3.4 Metering Pulses Metering pulses up to 2.5 V<sub>RMS</sub> can be sustained without degradation of performance. To prevent degradation in case of higher voltages, an external metering filter is required. #### 5.1.4 Caller-ID Interface The ALIS-D is connected to the Tip/Ring through capacitors by the CID\_T and CID\_R pins. The Caller-ID interface complies with the following specifications for Caller-ID: Bellcore TR-NWT-000030 and SR-TSV-002476, Bell 202, and ITU-T V.23. This service operates by transmitting the Calling Line Identification Presentation (CLIP) from the central office in the silent interval between the first and second rings, using 1200 baud FSK modulation. Figure 5-18 Caller-ID Timing #### **Interface Description** The ALIS-D can be programmed to detect line reversal, the method of initiating Caller-ID employed in the United Kingdom. Figure 5-19 Caller ID by Line Reversal The ALIS will detect the start of a Caller-ID signal after a MARK sequence (64 or more consecutive '1's), followed by a '0'. The ALIS will store the signal in the CID-RAM in the registers Index 64/Offset 0 to Index 88/Offset 15 (64 bytes). An interrupt can be generated when the last register is filled. Optionally, it is possible to operate in 2-page mode, in which case an interrupt is also generated when the register Index 72/Offset 15 is filled. The ALIS-D can store the signal in one of two formats: - 1. Parsed according to ITU-T Recommendation V.14, with a START bit ('0'), 8 Caller-ID bytes (LSB first), and up to 10 STOP bits; or - 2. Raw form: all bits after the MARK will be stored in order: Table 5-6 Storing the Caller ID Signal in CID-RAM | Index | Offset | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Interrupt<br>issued | |-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------------------------| | 64 | 0 | cid8 | cid7 | cid6 | cid5 | cid4 | cid3 | cid2 | cid1 | | | | | | | | | | | | | | | 72 | 15 | cid256 | cid255 | cid254 | cid253 | cid252 | cid251 | cid250 | cid249 | i_cid1 (only in 2-<br>page mode ) | | 80 | 0 | cid264 | cid263 | cid262 | cid261 | cid260 | cid258 | cid258 | cid257 | | | | | | | | | | | | | | | 88 | 15 | cid512 | cid511 | cid510 | cid509 | cid508 | cid507 | cid506 | cid505 | i_cid2 | Note: see chapter "Programming" on page 7-78 on how to access these registers. **Interface Description** ### 5.1.5 Digital Isolation Interface The isolation between ALIS-A and ALIS-D and therefore from the Tip/Ring side to the host/datapump side can be realized in two ways: #### **Capacitive Interface** Isolation is realized by six capacitances. The two "A", "B" and "C" capacitors must match to within 5 % of the selected value between 10 to 100 pF. Figure 5-20 Isolation by Capacitive Interface #### **Inductive Interface** Isolation is realized by extra small transformers provided by third party. Figure 5-21 Isolation by Inductive Interface **Interface Description** #### 5.2 Software Interface The Host communicates with the ALIS chipset over the Serial Control Interface (SCI). There are three kinds of communication between them: - Programming of the ALIS-D (this is discussed in **Chapter 7**), - Operating commands (these control the real-time operation of the ALIS), and - Interrupts (there are seven specific interrupts that the ALIS-D uses; each can be separately disabled). All three types of communication entail either reading from or writing to registers in the ALIS-D. **Interface Description** #### 5.3 Reset Sequence The ALIS-D can be Reset by a command from the Host, or by setting the RESET pin to low, and then releasing it. Over a period of 1300 clock-cycles of MCLK after the rising edge of RESET, the configuration registers are initialized to their default values: during this period, the ALIS-D undergoes mode selection: the MODE pin sets Multiplex (high) or Non-multiplex (low); the BM pin sets Master (high) or Slave (low). After that, the ALIS-D must be programmed by the Host to meet specific line conditions. This is done by using the ALIS-D programming commands to set the values of the parameters and coefficients in the Coefficient RAM (CRAM). Complete sets of coefficients appropriate for many countries are available from Infineon Technologies. After this Reset process, the ALIS-D is in Idle state. From that point on, it will transition to other states in accordance with operating commands from the Host and incoming signals from the Tip/Ring. **Register Description** # 6 Register Description The programming and much of the operation of the ALIS chipset is controlled by the values of bits in the registers of the ALIS-D. Some of these bits can be used to adapt the chipset to a specific application; whereas others are reserved for internal use. The ALIS-D registers are addressed by Index and Offset. Index values are incremented by 8, so the possible Index values are 0, 8, 16,...etc. Offset values are incremented by 1, so the possible Offset values are 0, 1, ... 15 (see "Programming" on page 7-78). # **Register Description** # 6.1 Register Map Table 6-1 ALIS-D Registers | Offse | x &<br>et | MSB<br>Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | LSB<br>Bit0 | |-------|-----------|---------------|-------------|---------------|--------------|--------------|-------------|--------------|-------------| | 0 | 0 | index(7) | index(6) | index(5) | index(4) | index(3) | index(2) | index(1) | index(0) | | 0 | 1 | i_cadence | i_ring | i_cid2 | i_cid1 | i_vdd | i_gpio_d | i_gpi_1_a | i_gpi_0_a | | 0 | 2 | en_cadence | en_ring | en_cid2 | en_cid1 | en_vdd | en_gpio | en_gpi_1_a | en_gpi_0_a | | 0 | 3 | gpo_d | 0 | 0 | 0 | state(3) | state(2) | state(1) | state(0) | | 0 | 4 | to_sleep(7) | to_sleep(6) | to_sleep(5) | to_sleep(4) | to_sleep(3) | to_sleep(2) | to_sleep(1) | to_sleep(0) | | 0 | 5 | n_ring(7) | n_ring(6) | n_ring(5) | n_ring(4) | n_ring(3) | n_ring(2) | n_ring(1) | n_ring(0) | | 0 | 6 | auto_sleep | auto_ring | sdi_on | osci_on | ring_int | line_rev | cid_v14 | sdi_loop | | 0 | 7 | Res. | 0 | 8 | cad_to(7) | cad_to(6) | cad_to(5) | cad_to(4) | cad_to(3) | cad_to(2) | cad_to(1) | cad_to(0) | | 0 | 9 | cad_t(7) | cad_t(6) | cad_t(5) | cad_t(4) | cad_t(3) | cad_t(2) | cad_t(1) | cad_t(0) | | 0 | 10 | ring_cnt(7) | ring_cnt(6) | ring_cnt(5) | ring_cnt(4) | ring_cnt(3) | ring_cnt(2) | ring_cnt(1) | ring_cnt(0) | | 0 | 11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | pdial | | 0 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | valid_ring | | 0 | 13 | 0 | 0 | 0 | 0 | s_vdd | gpio_d | gpi_1_a | gpi_0_a | | 0 | 14 | ver(7) | ver(6) | ver(5) | ver(4) | ver(3) | ver(2) | ver(1) | ver(0) | | 0 | 15 | Res. | Index | 8/0 | ffset 0 to In | dex 56/Off | set 15 regis | sters are us | sed by the A | LIS-D for i | nternal prod | esses. | | 8 | 0 | Res. | | | Res. | 56 | 15 | Res. | Index | 64/0 | Offset 0 to I | ndex 88/O | ffset 15 reg | isters are ι | used to stor | e the Calle | r-ID informa | ition. | | 64 | 0 | cid8 | cid7 | cid6 | cid5 | cid4 | cid4 | cid2 | cid1 | | | | cid | 88 | 15 | cid512. | cid511 | cid510 | cid509 | cid508 | cid507 | cid506 | cid505 | | Index | 96/0 | Offset 0 to I | ndex 96/O | ffset 5 regis | sters are us | sed by the A | ALIS—D for | internal pro | ocesses. | | 96 | 0 | Res. | | | Res. | 96 | 5 | Res. | 96 | 6 | k(7) | k(6) | k(5) | k(4) | k(3) | k(2) | k(1) | k(0) | | | | k(15) | k(14) | k(13) | k(12) | k(11) | k(10) | k(9) | k(8) | Res. Res. Res. Res. Res. Res. Res. Res. Res. 8 9 10 96 96 Res. Res. dco(1) Res. Res. dco(0) Res. Res. i\_max Res. Res. r(0) Res. Res. r(1) ### **Register Description** Table 6-1 ALIS-D Registers (cont'd) | Inde<br>Offs | | MSB<br>Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | LSB<br>Bit0 | |--------------|-----|-------------|------------|--------------|-------------|-------------|-------------|---------------|-------------| | 96 | 11 | Res. | Res. | Res. | gpo_1Q_a | gpo_0_a | Res. | Res. | Res. | | 96 | 12 | Res. | Res. | Res. | fac_os(1) | fac_os(0) | Res. | Res. | Res. | | 96 | 13 | Res. | 96 | 14 | Res. | Res. | Res. | en_ptg2 | en_ptg1 | en_tg2 | en_tg1 | Res. | | 96 | 15 | Res. | Res. | Res. | en_cid | Res. | Res. | Res. | Res. | | 104 | 0 | Res. | Res. | fac_fsc(1) | fac_fsc(0) | Res. | fac_sdi(2) | fac_sdi(1) | fac_sdi(0) | | 104 | 1 | gpio_d_o | Res. | Res. | osc_off | sw_reset | en_gpio_d_o | Res. | en_buzzer | | 104 | 2 | en_fsc2 | Res. | fsc2del(5) | fsc2del(4) | fsc2del(3) | fsc2del(2) | fsc2del(1) | fsc2del(0) | | Index | 104 | Offset 3 to | Index 112/ | Offset 3 req | gisters are | used by the | ALIS-D fo | r internal pi | rocessing. | | 104 | 3 | Res. | | | Res. | 112 | 2 | en_sci_pu | en_sdi_pu | Res. | Res. | Res. | Res. | Res. | Res. | | 112 | 3 | Res. Index 128/Offset 0 to Index 184/Offset 15 registers are used to store the coefficients and parameters which adapt the behavior of the ALIS-D. Complete sets of coefficients and parameters are available from Infineon Technologies for each country. | 128 | 0 | Res. |-----|----|------|------|------|------|------|------|------|------| | | | Res. | 184 | 15 | Res. **Register Description** # 6.2 Detailed Register Descriptions #### **Register Description Example:** | Index | Offset | Short<br>Name | Long | Name | Туре | Default<br>Value | | | |-------|--------|---------------|------|------|------|------------------|---|---| | | 7 | 6 | 5 | 4 | 3* | 2* | 1 | 0 | | | | | Res. | | | | | | Bits marked with a "\*" are set to 1 by default after reset. For this example, the default value would be $0C_H$ . Reserved bits (like bit 5 in the example) are not allowed to be changed. Read-Modify-Write commands are necessary. | 0 | 0 | R0 | INDEX | INDEX | | | r/w | / 00 <sub>H</sub> | |---|----------|----------|----------|----------|----------|----------|----------|-------------------| | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | index(7) | index(6) | index(5) | index(4) | index(3) | index(2) | index(1) | index(0) | index[7:0] The ALIS-D registers are addressed by Index and Offset. Index values are incremented by 8, so the possible Index values are 0, 8, 16, ... etc. Offset values are incremented by 1, so the possible Offset values are 0, 1, ... 15. The use of this addressing scheme is described in Chapter 7, Programming. #### **Register Description** | 0 | 1 R1 | IN | TERRUPT | S | | | | r | 00 <sub>H</sub> | |---|---------------|--------|---------|--------|-------|----------|---------------|-----|-----------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | | | i_<br>cadence | i_ring | i_cid2 | i_cid1 | i_vdd | i_gpio_d | i_gpi_<br>1_a | i_( | gpi_<br>)_a | Indicates which interrupt has caused high to low transition on $\overline{\text{INT}}$ line. All interrupts have time granularity of the FSC, faster events cannot be detected. A Read operation will reset this register to zero and will set the $\overline{\text{INT}}$ pin to inactive (high). i cadence Interrupt based on cadence time out. Two possible causes: - Valid ring not detected within cadence timeout (defined in register R8) after a valid ring. - The valid ring not detected within cadence timeout (defined in register R8) after a line reversal/spike. i\_ring Interrupt based on rings; three modes can be selected (see register R6). In each mode, the meaning of the interrupt is different: - If Automatic Call Processing not selected: A possible ring, as signal on Tip/Ring is higher than 10 V<sub>RMS</sub>. - Automatic Call Processing mode, ring\_int = 1: A valid ring detect, interrupt every ring. - Automatic Call Processing mode, ring\_int = 0: The programmed number (n\_ring) of valid rings has been detected. i\_cid2 Interrupt source: Caller-ID buffer is full or end of CID is detected. i\_cid1 Interrupt source: First page of Caller-ID buffer is full or end of CID is detected (only active in 2-page mode). i\_vdd Interrupt source: Status change on power supply indicated by bit s\_vdd in register R13. **i\_gpio\_d** Interrupt source: Signal change on the pin GPIO\_D on ALIS-D. # **Register Description** i\_gpi\_1\_a Interrupt source: Signal change on the pin GPI\_1\_A on ALIS-A. i\_gpi\_0\_a Interrupt source: Signal change on the pin GPI\_0\_A on ALIS-A. #### **Register Description** | 0 | 2 | R2 INTERRUPT ENABLE | | | | | | r/w | 00 <sub>H</sub> | |-------------------------------------------------------------------------------|----------------|---------------------|---------|---------|--------|----------|----------------|-----|-----------------| | · | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | | | en_<br>cadence | en_ring | en_cid2 | en_cid1 | en_vdd | en_ gpio | en_gpi_<br>1_a | | en_gpi_<br>0_a | | en_cadence Enable for cadence interrupt (i_cadence). en_cadence = 0 Disabled. | | | | | | | | | | en\_ring Enable for ring interrupt (i\_ring). en\_ring = 0 Disabled. en\_ring = 1 Enabled. en\_cadence = 1 Enabled. **en\_cid2** Enable for interrupt at end of Caller-ID buffer (i\_cid2). $en\_cid2 = 0$ Disabled. $en\_cid2 = 1$ Enabled. **en\_cid1** Enable for interrupt for first page of Caller-ID buffer (i\_cid1). en\_cid1 = 0 Disabled. en\_cid1 = 1 Enabled, 2-page mode enabled. **en\_vdd** Enable for i\_vdd. $en_vdd = 0$ Disabled. $en_vdd = 1$ Enabled. en\_gpio Enable for i\_gpio. $en\_gpio = 0$ Disabled. $en\_gpio = 1$ Enabled. # **Register Description** $en_gpi_1_a = 0$ Disabled. en\_gpi\_1\_a = 1 Enabled. en\_gpi\_0\_a Enable for i\_gpi\_0\_a. en\_gpi\_0\_a = 0 Disabled. $en_gpi_o_a = 1$ Enabled. ### **Register Description** | 0 | 3 | R3 | STAT | STATE | | | | 00 <sub>H</sub> | |---|-------|----|----------|-------|----------|----------|----------|-----------------| | | 7 | 6 | 5 | 1 | 3 | 2 | 1 | 0 | | | | | <u> </u> | 7 | | | | | | | gpo_d | 0 | 0 | 0 | state(3) | state(2) | state(1) | state(0) | **gpo\_d** Value of gpo\_d controls pin GPO\_D. It is normally used to control the hook relay. $gpo_d = 0$ Low on $GPO_D$ . $gpo_d = 1$ High on $GPO_D$ . **state[3:0]** Operating states used to control ALIS functionality. | IDLE | 0000 | Idle state. | |-------|------|----------------------| | CIDC | 0001 | Caller-ID state | | RCMD | 1000 | Ringing state. | | CONV | 1001 | Conversation state. | | PULS | 1010 | Pulse Dialing state. | | SLEEP | 1111 | Sleep state. | Other values of the variable state[3:0] are reserved. ### **Register Description** | 0 | 4 | R4 | SLEEF | SLEEP TIMEOUT | | | | FF <sub>H</sub> | |-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Bit | 7* | 6* | 5* | 4* | 3* | 2* | 1* | 0* | | | to_sleep<br>(7) | to_sleep<br>(6) | to_sleep<br>(5) | to_sleep<br>(4) | to_sleep<br>(3) | to_sleep<br>(2) | to_sleep<br>(1) | to_sleep<br>(0) | **to\_sleep[7:0]** Applicable only for Auto Sleep mode (see register R6): time (in FSC cycles), before device transitions to Sleep state. | 0 | 5 R | 5 | RING N | UMBER | r/w | 02 <sub>H</sub> | | | |-----|---------------|---------------|---------------|---------------|---------------|-----------------|---------------|---------------| | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1* | 0 | | | n_ring<br>(7) | n_ring<br>(6) | n_ring<br>(5) | n_ring<br>(4) | n_ring<br>(3) | n_ring<br>(2) | n_ring<br>(1) | n_ring<br>(0) | **n\_ring[7:0]** Applicable only for Automatic Call Processing mode (see register R6): number of rings before the ring interrupt (i\_ring) will be set. #### **Register Description** | 0 | 6 R | 16 | AUTO I | MODES | r/w | 02 <sub>H</sub> | | | |-----|----------------|---------------|--------|---------|----------|-----------------|---------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1* | 0 | | | auto_<br>sleep | auto_<br>ring | sdi_on | osci_on | ring_int | line_rev | cid_v14 | sdi_loop | Sets the operating mode of the chip. auto\_sleep = 0 ALIS will remain in Idle state indefinitely. auto\_sleep = 1 Sets Auto Sleep mode. Chip will transition automatically from Idle to Sleep state after timeout (register R4), if there is no activity on pin SDI\_TX or on Tip/Ring. **auto\_ring** Enables the Automatic Call Processing mode. auto\_ring = 0 Automatic Call Processing mode not selected. auto\_ring = 1 ALIS set to Automatic Call Processing mode: The chip will accordingly set the following interrupts, if they are enabled: i\_cid1, i\_cid2 and i\_ring. **sdi\_on** Enables automatic activation of the SDI. sdi\_on = 0 The SDI is activated only during Conversation state. sdi on = 1 The SDI is on except during Sleep state. **osci\_on** Enables automatic de-activation of the oscillator. osci\_on = 0 During Sleep state, the oscillator is switched off. osci\_on = 1 During Sleep state, the oscillator is active. ### **Register Description** | ring_int | Applicable only in Automatic Call Processing mode: Enables counting of | |----------|------------------------------------------------------------------------| | | valid rings. | ring\_int = 0 Ring interrupt only after the programmed number of rings (n\_ring). ring\_int = 1 Every valid ring causes a ring interrupt (i\_ring). # **line\_rev** Applicable only if Automatic Call Processing is enabled: Enables automatic storing of Caller-ID signal after line reversal. line rev = 0 No further action after line reversal. line\_rev = 1 ALIS automatically starts to store Caller-ID after line reversal. #### **cid\_v14** Enables storing of Caller-ID data in V.14 format. $cid_v14 = 0$ Chip stores raw bits of the Caller-ID message to the CID-RAM. cid\_v14 = 1 Chip stores Caller-ID message to the CID-RAM, according to ITU-T Recommendation V.14. #### **sdi\_loop** Test mode to check the SDI. sdi\_loop = 0 Loop back is disabled. sdi\_loop = 1 Data from Host are looped back through the SDI with a one-frame delay. | Index 0/Offset 7 | COUNTRY-SPECIFIC COEFFICIENTS WILL BE | |------------------|---------------------------------------| | | PROVIDED BY INFINEON TECHNOLOGIES. | # **Register Description** | 0 | 8 I | R8 | CADE | NCE TIME | r/w | 7D <sub>H</sub> | | | |-----|------------|------------|---------------|---------------|------------|-----------------|---------------|------------| | Bit | 7 | 6* | 5* | 4* | 3* | 2* | 1 | 0* | | | cad_to (7) | cad_to (6) | cad_to<br>(5) | cad_to<br>(4) | cad_to (3) | cad_to (2) | cad_to<br>(1) | cad_to (0) | cad\_to[7:0] The cadence timeout: the maximum period between two valid rings. The timeout is 500 \* FSC period \* cad\_to[7:0]. For example, if the FSC frequency is 8000 Hz, the timeout period can be programmed to be a multiple of 500 \* 1/8000 = 62.5 ms. | 0 | 9 | R9 CADENCE TIME | | | | | | 00 <sub>H</sub> | |-----|---------|-----------------|----------|----------|----------|----------|----------|-----------------| | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | cad_t(7 | 7) cad_t(6) | cad_t(5) | cad_t(4) | cad_t(3) | cad_t(2) | cad_t(1) | cad_t(0) | cad\_t[7:0] Time since last valid ring, measured in units of 500 FSC periods, just as for the cadence timeout (register R8). #### **Register Description** | 0 | 10 R | 110 | RING C | RING COUNT | | | | <b>00</b> <sub>H</sub> | |-----|-----------------|--------------|-----------------|-----------------|--------------|--------------|-----------------|------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ring_cnt<br>(7) | ring_cnt (6) | ring_cnt<br>(5) | ring_cnt<br>(4) | ring_cnt (3) | ring_cnt (2) | ring_cnt<br>(1) | ring_cnt<br>(0) | ring\_cnt[7:0] Number of valid rings. Reset at the transition from Idle to Ringing state. | 0 | 11 | R11 | l | PULSE D | PULSE DIALING | | | | | |-----|----|-----|---|---------|---------------|---|---|---|-------| | | | | | | | | | | | | Bit | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | pdial | pdial Applicable only in Pulse Dialing state: this bit controls Make and Break for pulse dialing. pdial = 0 Break pdial = 1 Make | 0 | 12 R | 12 | RING ST | RING STATUS | | | | 00 <sub>H</sub> | |-----|------|----|---------|-------------|---|---|---|-----------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | valid_<br>ring | valid\_ring Indicates if the current ring is valid, as determined by frequency and amplitude. Updated every framesync. $valid\_ring = 0$ No ring, or no valid ring. valid\_ring = 1 Current ring valid. # **Register Description** | 0 | 13 | R1 | 3 | INTERF | NTERRUPT VALUES | | | | 00 <sub>H</sub> | |-----|----|----|---|--------|-----------------|-------|--------|---------|-----------------| | | - | | 0 | - | 4 | 0 | 0 | 4 | 0 | | Bit | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | | 0 | 0 | 0 | s_vdd | gpio_d | gpi_1_a | gpi_0_a | **s\_vdd** Status of power supply in ALIS-A $s_vdd = 0$ No power. s\_vdd = 1 Power is supplied and the digital isolation interface is running. **gpio\_d** Value of GPIO\_D pin. $gpio_d = 0$ Low on GPIO\_D. $gpio_d = 1$ High on $GPIO_D$ . **gpi\_1\_a** Value of GPI\_1\_A pin. $gpi_1_a = 0$ Low on $GPI_1_A$ . $gpi_1_a = 1$ High on $GPI_1_A$ . gpi\_0\_a Value of GPI\_0\_A pin. $gpi_0_a = 0$ Low on $GPI_0_A$ . $gpi_0_a = 1$ High on $GPI_0_A$ . ### **Register Description** | 0 | 14 | R14 | VERSIO | VERSION | | | | | |-----|-------|----------|----------|---------|----------|--------|--------|--------| | Dit | 7 | 6 | E | 4 | 2 | 0 | 4 | 0 | | Bit | / | 0 | 5 | 4 | <u> </u> | | I | U | | | ver(7 | ') ver(6 | ) ver(5) | ver(4) | ver(3) | ver(2) | ver(1) | ver(0) | ver[7:0] Version of the chip. | Index 0/Offset 15 - | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |---------------------|-------------------------------------------| | Index 56/Offset 15 | | Index 64/Offset 0 - CID-RAM: Index 88/Offset 15 RESERVED FOR STORING THE CALLER-ID. Index 96/Offset 0 - RESERVED FOR INTERNAL USE, DO NOT MODIFY. Index 96/Offset 5 . #### **Register Description** | 96 | 6 F | R15 | INTERNAL CLOCK PARAMETER | | | | | <b>00</b> <sub>H</sub> | |-----|------|------|--------------------------|------|------|------|------|------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | k(7) | k(6) | k(5) | k(4) | k(3) | k(2) | k(1) | k(0) | | 96 | 7 R1 | 16 | INTERNAL CLOCK PARAMETER | | | | | 00 <sub>H</sub> | |-----|-------|-------|--------------------------|-------|-------|-------|------|-----------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Бĸ | k(15) | k(14) | k(13) | k(12) | k(11) | k(10) | k(9) | k(8) | **k[15:0]** All frequencies and rates of the chip derive from its internal clock $F_{internal}$ (see **Chapter 3.3.13**). This is in turn derived from the external Master Clock $F_{MCLK}$ or an external crystal, as shown below. The reduction will be a factor $F_{MCLK}/F_{internal}$ between ~2 (K = 32767) and 1 (K = -32768). $$\frac{F_{\text{MCLK}}}{F_{\text{internal}}} = 1 + \left(\frac{(32768 + K)}{2 \times 32768}\right) \quad \text{or} \quad K = 65536 \times \left(\frac{F_{\text{MCLK}}}{F_{\text{internal}}} - 1\right) - 32768$$ K must programmed in complements of two. Table 6-2 Programming Examples for K | K [Integer] | K [Hex] | F <sub>MCLK</sub> /F <sub>internal</sub> [1] | |-------------|---------|----------------------------------------------| | -32768 | 8000 | 1 | | | | | | -1 | FFFF | ~ 1.5 | | 0 | 0000 | 1.5 | | | | | | 32767 | 7FFF | ~ 2 | | Index 96/Offset 8 - 9 | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |-----------------------|-------------------------------------------| |-----------------------|-------------------------------------------| ### **Register Description** | 96 | 10 | R17 | DC Cha | OC Characteristics | | | | | |-----|------|------|--------|--------------------|--------|-------|------|------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res. | Res. | Res. | dco(1) | dco(0) | i_max | r(1) | r(0) | All bits in this register are provided by Infineon Technologies for country-specific application. However, the dco, i\_max, and r bits are also made accessible to allow exploration of the ALIS's flexibility with regard to the DC termination (see **Chapter 5.1.3.1**). | dco[1:0] | DC voltage parameter DCO. | |----------|---------------------------| |----------|---------------------------| | 00 | 0 V | |----|---------------------------------------------------------| | 01 | 1.5 V | | 10 | 3.5 V | | 11 | 7.2 V (in this case the resistive slope R = 70 $\Omega$ | regardless of bit r[1:0]) i\_max Maximum current Imax. 0 100 mA 1 50 mA **r[1:0]** Resistive slope R. 00 280 Ω 01 240 Ω 10 200 Ω 11 100 Ω # **Register Description** | 96 | 11 R | 18 | DIGITA | DIGITAL OUTPUTS | | | | <b>00</b> <sub>H</sub> | |-----|------|------|--------|-----------------|-------------|------|------|------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res. | Res. | Res. | gpo_1Q<br>_a | gpo_0<br>_a | Res. | Res. | Res. | gpo\_1Q\_a Value of GPO\_1Q\_A pin. $gpo_1Q_a = 0$ High on $GPO_1Q_A$ . $gpo_1Q_a = 1$ Low on $GPO_1Q_A$ . gpo\_0\_a Value of GPO\_0\_A pin. $gpo_0_a = 0$ Low on $GPO_0_A$ . $gpo_0_a = 1$ High on $GPO_0_A$ . ### **Register Description** | 96 | 12 | R19 | OVER | SAMPLIN | r/w | 00 <sub>H</sub> | | | |-----|------|------|------|---------------|---------------|-----------------|------|------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res. | Res. | Res. | fac_os<br>(1) | fac_os<br>(0) | Res. | Res. | Res. | fac\_os[1:0] The value of fac\_os determines the oversampling factor for the SDI (see Chapter 3.3.13): the sampling frequency is determined by: $$f_{\mbox{sampling}} = \frac{OversamplingFactor}{4096} \cdot f_{\mbox{internal}}$$ | 00 | Oversampling factor is 2. | |----|---------------------------| | 01 | Oversampling factor is 4. | | 10 | Oversampling factor is 8. | | 11 | Not allowed. | | Index 96/Offset 13 | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |--------------------|-------------------------------------------| |--------------------|-------------------------------------------| ### **Register Description** | 96 | 14 I | R20 | DTMF | | | | r/w | 00 <sub>H</sub> | |-----|----------|------|------|---------|----------|--------|--------|-----------------| | Bit | 7 | 6 | 5 | 1 | 3 | 2 | 1 | 0 | | DIL | <i>'</i> | | 5 | + | <u> </u> | ۷ | | U | | | Res. | Res. | Res. | en_ptg2 | en_ptg1 | en_tg2 | en_tg1 | Res. | en\_ptg2 Enables Tone Generator 2 to use downloaded coefficients. en\_ptg2 = 0 Tone Generator 2 produces 1 kHz tone. en\_ptg2 = 1 Tone Generator 2 uses coefficients in CRAM. **en\_ptg1** Enables Tone Generator 1 to use downloaded coefficients. en\_ptg1 = 0 Tone Generator 1 produces 1 kHz tone. en\_ptg1 = 1 Tone Generator 1 uses coefficients in CRAM. en\_tg2 = 0 Tone Generator 2 disabled. en\_tg2 = 1 Tone Generator 2 enabled. en\_tg1 Enables Tone Generator 1 $en_{tg1} = 0$ Tone Generator 1 disabled. en\_tg1 = 1 Tone Generator 1 enabled. ### **Register Description** | 96 | 15 | R21 | ENABL | ENABLE CID | | | r/w | 00 <sub>H</sub> | |-----|------|------|-------|------------|------|------|------|-----------------| | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res. | Res. | Res. | en_cid | Res. | Res. | Res. | Res. | **en\_cid** Enables storage of the Caller-ID signal between the first two valid rings, or after line reversal. en\_cid = 0 Caller-ID disabled. en\_cid = 1 Caller-ID enabled. ### **Register Description** | 104 | 0 | R22 | FRAME | FRAMESYNC | | | r/w | 42 <sub>H</sub> | |-----|------|--------|----------------|----------------|------|----------------|----------------|-----------------| | Bit | 7 | 6* | 5 | 4 | 3 | 2 | 1* | 0 | | | Res. | . Res. | fac_fsc<br>(1) | fac_fsc<br>(0) | Res. | fac_sdi<br>(2) | fac_sdi<br>(1) | fac_sdi<br>(0) | fac\_fsc[1:0] The value of fac\_fsc controls the framesync frequency (see Chapter 3.3.13): it determines the factor by which the frequency of the internal clock is divided to produce the framesync frequency (only in master mode). $$f_{FSC} = \frac{f_{internal}}{f_{scDivider}}$$ 00 FSC divider is 2048 (default). 01 FSC divider is 1024. 10 FSC divider is 512. 11 Not allowed. fac\_sdi[2:0] The value of fac\_sdi controls the frequency of the SDI\_CLK (see Chapter 3.3.13): it determines the factor by which the frequency of the internal clock is divided to produce the frequency of the SDI\_CLK (only in master mode). $$f_{\text{SDICLK}} = \frac{f_{\text{internal}}}{\text{sdiDivider}}$$ 010 SDI\_CLK divider is 8 (default). 011 SDI\_CLK divider is 16. 100 SDI\_CLK divider is 32. 101 SDI\_CLK divider is 64. Other values of the variable fac\_sdi[2:0] are reserved. ### **Register Description** | 104 | 1 R | 23 | Miscell | aneous C | Control | | r/w | 00 <sub>H</sub> | |-----|--------------|------|---------|----------|--------------|-----------------|------|-----------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | gpio_<br>d_o | Res. | Res. | osc_off | sw_<br>reset | en_gpio_<br>d_o | Res. | en_<br>buzzer | **gpio\_d\_o** Value for pin GPIO\_D, if enabled as output. $gpio\_d\_o = 0$ Low on $GPIO\_D$ . $gpio\_d\_o = 1$ High on $GPIO\_D$ . osc\_off Oscillator control osc\_off = 0 Oscillator on: required when using crystal. osc\_off = 1 Oscillator off: required when using external clock. **sw\_reset** Software Reset: sw\_reset = 0 sw\_reset = 1 Causes reset of ALIS. The chip is ready to respond again after 100 µs. This bit is cleared automatically during the reset process. en\_gpio\_d\_o $en_gpio_d_o = 0$ GPIO\_D as input. en\_gpio\_d\_o = 1 GPIO\_D as output. en\_buzzer Buzzer enable. en\_buzzer = 0 BUZZER pin is set to low. en\_buzzer = 1 BUZZER pin output is set to data stream after ADC. ### **Register Description** | 104 | 2 F | R24 | FSC2 C | FSC2 CONTROL | | | r/w | 00 <sub>H</sub> | |-----|---------|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | en_fsc2 | Res. | fsc2_<br>del(5) | fsc2_<br>del(4) | fsc2_<br>del(3) | fsc2_<br>del(2) | fsc2_<br>del(1) | fsc2_<br>del(0) | en\_fsc2 Enables FSC2 as output. en\_fsc2 = 0 FSC2 pin is set permanent low. en\_fsc2 = 1 FSC2 is generated. fsc2\_del[5:0] Delay between FSC and FSC2. fsc2\_del = 000000 delay of one SDI\_CLK cycle fsc2\_del = 000001 delay of two SDI\_CLK cycles .. ... fsc2\_del = 011111 delay of 32 SDI\_CLK cycles fsc2\_del = 111111 delay of 64 SDI\_CLK cycles | Index 104/Offset 3- | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |---------------------|-------------------------------------------| | Index 112/Offset 1 | | ### **Register Description** | 112 | 2 R | R25 | SDI_RX | SDI_RX PULL-UP | | | r/w | 23 <sub>H</sub> | |-----|---------------|---------------|--------|----------------|------|------|------|-----------------| | Bit | 7 | 6 | 5* | 4 | 3 | 2 | 1* | 0* | | | en_<br>sci_pu | en_<br>sdi_pu | Res. | Res. | Res. | Res. | Res. | Res. | en\_sci\_pu Enables internal pull-up for SCI\_OUT pin. en\_sci\_pu = 0 Pull-up disabled. en\_sci\_pu = 1 Pull-up enabled. en\_sdi\_pu Enables internal pull-up for SDI\_RX pin. en\_sdi\_pu = 0 Pull-up disabled. en\_sdi\_pu = 1 Pull-up enabled. | Index 112/Offset 3 - | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |----------------------|-------------------------------------------| | Index 112/Offset 15 | | | Index 120/Offset 0 - | RESERVED FOR INTERNAL USE, DO NOT MODIFY. | |----------------------|-------------------------------------------| | Index 120/Offset 15 | | | Index 128/Offset 0 - | COEFFICIENT RAM: COUNTRY-SPECIFIC | |----------------------|-------------------------------------------| | Index 184/Offset 15 | COEFFICIENTS WILL BE PROVIDED BY INFINEON | | | TECHNOLOGIES. | **Programming** # 7 Programming #### 7.1 Reset Sequence The Initialization of the ALIS V3 starts with either a software or a hardware reset: - Software Reset: The host sets the sw\_reset bit (bit 3) in register R23 (see page 6-75) to 1. The sw\_reset bit is automatically cleared to "0" during the reset process. - Hardware Reset: The RESET input pin (pin 23) of ALIS-D has to be set to "low" for at least 500 ns (see **Chapter 8.2** on page 8-90). Important: It is not sufficient to detach the ALIS V3 from the power supply to initiate a Reset. Over a period of 1300 clock cycles (= duration of the initialization sequence) of the MCLK, after releasing the RESET, the configuration registers are set to their default values and the interface is configured according to the connection of the following pins during the reset phase: - pin 7 BM ("High" -> Master Mode / "Low" -> Slave Mode) and - pin 11 SCI\_CLK/MODE ("High" -> Multiplex Mode / "Low" -> Non multiplex Mode) of the ALIS-D Note: If the Multiplex Mode is selected, the input SCI\_CS/SWAP (pin 10) of the ALIS-D is used to select the order of SDI and SCI bits. #### Following this, - · if in Master Mode: - The host has to write the value of the internal clock parameter (K), and also the oversampling factor (fac\_os), FSC dividing factor (fac\_fsc), and SDI dividing factor (fas\_sdi), when they are different from the default values (K = 0.5, fac\_os = 2, fac\_fsc = 2048 and fac\_sdi = 8). - · if in Slave Mode: - K is automatically programmed according to the external sample rate FSC, However the host still has to program the oversampling factor (fac os). After this Reset process, the configuration of the ALIS V3 is completed by writing all other required bits to the registers (please refer to "Configuration of the ALIS-D" on page 7-80). The ALIS V3 is in the Idle state, and from that point on a transition to other states in accordance with operating commands from the host and incoming signals from the Tip/Ring is possible. **Programming** ## 7.2 Setup during Reset of the ALIS-D The following table shows as an example the order of events after resetting ALIS-D with - Serial Data Interface in Master mode - Serial Data Interface in Multiplex mode - First 16 bits SDI and next 16 bits SCI The order of the steps in this and the following tables is recommended for full functionality: Table 7-1 Setup Sequence of the ALIS-D | Step | Pin (Mode<br>Setting) | Logic State | Description | | | | | | |------|-------------------------------------|---------------|--------------------------------------------------------------------------|--|--|--|--|--| | | Reset | | | | | | | | | 1 | 23 "RESET"1) | pin 23 = low | Initiate Reset of ALIS-D | | | | | | | | Master mode | | | | | | | | | 2 | 7 "BM" <sup>1)</sup> | pin 7 = high | ALIS-D is set in Master mode | | | | | | | | | Multip | lex mode | | | | | | | 3 | 11 "SCI_CLK/<br>MODE" <sup>1)</sup> | pin 11 = high | ALIS-D is set in Multiplex mode | | | | | | | | | Serial Da | ata Interface | | | | | | | 4 | 10 "SCI_CS/<br>SWAP" <sup>1)</sup> | pin 10 = low | First 16 bits for SDI,<br>next 16 bits for SCI | | | | | | | 5 | 23 "RESET" <sup>1)</sup> | pin 23 = high | Release of the Reset after t <sub>RESET,min</sub> (t.b.d., about 500 ns) | | | | | | <sup>1)</sup> see **Table 2-2** on page 2-18 **Programming** ## 7.3 Configuration of the ALIS-D The following table shows the configuration of ALIS-D with - Fractional Divider (Parameter K) - FSC frequency and SDI Clock - Oversampling Factor Table 7-2 Configuration Sequence of the ALIS-D<sup>1)</sup> | Step | Register | Value <sup>2)</sup><br>(Example) | Description | |------|------------------------|----------------------------------|------------------------------------------------------------------------------| | | | Fractional Divider | (Parameter K) | | 6 | R15 (see page 6-68) | 00h (default) | Configuration of the Fractional Divider (only in Master mode): | | 7 | R16 | 00h (default) | Internal Clock = 16.384 MHz | | | | FSC frequency a | and SDI Clock | | 8 | R22<br>(see page 6-73) | XX01X100 | FSC = 16 kHz (fac_fsc = 01b) and<br>SDI_CLK = 512 kHz (fac_sdi = 100b) | | | | Oversampli | ng factor | | 9 | R19<br>(see page 6-71) | XXX01XXX | Sampling frequency = 16 kHz<br>(fac_os = 01b for oversampling<br>factor = 4) | <sup>1)</sup> valid for MCLK = 24.576 MHz <sup>2)</sup> X bits are not allowed to be changed (read-modify-write (r/w) operation required). **Programming** #### 7.4 Determination of the State of the ALIS-D The following table shows the determination of the State of the ALIS-D with - Automatic power mode switching - Detection of Caller-ID - Ring interrupt after two rings Table 7-3 Configuration Sequence of the ALIS-D | Step | Register | Value <sup>1)</sup> | Description | | | | | |------|--------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--| | | Au | tomatic Power | mode switching | | | | | | 10 | R6<br>(see page 6-62) | 40h | Enables the Automatic Call Processing mode | | | | | | 11 | R5 (see page 6-61) | 02h | Two rings are programmed before the ring interrupt will be set. | | | | | | 12 | R4 (see page 6-61) | 0Ah | If Auto Sleep mode is enabled go to sleep after 10 frames. | | | | | | | Ring interrupt | | | | | | | | 13 | R2 (see page 6-58) | F0h | Enables the interrupts - Ring - CID 1, CID 2 - Cadence | | | | | | | | CRAM | write | | | | | | 14 | Coefficient registers<br>(Index 128 - 184) | | CRAM registers are written according to the country specification | | | | | | | | Switch DS | SP flags | | | | | | 15 | R20<br>(see page 6-72) | XXX1100X | Enables the Tone Generators using CRAM coefficients (en_ptg1 = 1, en_ptg2 = 1, en_tg1 = 0, en_tg2 = 0) | | | | | | 16 | R21 (see page 6-73) | XXX1XXXX | Enables Caller-ID (en_cid = 1) | | | | | <sup>1)</sup> X bits are not allowed to be changed (read-modify-write (r/w) operation required). **Programming** ### 7.5 Commands Programming of ALIS-D consists of writing to or reading from registers of the ALIS-D: - A Read command allows the host to determine the contents of a register in the ALIS-D. It includes the address of the register to be read. - A **Write** command allows the host to set the contents of a register. It includes the address of the register to be set, and is followed by the data to be written into that register. Because of the extensive register space required, the address of a register is determined by two parts: - the 8-bit Index and - the 4-bit Offset. A Read or Write command requires either one or two steps, depending on the indexed addressing requirement. If the Index is 0, one step is required. If the Index is not 0, two steps are required. **Programming** ### 7.5.1 Single-Step Command If the Index for a register is 0 and the Offset A[3:0] is not 0, Read or Write Commands are executed as single step commands. The data to be written consists of the byte D[7:0]. ### 7.5.1.1 Single-Step Write Command | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----------------|-------|---------|---------|---------|---------|----------|---------------| | | Read/<br>Write | Index | Offset_ | Offset_ | Offset_ | Offset_ | Fixed | Don't<br>Care | | | 0 | 0 | A3 | Δ2 | ۸ 1 | ۸۸ | 1 | v | | | U | U | AS | AZ | AI | A0 | <u> </u> | X | Data: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | In the command byte, the MSB (bit 7) is 0 for *Write*; bit 6 is 0 because the Index is 0 (extended addressing is not needed); the Offset takes 4 bits (bit 5 to bit 2); the fixed bit 1 always has the value 1. The LSB (bit 0) is a don't care bit. Both command and data are transmitted at the SCI\_IN input pin. ## 7.5.1.2 Single-Step Read Command | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----------------|-------|---------|--------------|--------------|--------------|-------|---------------| | | Read/<br>Write | Index | Offset_ | Offset_<br>2 | Offset_<br>1 | Offset_<br>0 | Fixed | Don't<br>Care | | | 1 | 0 | A3 | A2 | A1 | A0 | 1 | x | Data: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | In the command byte, the MSB (bit 7) is 1 for *Read*; bit 6 is 0 because the Index is 0 (extended addressing is not needed); the Offset takes 4 bits (bit 5 to bit 2); the fixed bit 1 always has the value 1. The LSB (bit 0) is a don't care bit. The Read Command is transmitted at the SCI\_IN input pin; the data of the addressed register are shifted out at the SCI\_OUT output pin. **Programming** ### 7.5.2 Two-Step Command If the address of a register requires an Index, *Read* and *Write* commands must be implemented in two steps. ### 7.5.2.1 Two-Step Write Command #### STEP ONE: The value of the Index is written to the Index register at address Index 0/Offset 0. In the example below, the value of the Index is represented by the bits J[7:0]: #### Write Index - First Command: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------|-------|---------|---------|---------|---------|-------|-------| | | Read/ | Index | Offset_ | Offset_ | Offset_ | Offset_ | Fixed | Don't | | | Write | | 3 | 2 | 1 | 0 | | Care | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | #### Data (index): | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|----| | | J7 | J6 | J5 | J4 | J3 | J2 | J1 | J0 | #### **STEP TWO:** The data are written to the location of the register, specified by the previously written Index and the Offset represented by the bits A[3:0]: #### Write Data - Second Command: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------|-------|---------|---------|---------|---------|-------|-------| | | Read/ | Index | Offset_ | Offset_ | Offset_ | Offset_ | Fixed | Don't | | | Write | | 3 | 2 | 1 | 0 | | Care | | | 0 | 1 | A3 | A2 | A1 | A0 | 1 | Х | #### Data: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | In the second command, the index bit (bit 6) is 1, indicating that the Offset A[3:0] is tied to the Index value (which is stored at Index 0/Offset 0) to define the complete address of the register. **Programming** #### 7.5.2.2 Two-Step Read Command A **Read** command from a location requiring an Index is also processed in two steps: the first command to write the Index value to address Index 0/Offset 0, and a second command which includes the Offset to read the desired register: #### STEP ONE: #### Write Index - First Command: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------|-------|---------|---------|---------|---------|-------|-------| | | Read/ | Index | Offset_ | Offset_ | Offset_ | Offset_ | Fixed | Don't | | | Write | | 3 | 2 | 1 | 0 | | Care | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | #### Contents: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|----| | | J7 | J6 | J5 | J4 | J3 | J2 | J1 | J0 | #### STEP TWO: The second step is reading from the location of the register, specified by the previously written Index and the Offset represented by the bits A[3:0]: #### Read Data - Second Command: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----------------|-------|---------|--------------|--------------|--------------|-------|---------------| | | Read/<br>Write | Index | Offset_ | Offset_<br>2 | Offset_<br>1 | Offset_<br>0 | Fixed | Don't<br>Care | | | 1 | 1 | А3 | A2 | A1 | A0 | 1 | Х | #### Contents: | 7 | | | | | | | | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Both commands are transmitted at the SCI\_IN input pin; the contents of the addressed register are shifted out at the SCI\_OUT output pin. **Programming** ## 7.6 Interrupt Handling The interrupt handling in ALIS V3 is realized by the ALIS firmware. The interrupt sources are sampled once every frame. An interrupt source has to be stable for a minimum of one frame period in order to be detected. In the following example the change of interrupt source 1 is detected. Interrupt source 2 is ignored because its duration is less then a frame hence it is not detected. Figure 7-1 Scanning of an Interrupt The following table shows the interrupt register (software register) which consists of four static and four dynamic interrupts (for further description of this register see 'R1' on page 6-56). Table 7-4 Interrupt Register R1 | Dynamic Interrupts | | | | Static In | nterrupts | | | |--------------------|--------|--------|--------|-----------|--------------|---------------|---------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | i_ca-<br>dence | i_ring | i_cid2 | i_cid1 | i_vdd | i_gpio<br>_d | i_gpi_<br>1_a | i_gpi_<br>0_a | **Programming** ### 7.6.1 Static Interrupts Any change of a static interrupt source longer than two frame periods generates an interrupt. Every detected signal change is indicated by '1' in the corresponding bit in the interrupt register R1. The static interrupts in the interrupt register are reset automatically by reading register R1 from the host. The actual value of the static interrupt sources is available in R13 (see page 6-66). The firmware copies the status of the static interrupt sources to register R13 every frame. Table 7-5 Static Interrupts | Interrupt | Bit in Register R1 | Description | |-----------|--------------------|---------------------------------------------------------------------------------------------| | i_gpi_0_a | Bit 0 | Signal pin 18 "GPI_0_A" at ALIS-A | | i_gpi_1_a | Bit 1 | Signal pin 17 "GPI_1_A at ALIS-A | | i_gpio_d | Bit 2 | Signal pin 8 "GPIO_D" at ALIS-D | | i_vdd | Bit 3 | Indicates that the ALIS-A is power supplied, and the digital isolation interface is running | The interrupts i\_gpi\_0\_a, i\_gpi\_1\_a and i\_vdd are transferred via the Digital Isolation Interface to the ALIS-D. They are stored in R13 (see page 6-66) (= interrupt source). **Programming** ### 7.6.2 Dynamic Interrupts An event generates an interrupt. Every detected event is indicated by '1' in the corresponding bit in the interrupt register (for further description of this register see 'R1' on page 6-56). The bits in this register are cleared automatically by reading the interrupt register from the host. The interrupt sources of the dynamic interrupts are cleared automatically. На **Table 7-6** Dynamic Interrupts | Interrupt | Bit in Register R1 | Description | |-----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | i_cid1 | Bit 4 | First page of the Caller ID buffer is full or end of CID is detected (2 page mode) | | i_cid2 | Bit 5 | <ul><li>a) Caller ID buffer is full or end of CID is detected (1 page mode).</li><li>b) Second page of Caller ID buffer is full or end of CID is detected (2 page mode).</li></ul> | | i_ring | Bit 6 | Interrupt bases on rings; three modes can be selected (refer to 'R6' on page 6-62): • if auto_ring='1' then - Detection of a valid ring (ring_int='1' in 'R6' on page 6-62) - Detection of the programmed number (n_ring, see 'R5' on page 6-61) of valid rings (ring_int='0' in 'R6' on page 6-62) • if auto_ring='0' then detection of a signal on Tip/Ring (higher than 10 Vrms). | | i_cadence | Bit 7 | Interrupt bases on cadence time out. The timeout can be programmed via 'R8' (see page 6-64). Possible causes: Valid ring not detected within cadence timeout after a valid ring Valid ring not detected within cadence timeout after line reversal/spike. | **Programming** #### 7.6.3 Interrupt Handling for the Host The host can program the interrupt enable register (see 'R2' on page 6-58) to enable the interrupts with '1' in the corresponding bits. The pin 14 INT of the ALIS-D indicates an interrupt with "low". The host has to read the interrupt register (see 'R1' on page 6-56) to get the information about the source of the interrupt. After reading the interrupt register it is cleared automatically and the pin INT is set to "high". If a static interrupt source causes an interrupt, the host can read the interrupt values register ('R13' on page 6-66) to get the actual value of the corresponding static interrupt source. If all interrupts are disabled, the host still can poll the interrupt register to detect a signal change for a static interrupt source or an event for a dynamic interrupt source. **Timing Diagrams** # **8** Timing Diagrams ### 8.1 Input/Output Waveform for AC Tests Figure 8-1 Waveform for AC Tests During AC-Testing, the inputs are driven at a low level of 0.4 V and a high level of 2.8 V. The timing tests are made at 0.8 V and 2.4 V respectively. ### 8.2 Reset Timing To Reset the ALIS, pulses applied to the RESET pin must be less than 0.8 V and longer than $t_{RESET,min}$ (t.b.d., about 500 ns). Pulses shorter than $t_{RESET,lgnore}$ (t.b.d., about 100 ns) are ignored. ### 8.3 Serial Control Interface Timing Figure 8-2 Serial Control Interface Timing **Timing Diagrams** **Table 8-1** Serial Control Interface Timing Characteristics SCI\_CLK need not have constant frequency. These values apply for $V_{DD}$ = 3.3 V ± 5%, and ambient temperature in the range 0 - 70°C. | Parameter | Symbol | L | Unit | | | |---------------------------------------------------------------------------------|---------------------------|--------|--------|--------|-----| | | | min. | typ. | max. | | | SCI Clock-Cycle Time | t <sub>C(SCI_CLK)</sub> | 488 | | - | ns | | SCI Clock Duty Cycle | | t.b.d. | 50 | t.b.d. | % | | SCI frequency | | - | - | 2048 | kHz | | Setup Time:<br>SCI_CS↓ until next SCI_CLK↓ | t <sub>SU(SCI_CS)</sub> | t.b.d. | t.b.d. | t.b.d. | ns | | Hold Time:<br>last SCI_CLK↓ until SCI_CS↑ | t <sub>HD(SCI_CS)</sub> | 120 | | | ns | | Setup Time:<br>SCI_IN valid before SCI_CLK↓ | t <sub>SU(SCI_IN)</sub> | 60 | | | ns | | Hold Time:<br>last SCI_CLK↓ until SCI_IN invalid | t <sub>HD(SCI_IN)</sub> | 120 | | | ns | | Delay Time:<br>SCI_CLK↑ until SCI_OUT valid | t <sub>D(SCI_OUT)</sub> | | | 100 | ns | | Delay Time:<br>last SCI_CLK↓ until SCI_OUT_Z<br>(when SCI_OUT goes to tristate) | t <sub>D(SCI_OUT_Z)</sub> | 13 | | 40 | ns | Note: Switchable SCI\_OUT internal pull-up resistor: 660 k $\Omega$ ### **Timing Diagrams** # 8.4 Serial Data Interface Timing Figure 8-3 Serial Data Interface Timing Note: SDI\_RX goes to tristate on last bit of 16 transferred bits in a FSC frame. **Timing Diagrams** Table 8-2 Serial Data Interface Timing Characteristics These values apply for $V_{DD}$ = 3.3 V ± 5%, and ambient temperature in the range 0 - 70°C. | Parameter | Symbol | Limit Valu | Unit | | | |-------------------------------------------------------------------------------|--------------------------|-------------------------|---------------------------------|--------|-----| | | | min. | typ. | max. | | | SDI Clock-Cycle Time | t <sub>C(SDI_CLK)</sub> | 488 | | - | ns | | SDI Clock Duty Cycle | | 45 | 50 | 55 | % | | SDI Clock frequency | | 256 | - | 2048 | kHz | | Frame Synchronization Clock (FSC)-Cycle Time | t <sub>C(FSC)</sub> | 31 | 125 | 139 | μs | | FSC frequency | | 7.2 | 8 | 32 | kHz | | FSC Pulse Width (required as input, in Slave Mode) | t <sub>W(FSC)</sub> | t <sub>C(SDI_CLK)</sub> | | | | | FSC Pulse Width (produced as output, in Master Mode) | t <sub>W(FSC)</sub> | | t <sub>C(SDI_CLK)</sub> | | | | Setup Time: SDI_TX valid before SDI_CLK↓ | t <sub>SU(SDI_TX)</sub> | t.b.d. | | | ns | | Hold Time: last SDI_CLK↓ until SDI_TX invalid | t <sub>HD(SDI_TX)</sub> | t.b.d. | | | ns | | Delay Time:<br>SDI_CLK↑ until SDI_RX valid | t <sub>D(SDI_RX)</sub> | | | t.b.d. | ns | | Delay Time: last SDI_CLK↑ until FSC↑ | t <sub>D(FSC)</sub> | | 0 | t.b.d. | ns | | Setup Time:<br>FSC↑ until next SDI_CLK↓ | t <sub>SU(FSC)</sub> | t.b.d. | 0.5*<br>t <sub>C(SDI_CLK)</sub> | | ns | | Delay Time:<br>last SDI_CLK↓ until SDI_RX_Z<br>(when SDI_RX goes to tristate) | t <sub>D(SDI_RX_Z)</sub> | 13 | | 40 | ns | The frame synchronization clock-cycle time is $1/f_{FSC}$ , where $f_{FSC}$ is the sampling rate. In turn, $f_{FSC}$ is controlled by the parameter fac\_fsc. See **Chapter 3.3.13**. Note: Switchable SDI\_RX internal pull-up resistor: 660 k $\Omega$ #### **Electrical Characteristics** ## 9 Electrical Characteristics ## 9.1 Recommended Operating Conditions **Table 9-1** Recommended Operating Conditions | Parameter | rameter Symbol Conditions | | | | Unit | | |--------------------------------|---------------------------|------|--------|------|------|--| | | | min. | typ. | max. | | | | Digital Supply Voltage ALIS-D | $V_{DD}$ | 3.14 | 3.3 | 3.46 | V | | | Analog Supply Voltage ALIS-A | $V_{DDA}$ | | 4.25 | | V | | | Ambient Temperature under bias | $T_{\mathcal{A}}$ | 0 | | 70 | °C | | | Operating Frequency | $f_{MCLK}$ | 24 | 24.576 | 33 | MHz | | | Clock Duty Cycle | | 45 | 50 | 55 | % | | | Signal Rise and Fall Time | $t_r, t_f$ | | | 20 | ns | | Note: Extended operation outside the recommended limits may degrade performance and affect reliability. #### **Electrical Characteristics** ## 9.2 Extreme Absolute Range Ratings in the following table, Table 9-2, apply to both ALIS-A and ALIS-D. Table 9-2 Extreme Absolute Range | Parameter | Symbol | F | Unit | | |--------------------------------|-------------------|------|-----------------|----| | | | min. | max. | | | Digital Supply Voltage | $V_{DD}$ | -0.3 | 4.5 | V | | Analog Supply Voltage | $V_{DDA}$ | -0.3 | 7.0 | V | | Analog Input Voltage | Vin | -0.3 | $V_{DDA}$ + 0.3 | V | | Digital Input Voltages | VDin | -0.3 | 5.5 | V | | DC Output Current | $I_{out}$ | -5 | 5 | mA | | Storage Temperature | $T_{ST}$ | -60 | 125 | °C | | Ambient Temperature under bias | $T_{\mathcal{A}}$ | 0 | 70 | °C | | Maximum Power Dissipation | PDmax | | 1 | W | Note: Stresses above those listed may cause permanent damage to the device. Extended operation at the absolute maximum levels may affect device reliability. #### **Electrical Characteristics** ### 9.3 DC Characteristics ### 9.3.1 ALIS-A DC Characteristics #### Table 9-3 DC Characteristics of the ALIS-A These values apply for $V_{DDA}$ = 4.25 V, and ambient temperature in the range 0 - 70°C. | Parameter | Symbol | Symbol Conditions | | Spec. Limits | | | |-------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------|------|--------------|------|----| | | | | min. | typ. | max. | | | V <sub>DDA</sub> Supply Current | | | | | | | | - in Ringing state (AC current during ringing burst, due to synthesized ringer impedance) | $I_{DDA1}$ | $V_{ring}$ = 60 Vdc + 90 Vrms $f_{ring}$ = 25 - 50 Hz | | 2.5 | 3 | mA | | <ul><li>in Conversation state</li><li>(DC current, due to<br/>synthesized DC<br/>characteristics)</li></ul> | $I_{DDA2}$ | | | 7 | 10 | mA | | – in Pulse Dialing break state | $I_{DDA3}$ | V <sub>TIP/RING</sub> = 60 Vdc | | | 500 | μΑ | | General Purpose Inputs and | d Outputs | 5 | | | | | | Low-level Input Voltage: - at pins: Test, GPI_0_A, and GPI_1_A | $V_{I\!L}$ | | | | 0.8 | V | | High-level Input Voltage: - at pins: Test, GPI_0_A, and GPI_1_A | $V_{IH}$ | | 2.0 | | | V | | Low-level Output Voltage: - at pins: GPO_0_A, and GPO_1Q_A | $V_{OL}$ | $I_{OL}$ = 5 mA | | | 0.5 | V | | High-level Output Voltage: - at pins: GPO_0_A, and GPO_1Q_A | $V_{OH}$ | $I_{OH}$ = -5 mA | 3.25 | | | V | | Input Current Low | I <sub>IL</sub> | $V_{IL}$ = GNDA | | | ± 1 | μΑ | | Input Current High | $I_{IH}$ | $V_{IH} = V_{DDA}$ | | | ± 1 | μΑ | ### **Electrical Characteristics** ## Table 9-3 DC Characteristics of the ALIS-A (cont'd) These values apply for $V_{DDA}$ = 4.25 V, and ambient temperature in the range 0 - 70°C. | Parameter | Symbol | Conditions | Sp | Unit | | | |--------------------------|-----------------|-----------------------------------------------------------------|------|------|------|----| | | | | min. | typ. | max. | | | Input DC Resistance (on | Tip/Ring) | 1 | 1 | 1 | | | | – in Idle state | R <sub>IN</sub> | Hook switch must<br>be open, so<br>infinite input<br>resistance | 5 | | | MΩ | | - in Conversation state | R <sub>IN</sub> | See<br>Chapter 5.1.3.1 | | | | W | | – in Pulse Dialing state | R <sub>IN</sub> | During the<br>"make" period | | | 200 | W | | Power-Up time | t <sub>PU</sub> | | | | 100 | ms | #### **Electrical Characteristics** ### 9.3.2 ALIS-D DC Characteristics #### Table 9-4 DC Characteristics of the ALIS-D These characteristics apply when $V_{DD}$ = 3.3 V ± 5%, and for ambient temperature in the range 0 - 70 °C. All digital inputs are 5V tolerant. | Parameter | Symbol | Conditions | Sp | Spec. Limits | | | | |-----------------------------------------------------------------------------|------------------|----------------------------|------|--------------|------|----|--| | | | | min. | typ. | max. | 1 | | | Supply Current: | | $V_{DD}$ = 3.3 V, no load | | | | | | | – in Sleep state | $I_{DD0}$ | | | < 10 | 50 | μΑ | | | – in Idle state | $I_{DD1}$ | $f_{\rm MCLK}$ = 24 MHz | | 3.5 | 10 | mA | | | – in Ringing state | $I_{DD2}$ | $f_{\text{MCLK}} = 24$ MHz | | 8 | 15 | mA | | | – in Caller-ID state | $I_{DD3}$ | $f_{ m MCLK}$ = 24 MHz | | 8 | 15 | mA | | | – in Conversation state | $I_{DD4}$ | $f_{\text{MCLK}} = 24$ MHz | | 13 | 25 | mA | | | – in Pulse Dialing state | $I_{DD5}$ | $f_{ m MCLK}$ = 24 MHz | | 8 | 15 | mA | | | Low-level Input Voltage: | | • | • | | | | | | - at CMOS Inputs: SCI_CLK,<br>SCI_CS, SCI_IN, SDI_CLK,<br>SDI_TX, MODE, FSC | $V_{IL1}$ | | | | 0.8 | V | | | - at CMOS Input: RESET | $V_{IL3}$ | | | | 0.8 | V | | | - at clock Input: MCLK1 | $V_{IL2}$ | | | | 0.5 | V | | | High-level Input Voltage: | | 1 | | | | | | | - at CMOS Inputs: SCI_CLK,<br>SCI_CS, SCI_IN, SDI_CLK,<br>SDI_TX, MODE, FSC | V <sub>IH1</sub> | | 2.0 | | 5.5 | V | | | – at CMOS Input: RESET | $V_{IH2}$ | | 2.0 | | 5.5 | V | | | - at clock Input: MCLK1 | $V_{IH3}$ | | 2.0 | | 5.5 | V | | | Low-level Output Voltage: | | 1 | 1 | 1 | | 1 | | | - at pins: SCI_OUT, INT,<br>SDI_RX, FSC | $V_{OL}$ | $I_{OL}$ = 5 mA | | | 0.5 | V | | #### **Electrical Characteristics** ### Table 9-4 DC Characteristics of the ALIS-D (cont'd) These characteristics apply when $V_{DD}$ = 3.3 V ± 5%, and for ambient temperature in the range 0 - 70 °C. All digital inputs are 5V tolerant. | Parameter | Symbol | Conditions | Sp | Unit | | | |------------------------------------------------------------------------------------------------|------------------|-------------------|----------------------------|------|----------|----| | | | | min. | typ. | max. | _ | | High-level Output Voltage: | | | | 1 | | 1 | | - at pins: SCI_OUT, SDI_RX, FSC | $V_{OH}$ | $I_{OH}$ = -5 mA | <i>V<sub>DD</sub></i> -0.5 | | | V | | Input Current Low: | | | | -1 | | - | | - at CMOS inputs: SCI_CLK,<br>GPIO_D, SCI_CS, SCI_IN,<br>SDI_CLK, SDI_TX, MODE,<br>FSC, RESET | $I_{I\!L}$ | $V_{IL}$ = GND | | | ± 1 | μΑ | | Input Current High: | <del></del> | | * | * | - | | | - at CMOS Inputs: SCI_CLK,<br>GPIO_D, SCI_CS, SCI_IN,<br>SDI_CLK, SDI_TX, MODE,<br>FSC, RESET. | $I_{lH}$ | $V_{IH} = V_{DD}$ | | | ± 1 | μΑ | | Tristate Current Low: | <del></del> | • | * | * | <u>'</u> | * | | Tristates, Bidirectionals: SCI_OUT, FSC, INT <sup>1)</sup> | I <sub>OZL</sub> | $V_{IL}$ = GND | | | ± 1 | μΑ | | Tristate Current High: | 1 | 1 | | 1 | | 1 | | Tristates, Bidirectionals: SCI_OUT, FSC | $I_{OZH}$ | $V_{IH} = V_{DD}$ | | | ± 1 | μΑ | | | + | + | | + | - | + | $<sup>^{1)}</sup>$ 33 k $\Omega$ internal pull-up resistor not taken into consideration. Note: For load currents see "DC Output Current" in Table 9-2. #### **Electrical Characteristics** #### 9.4 AC Characteristics These characteristics apply under the following test conditions: - Ambient temperature in the range 0 70 °C. - $V_{DD}$ = 3.3 V ± 5%. - Line impedance $Z_I = 600 \Omega \pm 0.1\%$ . - The frequency of the test signal is 1004 Hz. - $V_{DDA}$ is programmed to 4.25 V. - The analog voltage level is defined as 0 dBm = 0.775 Vrms when loaded at 600 $\Omega$ . - The digital voltage level is defined such that 0 dBm0 = -3 dB below Full Scale. - The ALIS-D gain parameters are set such that AGX = 0 dB = AGR, and an analog signal of 0 dBm corresponds to a digital signal of 0 dBm0. Table 9-5 AC Characteristics | Power Supply Rejection Ratio | | Ripple: 0 - 150<br>kHz; 70 mVrms | | | | |------------------------------|----------------------|----------------------------------|----|----|------| | Either Supply/Direction | PSRR | 300 Hz - 3.4 kHz | 40 | | dB | | Either Supply/Direction | PSRR | 3.4 - 150 kHz | 25 | | dB | | Ring Threshold | V <sub>RThresh</sub> | $V_{DDA}$ = 4.25 V | | 10 | Vrms | #### 9.4.1 Absolute Gain Error Table 9-6 Absolute Gain Error | Direction | Symbol | Test Condition | Ambient<br>Temperature | Limit Values | | | Unit | |-----------|--------|------------------------|------------------------|--------------|-------|------|------| | | | | | min. | typ. | max | | | Receive | AE_R | -10 dBm analog input | 25 °C | -1 | ± 0.5 | +1 | dB | | Receive | AE_R | -10 dBm analog input | 0 - 70 °C | -1.2 | ± 0.7 | +1.2 | dB | | Transmit | AE_X | -10 dBm0 digital input | 25 °C | -1 | ± 0.5 | +1 | dB | | Transmit | AE_X | -10 dBm0 digital input | 0 - 70 °C | -1.2 | ± 0.7 | +1.2 | dB | ### **Electrical Characteristics** # 9.4.2 Gain Tracking Table 9-7 Gain Tracking | Direction | Symbol | Test Condition | Liı | Limit Values | | | |-----------|--------|-------------------------------|-------|--------------|------|----| | | | | min. | typ. | max. | | | Receive | GT_R | 0 to -10 dBm analog input | -0.15 | ± 0.01 | 0.15 | dB | | Receive | GT_R | -10 to -40 dBm analog input | -0.15 | ± 0.01 | 0.15 | dB | | Receive | GT_R | -40 to -50 dBm analog input | -0.3 | ± 0.07 | 0.3 | dB | | Transmit | GT_X | 0 to -10 dBm0 digital input | -0.5 | ± 0.05 | 0.5 | dB | | Transmit | GT_X | -10 to -40 dBm0 digital input | -0.1 | ± 0.07 | 0.1 | dB | | Transmit | GT_X | -40 to -50 dBm0 digital input | -0.5 | ± 0.3 | 0.5 | dB | **Package Outlines** # 10 Package Outlines #### **Sorts of Packing** Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Dimensions in mm **Appendix** # 11 Appendix # **Glossary** AC Alternating Current ADC Analog-to-Digital Conversion ALIS Analog Line Interface Solution, PSB 4595 and PSB 4596 CRAM Coefficient RAM (Random Access Memory) DAA Data Access Arrangement DAC Digital-to-Analog Conversion DC Direct Current DFS Digital Filter Structure DSP Digital Signal Processing DTMF Dual Tone Multi-Frequency FCC Federal Communications Commission ISDN Integrated Services Digital Network ITU International Telecommunication Union ITU-T International Telecommunication Union - TSB (Telecommunications Standardization Bureau) SCI Serial Control Interface SDI Serial Data Interface USB Universal Serial Bus Index | A Additional Codec 40 ALIS-D Configuration 80 Determination of the State 81 Reset 79 Analog supply voltage 16, 94, 95, 100 Analog/Digital Conversion 23 | DSP 13, 23 flag 81 DTMF 10, 21, 47, 72 Dual-Line Modem 41 Duration of the boot sequence 78 Dynamic interrupts 86, 88 E External Clock 18, 26, 33, 43, 75 External Crystal 18, 25, 29, 43, 68, 75 | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Auto Sleep 28, 61, 62 Automatic Call Processing 28, 56, 61, 62 Automatic Power mode switching 81 B Bandpass filtering 21, 23 | Fractional Divider 80 Frame Synchronization 18, 27, 34, 93 FSC 18, 34, 37, 41, 61, 76, 93, 98 FSK 23, 47 | | | | | C Caller-ID 53, 67 buffer 56, 58 comparator 20 data 21, 63 RAM 21, 63 receiver 11 signal 23, 28, 33, 48, 63, 73 state 28, 60 storage 9, 11, 23, 28 timing 47 Capacitive interface 49 Central Office 47 Channel equalization 23 Commands 82–84 | G Gain parameters 100 H High-pass filter 31 Host 28, 33, 35, 40, 42, 43, 50, 63 | | | | | Configuration of ALIS-D 80, 81 CRAM 23, 28, 51, 72 write 81 D Data Access Arrangement 10, 21 Data pump 21, 28, 34, 43 Digital isolation interface 10, 13, 17, 20, 21, 24 Digital supply voltage 18, 94, 95 | Internal Clock 25, 29, 74 Interrupt handling 86, 89 Interrupt register 86 Interrupt source 86 M Master Clock 18, 25, 29, 68 Master mode 79 MCLK 19, 25, 27, 51 Mode Master 19, 27, 34, 35, 39, 40, | | | | Index 42, 51, 93 Serial Data Interface 14, 18, 21, 62, 71, Multiplex 18, 19, 27, 33, 34, 37, 79 38, 39, 40, 51 Master mode 35 Multiplex mode 37 Non-Multiplex 19, 27, 33, 34, Non-multiplex mode 42, 43, 51 43 Slave 19, 27, 34, 35, 36, 39, 40, Slave mode 36 Setup of ALIS-D 79 43, 51, 93 Multiplex mode 79 State Caller-ID 28, 98 Ν Conversation 29, 46, 60, 62, 96, Non-Automatic Call Processing 28 97, 98 Idle 28, 51, 60, 62, 65, 97, 98 0 Pulse dialing 29, 60, 65, 96, 97, Out-of-Band receive 31 98 Out-of-Band transmit 32 Ringing 28, 60, 65, 96, 98 Oversampling 23 Sleep 19, 21, 28, 29, 60, 61, 62, factor 71 98 factor "K" 78, 80 Static interrupts 86 parameter 25 Т P Transistor 16, 45, 47 PC-Card 11 U PCI 14 Phase-Locked Loop 10, 27 USB 14 Power management 11 W R Write command 37, 82, 85 Read command 37, 42, 82, 85 Reset 18, 28, 29, 37, 51, 90 Ring detection 21, 23 detector 9, 10 Interrupt 81 S Sampling frequency 27, 71 rate 10, 26, 41, 93 Serial Control Interface 21, 50 Idle state 28 Multiplex mode 37 Non-multiplex mode 19, 42 Serial Data 74