

# SST5018 P-CHANNEL JFET



# Linear Systems replaces discontinued Siliconix SST5018 The SST5018 is a single P-Channel JFET switch

This p-channel analog switch is designed to provide low on-resistance and fast switching.

The SOT-23 package provides ease of manufacturing, and a lower cost assembly option.

(See Packaging Information).

#### SST5018 Benefits:

- Low Insertion Loss
- No offset or error voltage generated by closed switch
- Purely resistive

## SST5018 Applications:

- **Analog Switches**
- Commutators
- Choppers

| FEATURES                                 |                           |  |  |  |  |
|------------------------------------------|---------------------------|--|--|--|--|
| DIRECT REPLACEMENT FOR SILICONIX SST5018 |                           |  |  |  |  |
| ZERO OFFSET VOLTAGE                      |                           |  |  |  |  |
| LOW ON RESISTANCE                        | r <sub>DS(on)</sub> ≤ 75Ω |  |  |  |  |
| ABSOLUTE MAXIMUM RATINGS                 |                           |  |  |  |  |
| @ 25°C (unless otherwise noted)          |                           |  |  |  |  |
| Maximum Temperatures                     |                           |  |  |  |  |
| Storage Temperature                      | -55°C to +200°C           |  |  |  |  |
| Operating Junction Temperature           | -55°C to +200°C           |  |  |  |  |
| Maximum Power Dissipation                |                           |  |  |  |  |
| Continuous Power Dissipation             | 500mW                     |  |  |  |  |
| MAXIMUM CURRENT                          |                           |  |  |  |  |
| Gate Current (Note 1)                    | I <sub>G</sub> = -50mA    |  |  |  |  |
| MAXIMUM VOLTAGES                         |                           |  |  |  |  |
| Gate to Drain Voltage                    | V <sub>GDS</sub> = 30V    |  |  |  |  |
| Gate to Source Voltage                   | $V_{GSS} = 30V$           |  |  |  |  |

#### SST5018 ELECTRICAL CHARACTERISTICS @ 25°C (unless otherwise noted)

| SYMBOL              | CHARACTERISTIC                              | MIN | TYP. | MAX  | UNITS            | CONDITIONS                                |
|---------------------|---------------------------------------------|-----|------|------|------------------|-------------------------------------------|
| $BV_{GSS}$          | Gate to Source Breakdown Voltage            | 30  |      |      |                  | $I_G = 1\mu A$ , $V_{DS} = 0V$            |
| $V_{GS(off)}$       | Gate to Source Cutoff Voltage               |     |      | 10   | V                | $V_{DS} = -15V$ , $I_{D} = -1\mu A$       |
| $V_{DS(on)}$        | Drain to Source On Voltage                  |     |      | -0.5 |                  | $V_{GS} = 0V, I_{D} = -6mA$               |
| I <sub>DSS</sub>    | Drain to Source Saturation Current (Note 2) | -10 |      |      | mA               | $V_{DS} = -20V, V_{GS} = 0V$              |
| I <sub>GSS</sub>    | Gate Reverse Current                        |     |      | 2    | _nA              | $V_{GS} = 15V, \ V_{DS} = 0V$             |
| I <sub>D(off)</sub> | Drain Cutoff Current                        |     |      | -10  |                  | $V_{DS} = -15V, V_{GS} = 12V$             |
|                     | ' 1 0 7                                     |     |      | -10  | μ <mark>A</mark> | $V_{DS} = -15V, V_{GS} = 7V$              |
| I <sub>DGO</sub>    | D <mark>ra</mark> in Reverse Current        |     |      | -2   | nA               | $V_{DG} = -15V, I_S = 0A$                 |
| r <sub>DS(on)</sub> | Drain to Source On Resistance               |     |      | 75   | Ω                | $I_D = -1 \text{mA}, V_{GS} = 0 \text{V}$ |

# SST5018 DYNAMIC ELECTRICAL CHARACTERISTICS @ 25°C (unless otherwise noted)

| SYMBOL              | CHARACTERISTIC                | MIN | TYP. | MAX | UNITS | CONDITIONS                                   |
|---------------------|-------------------------------|-----|------|-----|-------|----------------------------------------------|
| r <sub>DS(on)</sub> | Drain to Source On Resistance |     |      | 75  | Ω     | $I_D = 0A$ , $V_{GS} = 0V$ , $f = 1kHz$      |
| C <sub>iss</sub>    | Input Capacitance             |     |      | 45  | pF    | $V_{DS} = -15V$ , $V_{GS} = 0V$ , $f = 1MHz$ |
| C <sub>rss</sub>    | Reverse Transfer Capacitance  |     |      | 10  |       | $V_{DS} = 0V, V_{GS} = 12V, f = 1MHz$        |

SST5018 SWITCHING CHARACTERISTICS @ 25°C (unless otherwise noted)

| SYMBOL              | CHARACTERISTIC     |    | UNITS | CONDITIONS                |  |  |
|---------------------|--------------------|----|-------|---------------------------|--|--|
| t <sub>d(on)</sub>  | Turn On Time       | 15 |       | V <sub>GS</sub> (L) = 12V |  |  |
| t <sub>r</sub>      | Turn On Rise Time  | 20 | - ns  | $V_{GS}(H) = 0V$          |  |  |
| t <sub>d(off)</sub> | Turn Off Time      | 15 |       | See Switching Circuit     |  |  |
| t <sub>f</sub>      | Turn Off Fall Time | 50 |       | -                         |  |  |

Note 1 - Absolute maximum ratings are limiting values above which SST5018 serviceability may be impaired.

### SST5018 SWITCHING CIRCUIT PARAMETERS

| V <sub>DD</sub>    | -6V  |
|--------------------|------|
| $V_{GG}$           | 12V  |
| $R_L$              | 910Ω |
| $R_G$              | 220Ω |
| I <sub>D(on)</sub> | -6mA |

Micross Components Europe

Available Packages:

SST5018 in SOT-23 SST5018 in bare die.

Please contact Micross for full package and die dimensions



SOT-23 (Top View)

#### **SWITCHING TEST CIRCUIT**





Tel: +44 1603 788967

Email: chipcomponents@micross.com Web: http://www.micross.com/distribution

Information furnished by Linear Integrated Systems and Micross Components is believed to be accurate and reliable. However, no responsibility is assumed for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Linear Integrated Systems.

Note 2 – Pulse test: PW≤ 300 us. Duty Cycle ≤ 3%