## 64Kx 32 EEPROM Module ### PUMA 2E2000-12/15/20/25 Issue 1.0 : January 1992 ## **ADVANCE PRODUCT INFORMATION** # 2,097,152 bit CMOS High Speed EEPROM #### **Features** Access Times of 120/150/200/250 ns. User Configurable as 8 / 16 / 32 bit wide output. Operating Power 325 / 583 / 1100 mW (max). Low Power Standby 11 mW (max). Package Suitable for Thermal Ladder Applications. Byte and Page Write (128 Bytes) in 5ms typical. With Page Write, Effective Byte Write time of 39 $\mu s$ . Hardware and Software Data Protection. DATA Polling and Toggle Bit Indication of end of Write. Endurance of 10<sup>5</sup> Cycles: Data Retention 10 years. May be Processed to MIL-STD-883C Method 5004. ## **Block Diagram** | | 1 12 23 O 08 WE2 015 O 050 | VIEW<br>FROM<br>ABOVE | 34 45 56 O 20 20 20 20 20 20 20 20 20 20 20 20 20 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------| | L | D2 D3 D4<br>11 22 33 | | 44 55 66 | #### **Pin Functions** WE1-4 Pin Definition | A0-15 | Address | Inputs | |-------|---------|--------| |-------|---------|--------| D0-31 Data Inputs/Outputs Write Enable CS1-4 Chip Select OE Output Enable NC No Connect V<sub>cc</sub> Power (+5V) V<sub>cc</sub> Power (4 | Absolute Maximum Ratings (1) | | | | | |----------------------------------------------------------|------------------|--------------|----|--| | Operating Temperature | T <sub>OPB</sub> | -55 to +125 | .c | | | Storage Temperature | T <sub>STG</sub> | -65 to +150 | .c | | | Input voltages (including N.C. pins) with Respect to GND | V <sub>IN</sub> | -1.0 to +7.0 | V | | | Output voltages with respect to GND | V <sub>OUT</sub> | -1.0 to +7.0 | V | | Notes: (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Recommended ( | Operating | <b>Conditions</b> | |---------------|-----------|-------------------| |---------------|-----------|-------------------| | | | min | typ | max | |-------------------------|-----------------|-----|-----|-----------------------| | DC Power Supply Voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 V | | Input Low Voltage | V <sub>IL</sub> | - | - | 0.8 V | | Input High Voltage | V <sub>IH</sub> | 2.0 | - | - V | | Operating Temp Range | T," | 0 | - | 70 °C | | | T <sub>AI</sub> | -40 | - | 85 °C (I Suffix) | | | T <sub>AM</sub> | -55 | - | 125 °C (M, MB Suffix) | DC Electrical Characteristics ( $T_A = -55$ °C to +125°C, $V_{cc} = 5V \pm 10$ %) | Parameter | Sym | bol Test Condition | min | max | Unit | |--------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|------| | Input Leakage Current A0~A15, | E I., | $V_{IN} = GND$ to $V_{CC}$ | - | ±40 | μА | | WE1~4, CS1 | | $V_{IN} = GND \text{ to } V_{CC}$ | - | ±10 | μΑ | | | oit I <sub>LO</sub> | $V_{IN} = GND \text{ to } V_{CC}, \overline{CS}^{(1)} = V_{IH}$ | - | ±40 | μА | | Operating Supply Current 32 | oit I <sub>cc32</sub> | $\overline{CS}^{(1)} = \overline{OE} = V_{R}$ , $\overline{WE} = V_{R}$ , $I_{OUT} = 0$ mA, $f = 5$ MHz <sup>(2)</sup> | • | 200 | mA | | | oit I <sub>cc16</sub> | | - | 106 | mA | | | oit I <sub>ccs</sub> | As above | - | 59 | mA | | Standby Supply Current TTL lev | | $\overline{CS}^{(1)} = V_{H1}$ , $I_{LO} = 0$ mA, Other Inputs = $V_{H1}$ | - | 12 | mA | | CMOS lev | | $\overline{CS}^{(1)} = V_{cc}^{-0.3V}$ , $I_{vo} = 0$ mA, Other Inputs = V | cc - | 2 | mA | | Output Low Voltage | Vol | l <sub>ot</sub> = 2.1mA. | - | 0.4 | V | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -400 \mu A.$ | 2.4 | - | V | Notes (1) CS above are accessed through CS1-4. These inputs must be operated simultaneously for 32 bit operation, in pairs in 16 bit mode and singly for 8 bit mode. | Capacitance (T <sub>*</sub> =25°C,f=1MHz) N | vote: These p | parameters are calculate | ea, not measurea. | |---------------------------------------------|---------------|--------------------------|-------------------| |---------------------------------------------|---------------|--------------------------|-------------------| | Parameter | | Symbol | Test Condition | typ | max | Unit | | |---------------------------------------|-------------|--------------------|----------------------|-----|-----|------|--| | Input Capacitance | A0~A15, OE | C <sub>IN1</sub> | V <sub>IN</sub> =0V | - | 20 | pF | | | · · · · · · · · · · · · · · · · · · · | 1~4, CS1~ 4 | Cinz | V <sub>IN</sub> =0V | - | 60 | pF | | | Output Capacitance | 32 bit | C <sup>OUT32</sup> | V <sub>out</sub> =0V | - | 20 | pF | | ## AC Test Conditions ## Output Load - \* Input pulse levels: 0.0V to 3.0V - \* Input rise and fall times: 5ns - \* Input and Output timing reference levels: 1.5V - \* V<sub>c</sub>=5V±10% - \* Module tested in 32 bit mode. ## **AC READ CHARACTERISTICS** ## **Read Cycle** | | | _ | 12 | - | 15 | - | 20 | -, | 25 | | |-----------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Symbol | min | max | min | max | min | max | min | max | Unit | | Read Cycle Time | t <sub>RC</sub> | 120 | - | 150 | - | 200 | • | 250 | - | ns | | Address to Output Delay | t | - | 120 | - | 150 | - | 200 | - | 250 | ns | | CS to Output Delay | t <sub>cs</sub> | - | 120 | - | 150 | - | 200 | - | 250 | ns | | OE to Output Delay | toe | 0 | 50 | 0 | 50 | 0 | 50 | 0 | 50 | ns | | CS or OE to Output Float (1.2) | t <sub>DF</sub> | 0 | 50 | 0 | 50 | 0 | 50 | 0 | 50 | ns | | Output Hold from OE, CS or | - | | | | | | | | | | | Address, (whichever occured first | st) t <sub>on</sub> | 0 | - | 0 | - | 0 | - | 0 | - | ns | Notes: (1) $t_{DF}$ is specified from $\overline{OE}$ or $\overline{CS1{\sim}4}$ whichever occurs first (C<sub>L</sub> = 5pF). (2) This parameter is only sampled and is not 100% tested. ## **Read Cycle Timing Waveform** ## **AC WRITE CHARACTERISTICS** | W | rite | Cv | cle | |---|------|----|-----| | | 1110 | ~, | | | Parameter | Symbol | min | typ | max | Unit | |------------------------------|------------------------------------|-----|-----|--------------|------| | Address Set-up Time | t <sub>AS</sub> | 0 | - | - | ns | | OE Set-up Time | t <sub>oes</sub> | 10 | - | - | ns | | Address Hold Time | t <sub>AH</sub> | 50 | - | - | ns | | Chip Select Set-up Time | t <sub>cs</sub> | 0 | - | - | ns | | Chip Select Hold Time | t <sub>cH</sub> | 0 | - | <del>-</del> | ns | | Write Pulse Width (WE or CS) | t <sub>we</sub> | 100 | - | - | ns | | Data Set-up Time | t <sub>os</sub> | 50 | - | - | ns | | Data, OE Hold Time | t <sub>DH</sub> , t <sub>OEH</sub> | 10 | - | - | ns | | Time to Data Valid | t <sub>DV</sub> | - | - | 1 | μs | | Write Cycle Time | t <sub>wc</sub> | - | 5 | 10 | ms | ## **AC Write Waveform - WE Controlled** ## AC Write Waveform - CS Controlled PUMA 2E2000-12/15/20/25 ISSUE 1.0 : JANUARY 1992 #### PAGE MODE WRITE CHARACTERISTICS ## **Write Cycle** | Parameter | Symbol | min | typ | max | Unit | |------------------------|------------------|-----|-----|-----|------| | Write Cycle Time | t <sub>wc</sub> | - | - | 10 | ms | | Address Set-up Time | t <sub>AS</sub> | 0 | - | - | ns | | Address Hold Time | t <sub>AH</sub> | 50 | - | - | ns | | Data Set-up Time | tos | 50 | - | - | ns | | Data Hold Time | t <sub>DH</sub> | 10 | - | - | ns | | Write Pulse Width | t <sub>wp</sub> | 100 | - | - | ns | | Byte Load Cycle Time | t <sub>BLC</sub> | 0.2 | - | 200 | μs | | Write Pulse Width High | t <sub>wen</sub> | 100 | - | - | ns | ## **Page Mode Write Waveform** Note: A7 through A15 must specify the page address during each high to low transition of WE (or CS). OE must be high only when WE and CS are both low. ## **Software Protected Write Waveform** Notes: (1) A7 through A15 must specify the page address during each high to low transition of WE (or CS). OE must be high only when WE and CS are both low. (2) The example above is for the PUMA 2E2000 module operating in 8 bit mode. | Parameter | Symbol | min | typ | max | Unit | |-------------------------------|-------------------|-----|-----|-----|------| | Data Hold Time | t <sub>on</sub> | 10 | - | - | ns | | Output Enable Hold Time | t <sub>oeh</sub> | 10 | - | - | ns | | Output Enable to Output Delay | toe | - | - | 100 | ns | | Output Enable High Pulse | t <sub>oehp</sub> | 150 | - | - | ns | | Delay to nex Write | t <sub>ow</sub> | 10 | - | - | μs | ## **DATA Polling Waveform** ## **Toggle Bit Waveform** - Notes: (1) Polling operations are by definition Read Cycles and therefore subject to Read Cycle timings. - (2) Beginning and ending state of D6 may vary. - (3) Any address location may be used but the address should not vary. #### **DEVICE OPERATION** In the following, $\overline{CS}$ refers to $\overline{CS1} \sim 4$ and $\overline{WE}$ to $\overline{WE1} \sim 4$ . #### Read The PUMA 2E2000 is accessed in the same way as a static RAM, with the data stored at the memory location determined by the address pins being placed on the output pins when $\overline{CS}$ and $\overline{OE}$ are low, and $\overline{WE}$ are high. Whenever $\overline{CS}$ or $\overline{OE}$ are high, the outputs are in the OFF or high impedance state. #### Write A low pulse on WE with CS low or a low pulse on CS with WE low indicates a write cycle. The address is latched on the falling edge of CS or WE, and the data is latched on the first rising edge of CS or WE. Once a byte write has begun it will automatically time itself to completion. ## Page Mode Write This operation mode allows 1 to 128 bytes of data to be loaded into a device, which are then simultaneously written. Once the first byte has been written, each subsequent byte must have the high to low transition of WE (or CS) within 200µs of the same transition of the previous byte. If this 200µs time is exceeded, the load period ends and internal programming starts. A7 to A15 specify the page address (which must be valid during the above transitions) and A0 to A6 specify which bytes within the page are to be written. Note that the bytes may be loaded in any order and may be changed within the same load period. Using the Page Operation Mode allows the entire module to be written in 2.5 seconds, giving an effective 32 bit Write time of less than $39\mu s$ ## **DATA** Polling In order to detect the end of a Write Cycle, two methods are provided. During a Write operation (Byte or Page) an attempt to read the last byte written will result in the complement of the written data appearing on D7 (or D15, D23 or D31, depending on the device selected). Once the Write Cycle is complete, true data appears on the outputs and the next Write Cycle may begin. Using this method of indicating the end of a Write can effectively reduce the total write timeby 50%. ## **Toggle Bit** In addition to DATA polling, another method is provided to determine the end of a Write Cycle. During a write operation successive attempts to read data will result in D6 (or D14, D22 or D30, depending on the device selected) toggling between 1 and 0. Once a write is complete, this toggling will stop and valid data will be read as normal, allowing the next write cycle to be performed. This can eliminate the software housekeeping chore of saving and fetching the last address and data written in order to implement DATA polling. This can be especially helpful in an array composed of multiple PUMA 2E2000 modules that are frequently updated. ### **Data Protection** Both hardware and software protection is provided as described below. Four types of hardware protection give high security against accidental writes: - (a) If $V_{cc} \le 3.0V$ , Write is inhibited - (b) OE low, CS or WE high inhibits inadvertent Write Cycles during power-on and power-off. Write Cycle timing specifications must be observed concurrently. - (c) Pulses of less than 10ns on WE do not initiate a Write Cycle. Software controlled data protection, once enabled by the user, means that a software algorithm must be used before any write can be performed. To enable this feature the algorithm opposite is followed, and must be reused for each subsequent write operation. Once set the data protection remains operational until it is disabled by the using the second algorithm opposite; power transitions will not reset this feature. #### **Operating Modes** The table below shows the logic inputs required to control the operating modes of each EEPROM on the PUMA 2E2000. | MODE | cs | ŌΕ | WE | Outputs | |----------------|----|----|----|----------| | Read | 0 | 0 | 1 | Data Out | | Write (1) | 0 | 1 | 0 | Data In | | Standby | 1 | Х | Х | High Z | | Write Inhibit | Х | Х | 1 | | | Write Inhibit | Х | 0 | Х | | | Output Disable | Х | 1 | Х | High Z | 1 = V<sub>IH</sub> 0 = V<sub>IL</sub> X = Don't care Note: (1) Refer to AC Programming Waveforms #### **Software Data Protection** The algorithms below describe the process by which an individual 64K x 8 device on the PUMA may be software write protected and unprotected. Thus, these algorithms apply to the PUMA operating in 8 bit mode; if 16 or 32 bit modes are being used, then the relevant data would be placed on the 16 or 32 bit buses as two or four 8 bit bytes respectively e.g. $5555_{\rm H}$ and $55555555_{\rm H}$ . In the case of 16 bit mode, this process would be repeated twice with the appropriate devices selected. The PUMA 2E2000 is shipped with data Protection NOT ENABLED. In this mode data should be protected during power-up and power-down operations through the use of external circuits. Once data protection has been enabled it is set for the life of the device unless the reset algorithm is followed. In protected mode write operations to the device(s) on the PUMA must be preceded by a series of three write operations to three specific locations, after which 1 to 128 bytes of data may be written. Once the page load cycle is complete, the device(s) return to the data protected state. NOTE: Once Initiated, the sequence of write operations to Enable and Disable Write Protect should not be interrupted. # Enable Algorithm<sup>(1) (5)</sup> LOAD DATA AA TO ADDRESS 5555 **LOAD DATA 55** TO **ADDRESS 2AAA** LOAD DATA A0 ADDRESS 5555 WRITES ENABLED<sup>(2)</sup> LOAD DATA XX ANY ADDRESS (4) LOAD LAST BYTE TO LAST ADDRESS **ENTER DATA PROTECT** STATE ### Disable Algorithm(1) #### Notes: - (1) Data Format I/O7-I/O0 (Hex); Address Format: A14-A0 (Hex) (A15 don't care). Once Initiated, this sequence of write operations should not be interrupted. - (2) Enable Write Protect state will be initiated at end of write even if no other data is loaded. - (3) Disable Write Protect state will be initiated at end of write period even if no other data is loaded. - (4) 1 to 128 bytes of data may be loaded. ### Military Screening Procedure Module Screening Flow for high reliability non compliant product processed to MIL-STD883C method 5004 is detailed below: | MB MODULE SCREENING FLOW | | | | | | |-----------------------------------|---------------------------------------------------------------|--------|--|--|--| | SCREEN | TEST METHOD | LEVEL | | | | | Visual and Mechanical | | | | | | | External visual | 2017 Condition B or manufacturers equivalent | 100% | | | | | Temperature cycle | 1010 Condition C (10 Cycles, -65°C to +150°C) | 100% | | | | | Burn-In | | | | | | | Pre-Burn-in electrical | Per applicable Device Specifications at T <sub>A</sub> =+25°C | 100% | | | | | Burn-in | Method 1015, Condition D,T <sub>A</sub> =+125°C,160hrs min | 100% | | | | | Final Electrical Tests | Per applicable Device Specification | | | | | | Static (DC) | a) @ T <sub>4</sub> =+25°C and power supply extremes | 100% | | | | | ` , | b) @ temperature and power supply extremes | 100% | | | | | Functional | a) @ T <sub>A</sub> =+25°C and power supply extremes | | | | | | | b) @ temperature and power supply extremes | 100% | | | | | Switching (AC) | a) @ T <sub>A</sub> =+25°C and power supply extremes | 100% | | | | | | b) @ temperature and power supply extremes | 100% | | | | | Percent Defective allowable (PDA) | Calculated at Post Burn-in at T <sub>A</sub> =+25°C | 5% | | | | | Quality Conformance | Per applicable Device Specification | Sample | | | | | External Visual | 2009 Per vendor or customer specification | 100% | | | | ## **Ordering Information** The policy of the company is one of continuous development and while the information presented in this data sheet is believed to be accurate, no liability is assumed for any data contained within. The company reserves the right to make changes without notice at any time. © 1988 This design is the property of Mosaic Semiconductor, Inc. 10 7420 Carroll Road San Diego, CA 92121 Tel: (619) 271 4565 FAX: (619) 271 6058 )27974 ⊻ FAX: (619) 271 6056 ⊇ 74 √