# **CXD1270Q/R** CXD1270R 48 pin VQFP (Plastic) # Modem LSI with built-in DTMF for Cellular Use #### Description The CXD1270Q/R, is a cellular radio telephone IC, combines cellular radio telephone DATA SAT LSI CXD1231Q with DTMF signal generating circuit. #### **Features** - Conforms with North American AMPS standards and British TACS standards - SAT detection circuit produces few errors even with weak electric field - DTMF signal output by pulse density modulation #### **Applications** AMPS/TACS cellular CXD1270Q 48 pin QFP (Plastic) Silicon gate CMOS IC Structure # Absolute Maximum Ratings (Ta=25 ℃) | <ul> <li>Supply voltage</li> </ul> | VDD | -0.3 to +7.0 | V | |-------------------------------------------|------|-----------------|----| | <ul> <li>Input voltage</li> </ul> | Vi | -0.3 to VDD+0.3 | ٧ | | <ul> <li>Output voltage</li> </ul> | Vo | -0.3 to Vpp+0.3 | V | | <ul> <li>Operating temperature</li> </ul> | Topr | -34 to +75 | ဗင | | <ul> <li>Storage temperature</li> </ul> | Tstg | -55 to +150 | ℃ | # **Recommended Operating Conditions** | Supply voltage | VDD | 4.5 to 5.5 | V | |-------------------------------------------|------|------------|---| | <ul> <li>Operating temperature</li> </ul> | Topr | -34 to +75 | ൗ | **Block Diagram** 400KHz 320KHz 320/ CLOCK FREQUENCY TX.DATA.ST (2) TND ENCODER DEMULTIPLIER TDS 25) AMPS XTDS DIGITAL RX. DATA RMD (2 28) RCK High Tone DTMF **(**€2)⊾⊤ TX. SAT SE CONTROLLER (33) RSAT .23)×τsτ **(4)** TP0 (2) (3) SPAO SPA1 SPA2 SPA3 SPA4 SPA5 E90783A13 - ST # Pin Configuration # Pin Description | Pin No. | Symbol | 1/0 | Description | |---------|--------|-----|--------------------------------------------------------------| | 1 | SPA2 | 1 | TX SAT phase compensation input 2 | | 2 | SPA3 | 1 | TX SAT phase compensation input 3 | | 3 | SPA4 | 1 | TX SAT phase compensation input 4 | | 4 | SPA5 | 1 | TX SAT phase compensation input 5 (MSB) | | 5 | XTSA | 0 | TSAT (Pin 7) inverting output | | 6 | Vss | | GND | | 7 | TSAT | 0 | TX SAT output | | 8 | XTDS | 0 | TDS (Pin 9) inverting output | | 9 | TDS | 0 | TX manchester DATA and ST output | | 10 | TCK | 0 | TX DATA and ST CLK output | | 11 | TDSC | I | ON/OFF control input of RX manchester DATA and ST | | 12 | TND | ı | TX NRZ and DATA input | | 13 | ENBL | ı | High impedance control input of TDS (Pin 8) and XTDS (Pin 9) | | 14 | TLP1 | ı | Frequency select 1 of CLK3 (Pin 18) | | 15 | TLP2 | I | Frequency select 2 of CLK3 (Pin 18) | | 16 | CLK2 | 0 | CLK output for SCF (400kHz) | | 17 | CLK1 | 0 | CLK output for SCF (AMPS; 400kHz, TACS; 320kHz) | | 18 | CLK3 | 0 | CLK output for SCF | | 19 | Voo | | +5V | | 20 | CLK4 | 0 | 1/4 frequency division output of crystal oscillator (1.2MHz) | | 21 | XTL | ı | Crystal oscillator input (4.8MHz) | | 22 | XTLO | 0 | Crystal oscillator output | | 23 | XTST | I | Test input (Normally fixed at low level) | | 24 | TP2 | 1 | rest input (Normally liked at low level) | | Pin No. | Symbol | 1/0 | Description | |---------|--------|-----|----------------------------------------------------------------------------| | 25 | AMPS | 1 | AMPS/TACS mode select input (AMPS mode at open and TACS mode at low level) | | 26 | KADJ | ı | PLL lock range select input for RX manchester DATA decoder | | 27 | RMD | 1 | RX manchester DATA input | | 28 | RCK | 0 | CLK output extracted from RX DATA | | 29 | XRND | 0 | RND (Pin 30) inverting output | | 30 | RND | 0 | RX NRZ DATA output | | 31 | Vss | | GND | | 32 | SDET | 0 | SAT detection output | | 33 | RSAT | ı | RX SAT input | | 34 | SCC0 | 1 | SAT collar code lower bit input | | 35 | SCC1 | 1 | SAT collar code upper bit input | | 36 | XRST | ı | Reset input (Active at low level) | | 37 | D0 | 1/0 | DTMF frequency set up bit input 0 (LSB) (Normally input mode) | | 38 | D1 | 1/0 | DTMF frequency set up bit input 1 (Normally input mode) | | 39 | D2 | 1/0 | DTMF frequency set up bit input 2 (Normally input mode) | | 40 | D3 | 1/0 | DTMF frequency set up bit input 3 (MSB) (Normally input mode) | | 41 | SS | 1/0 | DTMF Start/Stop select input (Start at high level) (Normally input mode) | | 42 | LT | 0 | DTMF low tone output | | 43 | VDD | | +5V | | 44 | нт | 0 | DTMF high tone output | | 45 | LAT | ı | DTMF set up LATCH input | | 46 | TP0 | ı | Test input (Normally fixed at high level) | | 47 | SPA0 | i | TX SAT phase compensation input 0 (LSB) | | 48 | SPA1 | 1 | TX SAT phase compensation input 1 | # 320kHz Clock Duty # **CLK3 Chart** | AMPS | Open | ("H") | "L" | | | |------|--------|--------|--------|--------|--| | TLP2 | Don | t care | "L" | | | | TLP1 | "H" | "L" | "H" | "L" | | | CLK3 | 400kHz | 200kHz | 320kHz | 160kHz | | # **Electrical Characteristics** # 1) DC characteristics (VDD=5V $\pm$ 10%, Vss=0V, Topr=-34 to +75 $^{\circ}$ C) | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------|------------------|------------------------------------|---------|------|--------|------| | | loo | At operation | | 5 | | mA | | Supply current | loos | At stand still<br>Vін=Vbb, VіL=Vss | | | 0.1 | mA | | Output voltage | Vон | loн=-2mA | VDD-0.5 | | | ٧ | | Output voltage | VoL | loL=4mA | | | 0.4 | ٧ | | Input leak current 1 | lun | Normal pin | -10 | | 10 | μΑ | | Input leak current 2 | IL12 | Bidirectional pin (During input) | -40 | | 40 | μА | | | VIHC | CMOS input | 0.7Vpp | | | ٧ | | | VILC | CMOS Input | | | 0.3Vpp | ٧ | | | VIHT | TTI immut | 2.2 | | | ٧ | | Input voltage | VILT | TTL input | | | 0.8 | ٧ | | | VT+ | | 0.8Vpp | | | ٧ | | | V <sub>T</sub> - | Schmitt trigger input | | | 0.2Vpp | V | | | VT+-VT- | | 0.7 | 0.9 | | ٧ | ### 2) I/O level of each pin | I/O level | | Pin name | |--------------|-----------------|-----------------------------------------------------------------------------------------------------------| | CMOS level | | SPA0 to SPA5, TDSC, TND, TLP1, TLP2, XTST, TP2, AMPS, KADJ, RMD, RSAT, SCC0, SCC1, D0 to D3, SS, LAT, TP0 | | Input levei | TTL level | ENBL | | | Schmitt trigger | XRST | | Output level | CMOS level | XTSA, TSAT, TDS, XTDS, TCK, CLK1 to CLK4, RCK, XRND, RND, SDET | | Tri-state | | LT, HT | # 3) Oscillation cell electrical characteristics (VDD=5V $\pm$ 10%, Vss=0V, Topr=-34 to +75 $^{\circ}\mathrm{C}$ ) | ltem | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------------------|--------|----------------|--------|-------|--------|------| | Logical threshold | LVth | | | Voo/2 | | V | | Innut vale | ViH | | 0.7Vpp | | | V | | Input voltage | VIL | | | | 0.3Vpp | V | | Incorporated feedback resistance | RFB | VIH=Vss or VDD | 500K | 2M | 5M | Ω | | Output voltage | Voн | loн=-1mA | Vpb/2 | | | V | | | Vol | loL=1mA | | | Vpp/2 | V | # 4) I/O capacitance | (Vpp: | εVı≘ | :DV. | fm=1 | MHz | |-------|------|------|------|-----| | Item | Symbol | Min. | Тур. | Max. | Unit | |------------|--------|------|------|------|------| | Input pin | Cin | | | 9 | pF | | Output pin | Соит | | | 11 | pF | | I/O pin | Ci/o | | | 11 | рF | # 5) Pull up/down processing pin | Processing | Pin name | |------------|--------------------------------| | Pull up | SPA0 to SPA5, ENBL, TLP2, AMPS | | Pull down | TND | # 6) AC characteristics # (VDD=5V $\pm$ 10%, Vss=0V, Topr=-34 to +75 $^{\circ}$ C) | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | |---------------------------------|--------|-----------|------|------|------|------| | Set up time for<br>D0 to D3 LAT | | | 30 | | | ns | #### **Functions** CXD1270Q/R is a DATA and SAT LSI designed for the cellular radio telephone system. Combined with the switched capacitor filter CXD1230M or CXD1237Q/R it conforms with North American AMPS (Advanced Mobile Phone Service) and British TACS (Total Access Communication System) standards. It features the following functions. - 1) Decoding of the received DATA. - 2) Detection of the received SAT. - 3) SAT transmission in the same frequency and phase as for received SAT. - 4) Encoding of the transmitting DATA and ST. The following is description of each function. #### Decoding of the received DATA With the cellular radio telephone system, DATA for selecting a channel is exchanged between land and mobile stations during cell movement after circuit connection. This DATA is called WIDE BAND DATA coded in the Manchester code. Transfer speed is 20kbaud for AMPS standards and 16kbaud for TACS standards. The following diagram shows the logical values "1" and "0" of the Manchester code. Flg. 1. Manchester code To decode DATA input in this Manchester code, clock components are extracted by DPLL and the second half values of each bit are picked up using the clock. The decoded DATA is output as NRZ data from the output RND (Pin 30) and XRND (Pin 29) and its bit-clock is output from the output RCK (Pin 28). Timing of RCK with RND or XRND is shown in Fig. 2. Fig. 2. Timing of RCK with RND or XRND #### Detection of the received SAT With the cellular radio telephone system, sine wave signals called SAT (Supervisory Audio Tone) are exchanged between land and mobile stations after radio link with either AMPS or TACS standards. SAT has three waves, 5.97kHz, 6.00kHz and 6.03kHz; frequency is selected from those during cell movement. The selected one is notified in SAT collar code to the mobile station by land station. During circuit connection, land and mobile stations confirm each other through reception of the designated SAT frequency. When SAT signal with the frequency designated in SAT collar code is detected, SDET (Pin 32) becomes "H". #### SAT transmission in the same frequency and phase as for received SAT The land station confirms a mobile station through receiving SAT signal in the same frequency and phase as it has transmitted. The mobile station is required to transmit SAT signal in the same frequency and phase as received. For this purpose, the mobile station transmits the signal by phase-correcting DPLL output locked in the received SAT. Connecting the amount of phase depends on the transmitting circuit delay; this is correctly executed by varying 64 stages in 3.6° steps (0° to 226.8°) and then further shifting the phase by 180° by means of selecting the output TSAT pin (Pin 7) and XTSA (inverting output of TSAT, Pin 5). Thus the phase can be compensated from 0° to 360° in 3.6° steps. Table below shows the compensated value of the phase assuming that the TSAT output for (SPA5, SPA4, SPA3, SPA2, SPA1, SPA0) = (0, 0, 0, 0, 0, 0, 0) is standard. | SPA5 | SPA4 | SPA3 | SPA2 | SPA1 | SPA0 | Phase delay | | | |------|------|------|------|------|------|-------------|--------|--| | | | | | | | TSAT | XTSA | | | 0 | 0 | 0 | 0 | 0 | 0 | 0° | 180° | | | 0 | 0 | 0 | 0 | 0 | 1 | 3.6° | 183.6° | | | 0 | 0 | 0 | 0 | 1 | 0 | 7.2° | 187.2° | | | | | • | : | | • | : | : | | | 1 | 1 | 0 | 0 | 0 | 0 | 172.8° | 352.8° | | | 1 | 1 | 0 | 0 | 0 | 1 | 176.4° | 356.4° | | Table 1. Phase delay at pins TSAT and XTSA assuming that TSAT output for (SPA5, SPA4, SPA3, SPA2, SPA1, SPA0) = (0, 0, 0, 0, 0, 0) is standard. #### Encoding of the transmitting DATA and ST ST (Signaling Tone) is a signal transmitted when conversation ends or when the bell is rang. The frequency is 10kHz for AMPS and 8kHz for TACS standards. It is output from TDS (Pin 9) and XTDS (Pin 8) with the DATA and ST (NRZ) input to TND (Pin 12), in synchronization with the clock output from TCK (Pin 10), and encoded in the Manchester code. However, it does not transmit the encoded data when the control input TDSC (Pin 11) is at "L" but fixes TDS to "H" and XTDS to "L". Timing of TCK and TND is shown in Fig. 3. Fig. 3. Timing of TCK and TND #### **DTMF Block** # (1) Setting of frequency (frequency division ratio) | Low Tone (Hz) | Frequency division ratio N | Realized frequency f (Hz) | D3 | D2 | D1 | D0 | |---------------|----------------------------|---------------------------|----|----|----|----| | 697 | 143 | 699.3 | 0 | 0 | 0 | 0 | | 770 | 130 | 769.2 | 0 | 0 | 0 | 1 | | 852 | 117 | 854. <sup>7</sup> | 0 | 0 | 1 | 0 | | 941 | 106 | 943.3 | 0 | 0 | 1 | 1 | | 2K | 50 | 2000 | 0 | 1 | 0 | 0 | | High Tone (Hz) | Frequency division ratio N | Realized frequency f (Hz) | D3 | D2 | D1 | D0 | |----------------|----------------------------|---------------------------|----|----|----|----| | 1209 | 83 | 1204.8 | 1 | 0 | 0 | 0 | | 1336 | 75 | 1333.3 | 1 | 0 | 0 | 1 | | 1477 | 68 | 1470.6 | 1 | 0 | 1 | 0 | | 1633 | 61 | 1639.³ | 1 | 0 | 1 | 1 | | 2K | 50 | 2000 | 1 | 1 | 0 | 0 | Note) Besides the frequency for LT and HT, employed for the usual push button, a 2kHz frequency can be output at both LT and HT. # (2) Setting of LT, HT Start/Stop Start/Stop for both LT and HT is controlled through SS input signal. | | SS | LAT | |--------------|----|-----| | LT, HT Start | 1 | Ŧ | | LT, HT Stop | 0 | Ŧ | #### (3) LT, HT output LT and HT outputs are output by pulse density modulation system. This system means frequency, obtained at frequency division ratio N determined by D0 to D3, divided 1/12 frequency division sine wave counter, and outputs pulse waveform varied with density suitable for each count value. These outputs, tri-state output system, is controlled through start/stop signal. #### (4) Timing chart Note) LT, HT distinction is controlled through D3. D3= "High" ... HT, D3= "Low" ... LT After resetting, at the point where the first SS= "High" is read at LAT rising edge, LT (HT) output starts. At the same time data of D0 to D3 is loaded in and the frequency division ratio is set. Also, SS= "Low" is read and LT (HT) is stopped. In such case, for D3 only it is necessary to set "Low" and "High" for the respective distinction of LT and HT. However D0 to D2 is ignored. # **AC Characteristics Timing Diagram** # CXD1270Q/R and CXD1237Q/R Connecting Example (CXD1237: QFP Pin No.) #### Package Outline Unit: mm #### CXD1270Q 48pin QFP (Plastic) 0.7g CXD1270R 48pin VQFP (Plastic) 0.2g